sunxi_hdmi.c revision 1.9 1 1.9 thorpej /* $NetBSD: sunxi_hdmi.c,v 1.9 2019/12/23 00:24:02 thorpej Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*-
4 1.1 bouyer * Copyright (c) 2014 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 bouyer * All rights reserved.
6 1.1 bouyer *
7 1.1 bouyer * Redistribution and use in source and binary forms, with or without
8 1.1 bouyer * modification, are permitted provided that the following conditions
9 1.1 bouyer * are met:
10 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.1 bouyer * notice, this list of conditions and the following disclaimer.
12 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.1 bouyer * documentation and/or other materials provided with the distribution.
15 1.1 bouyer *
16 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 bouyer * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 bouyer * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 bouyer * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 bouyer * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 bouyer * SUCH DAMAGE.
27 1.1 bouyer */
28 1.1 bouyer
29 1.1 bouyer #include "opt_ddb.h"
30 1.1 bouyer
31 1.1 bouyer #include <sys/cdefs.h>
32 1.9 thorpej __KERNEL_RCSID(0, "$NetBSD: sunxi_hdmi.c,v 1.9 2019/12/23 00:24:02 thorpej Exp $");
33 1.1 bouyer
34 1.1 bouyer #include <sys/param.h>
35 1.1 bouyer #include <sys/bus.h>
36 1.1 bouyer #include <sys/device.h>
37 1.1 bouyer #include <sys/intr.h>
38 1.7 bouyer #include <sys/kmem.h>
39 1.1 bouyer #include <sys/systm.h>
40 1.1 bouyer #include <sys/kernel.h>
41 1.1 bouyer #include <sys/proc.h>
42 1.1 bouyer #include <sys/mutex.h>
43 1.1 bouyer #include <sys/kthread.h>
44 1.1 bouyer
45 1.1 bouyer #include <dev/fdt/fdtvar.h>
46 1.1 bouyer #include <dev/fdt/fdt_port.h>
47 1.1 bouyer
48 1.1 bouyer #include <dev/i2c/i2cvar.h>
49 1.1 bouyer #include <dev/i2c/ddcvar.h>
50 1.1 bouyer #include <dev/i2c/ddcreg.h>
51 1.1 bouyer #include <dev/videomode/videomode.h>
52 1.1 bouyer #include <dev/videomode/edidvar.h>
53 1.1 bouyer
54 1.1 bouyer #include <arm/sunxi/sunxi_hdmireg.h>
55 1.1 bouyer #include <arm/sunxi/sunxi_display.h>
56 1.1 bouyer
57 1.1 bouyer enum sunxi_hdmi_type {
58 1.1 bouyer HDMI_A10 = 1,
59 1.1 bouyer HDMI_A31,
60 1.1 bouyer };
61 1.1 bouyer
62 1.1 bouyer struct sunxi_hdmi_softc {
63 1.1 bouyer device_t sc_dev;
64 1.1 bouyer int sc_phandle;
65 1.1 bouyer enum sunxi_hdmi_type sc_type;
66 1.1 bouyer bus_space_tag_t sc_bst;
67 1.1 bouyer bus_space_handle_t sc_bsh;
68 1.1 bouyer struct clk *sc_clk_ahb;
69 1.1 bouyer struct clk *sc_clk_mod;
70 1.1 bouyer struct clk *sc_clk_pll0;
71 1.1 bouyer struct clk *sc_clk_pll1;
72 1.1 bouyer void *sc_ih;
73 1.1 bouyer lwp_t *sc_thread;
74 1.1 bouyer
75 1.1 bouyer struct i2c_controller sc_ic;
76 1.8 thorpej kmutex_t sc_exec_lock;
77 1.1 bouyer
78 1.1 bouyer bool sc_display_connected;
79 1.1 bouyer char sc_display_vendor[16];
80 1.1 bouyer char sc_display_product[16];
81 1.1 bouyer
82 1.1 bouyer u_int sc_display_mode;
83 1.1 bouyer u_int sc_current_display_mode;
84 1.1 bouyer #define DISPLAY_MODE_AUTO 0
85 1.1 bouyer #define DISPLAY_MODE_HDMI 1
86 1.1 bouyer #define DISPLAY_MODE_DVI 2
87 1.1 bouyer
88 1.1 bouyer kmutex_t sc_pwr_lock;
89 1.1 bouyer int sc_pwr_refcount; /* reference who needs HDMI */
90 1.1 bouyer
91 1.1 bouyer uint32_t sc_ver;
92 1.1 bouyer unsigned int sc_i2c_blklen;
93 1.1 bouyer
94 1.1 bouyer struct fdt_device_ports sc_ports;
95 1.1 bouyer struct fdt_endpoint *sc_in_ep;
96 1.1 bouyer struct fdt_endpoint *sc_in_rep;
97 1.1 bouyer struct fdt_endpoint *sc_out_ep;
98 1.1 bouyer };
99 1.1 bouyer
100 1.1 bouyer #define HDMI_READ(sc, reg) \
101 1.1 bouyer bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
102 1.1 bouyer #define HDMI_WRITE(sc, reg, val) \
103 1.1 bouyer bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val));
104 1.1 bouyer
105 1.1 bouyer #define HDMI_1_3_P(sc) ((sc)->sc_ver == 0x00010003)
106 1.1 bouyer #define HDMI_1_4_P(sc) ((sc)->sc_ver == 0x00010004)
107 1.1 bouyer
108 1.1 bouyer static const struct of_compat_data compat_data[] = {
109 1.1 bouyer {"allwinner,sun4i-a10-hdmi", HDMI_A10},
110 1.2 bouyer {"allwinner,sun7i-a20-hdmi", HDMI_A10},
111 1.1 bouyer {NULL}
112 1.1 bouyer };
113 1.1 bouyer
114 1.1 bouyer static int sunxi_hdmi_match(device_t, cfdata_t, void *);
115 1.1 bouyer static void sunxi_hdmi_attach(device_t, device_t, void *);
116 1.1 bouyer static void sunxi_hdmi_i2c_init(struct sunxi_hdmi_softc *);
117 1.1 bouyer static int sunxi_hdmi_i2c_exec(void *, i2c_op_t, i2c_addr_t, const void *,
118 1.1 bouyer size_t, void *, size_t, int);
119 1.1 bouyer static int sunxi_hdmi_i2c_xfer(void *, i2c_addr_t, uint8_t, uint8_t,
120 1.1 bouyer size_t, int, int);
121 1.1 bouyer static int sunxi_hdmi_i2c_reset(struct sunxi_hdmi_softc *, int);
122 1.1 bouyer
123 1.1 bouyer static int sunxi_hdmi_ep_activate(device_t, struct fdt_endpoint *, bool);
124 1.1 bouyer static int sunxi_hdmi_ep_enable(device_t, struct fdt_endpoint *, bool);
125 1.1 bouyer static void sunxi_hdmi_do_enable(struct sunxi_hdmi_softc *);
126 1.1 bouyer static void sunxi_hdmi_read_edid(struct sunxi_hdmi_softc *);
127 1.1 bouyer static int sunxi_hdmi_read_edid_block(struct sunxi_hdmi_softc *, uint8_t *,
128 1.1 bouyer uint8_t);
129 1.1 bouyer static u_int sunxi_hdmi_get_display_mode(struct sunxi_hdmi_softc *,
130 1.1 bouyer const struct edid_info *);
131 1.1 bouyer static void sunxi_hdmi_video_enable(struct sunxi_hdmi_softc *, bool);
132 1.1 bouyer static void sunxi_hdmi_set_videomode(struct sunxi_hdmi_softc *,
133 1.1 bouyer const struct videomode *, u_int);
134 1.1 bouyer static void sunxi_hdmi_set_audiomode(struct sunxi_hdmi_softc *,
135 1.1 bouyer const struct videomode *, u_int);
136 1.1 bouyer static void sunxi_hdmi_hpd(struct sunxi_hdmi_softc *);
137 1.1 bouyer static void sunxi_hdmi_thread(void *);
138 1.1 bouyer static int sunxi_hdmi_poweron(struct sunxi_hdmi_softc *, bool);
139 1.1 bouyer #if 0
140 1.1 bouyer static int sunxi_hdmi_intr(void *);
141 1.1 bouyer #endif
142 1.1 bouyer
143 1.1 bouyer #if defined(DDB)
144 1.1 bouyer void sunxi_hdmi_dump_regs(void);
145 1.1 bouyer #endif
146 1.1 bouyer
147 1.1 bouyer CFATTACH_DECL_NEW(sunxi_hdmi, sizeof(struct sunxi_hdmi_softc),
148 1.1 bouyer sunxi_hdmi_match, sunxi_hdmi_attach, NULL, NULL);
149 1.1 bouyer
150 1.1 bouyer static int
151 1.1 bouyer sunxi_hdmi_match(device_t parent, cfdata_t cf, void *aux)
152 1.1 bouyer {
153 1.1 bouyer struct fdt_attach_args * const faa = aux;
154 1.1 bouyer
155 1.1 bouyer return of_match_compat_data(faa->faa_phandle, compat_data);
156 1.1 bouyer }
157 1.1 bouyer
158 1.1 bouyer static void
159 1.1 bouyer sunxi_hdmi_attach(device_t parent, device_t self, void *aux)
160 1.1 bouyer {
161 1.1 bouyer struct sunxi_hdmi_softc *sc = device_private(self);
162 1.1 bouyer struct fdt_attach_args * const faa = aux;
163 1.1 bouyer const int phandle = faa->faa_phandle;
164 1.1 bouyer bus_addr_t addr;
165 1.1 bouyer bus_size_t size;
166 1.1 bouyer uint32_t ver;
167 1.1 bouyer
168 1.1 bouyer sc->sc_dev = self;
169 1.1 bouyer sc->sc_phandle = phandle;
170 1.1 bouyer sc->sc_bst = faa->faa_bst;
171 1.1 bouyer
172 1.1 bouyer sc->sc_type = of_search_compatible(faa->faa_phandle, compat_data)->data;
173 1.1 bouyer
174 1.1 bouyer if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
175 1.1 bouyer aprint_error(": couldn't get registers\n");
176 1.1 bouyer }
177 1.1 bouyer if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
178 1.1 bouyer aprint_error(": couldn't map registers\n");
179 1.1 bouyer return;
180 1.1 bouyer }
181 1.1 bouyer
182 1.1 bouyer sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
183 1.1 bouyer sc->sc_clk_mod = fdtbus_clock_get(phandle, "mod");
184 1.1 bouyer sc->sc_clk_pll0 = fdtbus_clock_get(phandle, "pll-0");
185 1.1 bouyer sc->sc_clk_pll1 = fdtbus_clock_get(phandle, "pll-1");
186 1.1 bouyer
187 1.1 bouyer if (sc->sc_clk_ahb == NULL || sc->sc_clk_mod == NULL
188 1.1 bouyer || sc->sc_clk_pll0 == NULL || sc->sc_clk_pll1 == NULL) {
189 1.1 bouyer aprint_error(": couldn't get clocks\n");
190 1.1 bouyer aprint_debug_dev(self, "clk ahb %s mod %s pll-0 %s pll-1 %s\n",
191 1.1 bouyer sc->sc_clk_ahb == NULL ? "missing" : "present",
192 1.1 bouyer sc->sc_clk_mod == NULL ? "missing" : "present",
193 1.1 bouyer sc->sc_clk_pll0 == NULL ? "missing" : "present",
194 1.1 bouyer sc->sc_clk_pll1 == NULL ? "missing" : "present");
195 1.1 bouyer return;
196 1.1 bouyer }
197 1.1 bouyer
198 1.1 bouyer if (clk_enable(sc->sc_clk_ahb) != 0) {
199 1.1 bouyer aprint_error(": couldn't enable ahb clock\n");
200 1.1 bouyer return;
201 1.1 bouyer }
202 1.1 bouyer ver = HDMI_READ(sc, SUNXI_HDMI_VERSION_ID_REG);
203 1.1 bouyer
204 1.1 bouyer const int vmaj = __SHIFTOUT(ver, SUNXI_HDMI_VERSION_ID_H);
205 1.1 bouyer const int vmin = __SHIFTOUT(ver, SUNXI_HDMI_VERSION_ID_L);
206 1.1 bouyer
207 1.1 bouyer aprint_naive("\n");
208 1.1 bouyer aprint_normal(": HDMI %d.%d\n", vmaj, vmin);
209 1.1 bouyer
210 1.1 bouyer sc->sc_ver = ver;
211 1.1 bouyer sc->sc_i2c_blklen = 16;
212 1.1 bouyer
213 1.1 bouyer sc->sc_ports.dp_ep_activate = sunxi_hdmi_ep_activate;
214 1.1 bouyer sc->sc_ports.dp_ep_enable = sunxi_hdmi_ep_enable;
215 1.1 bouyer fdt_ports_register(&sc->sc_ports, self, phandle, EP_OTHER);
216 1.1 bouyer
217 1.1 bouyer mutex_init(&sc->sc_pwr_lock, MUTEX_DEFAULT, IPL_NONE);
218 1.1 bouyer sunxi_hdmi_i2c_init(sc);
219 1.4 bouyer }
220 1.4 bouyer
221 1.4 bouyer void
222 1.4 bouyer sunxi_hdmi_doreset(void)
223 1.4 bouyer {
224 1.4 bouyer device_t dev;
225 1.4 bouyer struct sunxi_hdmi_softc *sc;
226 1.4 bouyer int error;
227 1.4 bouyer
228 1.4 bouyer for (int i = 0;;i++) {
229 1.4 bouyer dev = device_find_by_driver_unit("sunxihdmi", i);
230 1.4 bouyer if (dev == NULL)
231 1.4 bouyer return;
232 1.4 bouyer sc = device_private(dev);
233 1.4 bouyer
234 1.4 bouyer error = clk_disable(sc->sc_clk_mod);
235 1.4 bouyer if (error) {
236 1.4 bouyer aprint_error_dev(dev, ": couldn't disable mod clock\n");
237 1.4 bouyer return;
238 1.4 bouyer }
239 1.4 bouyer
240 1.4 bouyer #if defined(SUNXI_HDMI_DEBUG)
241 1.4 bouyer sunxi_hdmi_dump_regs();
242 1.4 bouyer #endif
243 1.4 bouyer
244 1.4 bouyer /*
245 1.4 bouyer * reset device, in case it has been setup by firmware in an
246 1.4 bouyer * incompatible way
247 1.4 bouyer */
248 1.4 bouyer for (int j = 0; j <= 0x500; j += 4) {
249 1.4 bouyer HDMI_WRITE(sc, j, 0);
250 1.4 bouyer }
251 1.1 bouyer
252 1.4 bouyer if (clk_disable(sc->sc_clk_ahb) != 0) {
253 1.4 bouyer aprint_error_dev(dev, ": couldn't disable ahb clock\n");
254 1.4 bouyer return;
255 1.4 bouyer }
256 1.3 bouyer }
257 1.1 bouyer }
258 1.1 bouyer
259 1.1 bouyer static void
260 1.1 bouyer sunxi_hdmi_i2c_init(struct sunxi_hdmi_softc *sc)
261 1.1 bouyer {
262 1.1 bouyer struct i2c_controller *ic = &sc->sc_ic;
263 1.1 bouyer
264 1.8 thorpej mutex_init(&sc->sc_exec_lock, MUTEX_DEFAULT, IPL_NONE);
265 1.1 bouyer
266 1.8 thorpej iic_tag_init(ic);
267 1.1 bouyer ic->ic_cookie = sc;
268 1.1 bouyer ic->ic_exec = sunxi_hdmi_i2c_exec;
269 1.1 bouyer }
270 1.1 bouyer
271 1.1 bouyer static int
272 1.1 bouyer sunxi_hdmi_i2c_exec(void *priv, i2c_op_t op, i2c_addr_t addr,
273 1.1 bouyer const void *cmdbuf, size_t cmdlen, void *buf, size_t len, int flags)
274 1.1 bouyer {
275 1.1 bouyer struct sunxi_hdmi_softc *sc = priv;
276 1.1 bouyer uint8_t *pbuf;
277 1.1 bouyer uint8_t block;
278 1.1 bouyer int resid;
279 1.1 bouyer off_t off;
280 1.1 bouyer int err;
281 1.1 bouyer
282 1.8 thorpej mutex_enter(&sc->sc_exec_lock);
283 1.8 thorpej
284 1.1 bouyer KASSERT(op == I2C_OP_READ_WITH_STOP);
285 1.1 bouyer KASSERT(addr == DDC_ADDR);
286 1.1 bouyer KASSERT(cmdlen > 0);
287 1.1 bouyer KASSERT(buf != NULL);
288 1.1 bouyer
289 1.1 bouyer err = sunxi_hdmi_i2c_reset(sc, flags);
290 1.1 bouyer if (err)
291 1.1 bouyer goto done;
292 1.1 bouyer
293 1.1 bouyer block = *(const uint8_t *)cmdbuf;
294 1.1 bouyer off = (block & 1) ? 128 : 0;
295 1.1 bouyer
296 1.1 bouyer pbuf = buf;
297 1.1 bouyer resid = len;
298 1.1 bouyer while (resid > 0) {
299 1.5 riastrad size_t blklen = uimin(resid, sc->sc_i2c_blklen);
300 1.1 bouyer
301 1.1 bouyer err = sunxi_hdmi_i2c_xfer(sc, addr, block >> 1, off, blklen,
302 1.1 bouyer SUNXI_HDMI_DDC_COMMAND_ACCESS_CMD_EOREAD, flags);
303 1.1 bouyer if (err)
304 1.1 bouyer goto done;
305 1.1 bouyer
306 1.1 bouyer if (HDMI_1_3_P(sc)) {
307 1.1 bouyer bus_space_read_multi_1(sc->sc_bst, sc->sc_bsh,
308 1.1 bouyer SUNXI_HDMI_DDC_FIFO_ACCESS_REG, pbuf, blklen);
309 1.1 bouyer } else {
310 1.1 bouyer bus_space_read_multi_1(sc->sc_bst, sc->sc_bsh,
311 1.1 bouyer SUNXI_A31_HDMI_DDC_FIFO_ACCESS_REG, pbuf, blklen);
312 1.1 bouyer }
313 1.1 bouyer
314 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
315 1.1 bouyer printf("off=%d:", (int)off);
316 1.1 bouyer for (int i = 0; i < blklen; i++)
317 1.1 bouyer printf(" %02x", pbuf[i]);
318 1.1 bouyer printf("\n");
319 1.1 bouyer #endif
320 1.1 bouyer
321 1.1 bouyer pbuf += blklen;
322 1.1 bouyer off += blklen;
323 1.1 bouyer resid -= blklen;
324 1.1 bouyer }
325 1.1 bouyer
326 1.1 bouyer done:
327 1.8 thorpej mutex_exit(&sc->sc_exec_lock);
328 1.1 bouyer return err;
329 1.1 bouyer }
330 1.1 bouyer
331 1.1 bouyer static int
332 1.1 bouyer sunxi_hdmi_i2c_xfer_1_3(void *priv, i2c_addr_t addr, uint8_t block, uint8_t reg,
333 1.1 bouyer size_t len, int type, int flags)
334 1.1 bouyer {
335 1.1 bouyer struct sunxi_hdmi_softc *sc = priv;
336 1.1 bouyer uint32_t val;
337 1.1 bouyer int retry;
338 1.1 bouyer
339 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_DDC_CTRL_REG);
340 1.1 bouyer val &= ~SUNXI_HDMI_DDC_CTRL_FIFO_DIR;
341 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_CTRL_REG, val);
342 1.1 bouyer
343 1.1 bouyer val |= __SHIFTIN(block, SUNXI_HDMI_DDC_SLAVE_ADDR_0);
344 1.1 bouyer val |= __SHIFTIN(0x60, SUNXI_HDMI_DDC_SLAVE_ADDR_1);
345 1.1 bouyer val |= __SHIFTIN(reg, SUNXI_HDMI_DDC_SLAVE_ADDR_2);
346 1.1 bouyer val |= __SHIFTIN(addr, SUNXI_HDMI_DDC_SLAVE_ADDR_3);
347 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_SLAVE_ADDR_REG, val);
348 1.1 bouyer
349 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_DDC_FIFO_CTRL_REG);
350 1.1 bouyer val |= SUNXI_HDMI_DDC_FIFO_CTRL_ADDR_CLEAR;
351 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_FIFO_CTRL_REG, val);
352 1.1 bouyer
353 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_BYTE_COUNTER_REG, len);
354 1.1 bouyer
355 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_COMMAND_REG, type);
356 1.1 bouyer
357 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_DDC_CTRL_REG);
358 1.1 bouyer val |= SUNXI_HDMI_DDC_CTRL_ACCESS_CMD_START;
359 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_CTRL_REG, val);
360 1.1 bouyer
361 1.1 bouyer retry = 1000;
362 1.1 bouyer while (--retry > 0) {
363 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_DDC_CTRL_REG);
364 1.1 bouyer if ((val & SUNXI_HDMI_DDC_CTRL_ACCESS_CMD_START) == 0)
365 1.1 bouyer break;
366 1.1 bouyer delay(1000);
367 1.1 bouyer }
368 1.1 bouyer if (retry == 0)
369 1.1 bouyer return ETIMEDOUT;
370 1.1 bouyer
371 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_DDC_INT_STATUS_REG);
372 1.1 bouyer if ((val & SUNXI_HDMI_DDC_INT_STATUS_TRANSFER_COMPLETE) == 0) {
373 1.1 bouyer device_printf(sc->sc_dev, "xfer failed, status=%08x\n", val);
374 1.1 bouyer return EIO;
375 1.1 bouyer }
376 1.1 bouyer
377 1.1 bouyer return 0;
378 1.1 bouyer }
379 1.1 bouyer
380 1.1 bouyer static int
381 1.1 bouyer sunxi_hdmi_i2c_xfer_1_4(void *priv, i2c_addr_t addr, uint8_t block, uint8_t reg,
382 1.1 bouyer size_t len, int type, int flags)
383 1.1 bouyer {
384 1.1 bouyer struct sunxi_hdmi_softc *sc = priv;
385 1.1 bouyer uint32_t val;
386 1.1 bouyer int retry;
387 1.1 bouyer
388 1.1 bouyer val = HDMI_READ(sc, SUNXI_A31_HDMI_DDC_FIFO_CTRL_REG);
389 1.1 bouyer val |= SUNXI_A31_HDMI_DDC_FIFO_CTRL_RST;
390 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_FIFO_CTRL_REG, val);
391 1.1 bouyer
392 1.1 bouyer val = __SHIFTIN(block, SUNXI_A31_HDMI_DDC_SLAVE_ADDR_SEG_PTR);
393 1.1 bouyer val |= __SHIFTIN(0x60, SUNXI_A31_HDMI_DDC_SLAVE_ADDR_DDC_CMD);
394 1.1 bouyer val |= __SHIFTIN(reg, SUNXI_A31_HDMI_DDC_SLAVE_ADDR_OFF_ADR);
395 1.1 bouyer val |= __SHIFTIN(addr, SUNXI_A31_HDMI_DDC_SLAVE_ADDR_DEV_ADR);
396 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_SLAVE_ADDR_REG, val);
397 1.1 bouyer
398 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_COMMAND_REG,
399 1.1 bouyer __SHIFTIN(len, SUNXI_A31_HDMI_DDC_COMMAND_DTC) |
400 1.1 bouyer __SHIFTIN(type, SUNXI_A31_HDMI_DDC_COMMAND_CMD));
401 1.1 bouyer
402 1.1 bouyer val = HDMI_READ(sc, SUNXI_A31_HDMI_DDC_CTRL_REG);
403 1.1 bouyer val |= SUNXI_A31_HDMI_DDC_CTRL_ACCESS_CMD_START;
404 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_CTRL_REG, val);
405 1.1 bouyer
406 1.1 bouyer retry = 1000;
407 1.1 bouyer while (--retry > 0) {
408 1.1 bouyer val = HDMI_READ(sc, SUNXI_A31_HDMI_DDC_CTRL_REG);
409 1.1 bouyer if ((val & SUNXI_A31_HDMI_DDC_CTRL_ACCESS_CMD_START) == 0)
410 1.1 bouyer break;
411 1.9 thorpej if (flags & I2C_F_POLL)
412 1.1 bouyer delay(1000);
413 1.1 bouyer else
414 1.8 thorpej kpause("hdmiddc", false, mstohz(10), &sc->sc_exec_lock);
415 1.1 bouyer }
416 1.1 bouyer if (retry == 0)
417 1.1 bouyer return ETIMEDOUT;
418 1.1 bouyer
419 1.1 bouyer return 0;
420 1.1 bouyer }
421 1.1 bouyer
422 1.1 bouyer static int
423 1.1 bouyer sunxi_hdmi_i2c_xfer(void *priv, i2c_addr_t addr, uint8_t block, uint8_t reg,
424 1.1 bouyer size_t len, int type, int flags)
425 1.1 bouyer {
426 1.1 bouyer struct sunxi_hdmi_softc *sc = priv;
427 1.1 bouyer int rv;
428 1.1 bouyer
429 1.1 bouyer if (HDMI_1_3_P(sc)) {
430 1.1 bouyer rv = sunxi_hdmi_i2c_xfer_1_3(priv, addr, block, reg, len,
431 1.1 bouyer type, flags);
432 1.1 bouyer } else {
433 1.1 bouyer rv = sunxi_hdmi_i2c_xfer_1_4(priv, addr, block, reg, len,
434 1.1 bouyer type, flags);
435 1.1 bouyer }
436 1.1 bouyer
437 1.1 bouyer return rv;
438 1.1 bouyer }
439 1.1 bouyer
440 1.1 bouyer static int
441 1.1 bouyer sunxi_hdmi_i2c_reset(struct sunxi_hdmi_softc *sc, int flags)
442 1.1 bouyer {
443 1.1 bouyer uint32_t hpd, ctrl;
444 1.1 bouyer
445 1.1 bouyer hpd = HDMI_READ(sc, SUNXI_HDMI_HPD_REG);
446 1.1 bouyer if ((hpd & SUNXI_HDMI_HPD_HOTPLUG_DET) == 0) {
447 1.1 bouyer device_printf(sc->sc_dev, "no device detected\n");
448 1.1 bouyer return ENODEV; /* no device plugged in */
449 1.1 bouyer }
450 1.1 bouyer
451 1.1 bouyer if (HDMI_1_3_P(sc)) {
452 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_FIFO_CTRL_REG, 0);
453 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_CTRL_REG,
454 1.1 bouyer SUNXI_HDMI_DDC_CTRL_EN | SUNXI_HDMI_DDC_CTRL_SW_RST);
455 1.1 bouyer
456 1.1 bouyer delay(1000);
457 1.1 bouyer
458 1.1 bouyer ctrl = HDMI_READ(sc, SUNXI_HDMI_DDC_CTRL_REG);
459 1.1 bouyer if (ctrl & SUNXI_HDMI_DDC_CTRL_SW_RST) {
460 1.1 bouyer device_printf(sc->sc_dev, "reset failed (1.3)\n");
461 1.1 bouyer return EBUSY;
462 1.1 bouyer }
463 1.1 bouyer
464 1.1 bouyer /* N=5,M=1 */
465 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_CLOCK_REG,
466 1.1 bouyer __SHIFTIN(5, SUNXI_HDMI_DDC_CLOCK_N) |
467 1.1 bouyer __SHIFTIN(1, SUNXI_HDMI_DDC_CLOCK_M));
468 1.1 bouyer
469 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_DDC_DBG_REG, 0x300);
470 1.1 bouyer } else {
471 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_CTRL_REG,
472 1.1 bouyer SUNXI_A31_HDMI_DDC_CTRL_SW_RST);
473 1.1 bouyer
474 1.1 bouyer /* N=1,M=12 */
475 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_CLOCK_REG,
476 1.1 bouyer __SHIFTIN(1, SUNXI_HDMI_DDC_CLOCK_N) |
477 1.1 bouyer __SHIFTIN(12, SUNXI_HDMI_DDC_CLOCK_M));
478 1.1 bouyer
479 1.1 bouyer HDMI_WRITE(sc, SUNXI_A31_HDMI_DDC_CTRL_REG,
480 1.1 bouyer SUNXI_A31_HDMI_DDC_CTRL_SDA_PAD_EN |
481 1.1 bouyer SUNXI_A31_HDMI_DDC_CTRL_SCL_PAD_EN |
482 1.1 bouyer SUNXI_A31_HDMI_DDC_CTRL_EN);
483 1.1 bouyer }
484 1.1 bouyer
485 1.1 bouyer return 0;
486 1.1 bouyer }
487 1.1 bouyer
488 1.1 bouyer static int
489 1.1 bouyer sunxi_hdmi_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
490 1.1 bouyer {
491 1.1 bouyer struct sunxi_hdmi_softc *sc = device_private(dev);
492 1.1 bouyer struct fdt_endpoint *in_ep, *out_ep;
493 1.1 bouyer int error;
494 1.1 bouyer
495 1.1 bouyer /* our input is activated by tcon, we activate our output */
496 1.1 bouyer if (fdt_endpoint_port_index(ep) != SUNXI_PORT_INPUT) {
497 1.1 bouyer panic("sunxi_hdmi_ep_activate: port %d",
498 1.1 bouyer fdt_endpoint_port_index(ep));
499 1.1 bouyer }
500 1.1 bouyer
501 1.1 bouyer if (!activate)
502 1.1 bouyer return EOPNOTSUPP;
503 1.1 bouyer
504 1.1 bouyer /* check that out other input is not active */
505 1.1 bouyer switch (fdt_endpoint_index(ep)) {
506 1.1 bouyer case 0:
507 1.1 bouyer in_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
508 1.1 bouyer SUNXI_PORT_INPUT, 1);
509 1.1 bouyer break;
510 1.1 bouyer case 1:
511 1.1 bouyer in_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
512 1.1 bouyer SUNXI_PORT_INPUT, 0);
513 1.1 bouyer break;
514 1.1 bouyer default:
515 1.1 bouyer in_ep = NULL;
516 1.1 bouyer panic("sunxi_hdmi_ep_activate: input index %d",
517 1.1 bouyer fdt_endpoint_index(ep));
518 1.1 bouyer }
519 1.1 bouyer if (in_ep != NULL) {
520 1.1 bouyer if (fdt_endpoint_is_active(in_ep))
521 1.1 bouyer return EBUSY;
522 1.1 bouyer }
523 1.1 bouyer /* only one output */
524 1.1 bouyer out_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
525 1.1 bouyer SUNXI_PORT_OUTPUT, 0);
526 1.1 bouyer if (out_ep == NULL) {
527 1.1 bouyer aprint_error_dev(dev, "no output endpoint\n");
528 1.1 bouyer return ENODEV;
529 1.1 bouyer }
530 1.1 bouyer error = fdt_endpoint_activate(out_ep, activate);
531 1.1 bouyer if (error == 0) {
532 1.1 bouyer sc->sc_in_ep = ep;
533 1.1 bouyer sc->sc_in_rep = fdt_endpoint_remote(ep);
534 1.1 bouyer sc->sc_out_ep = out_ep;
535 1.1 bouyer sunxi_hdmi_do_enable(sc);
536 1.1 bouyer return 0;
537 1.1 bouyer }
538 1.1 bouyer return error;
539 1.1 bouyer }
540 1.1 bouyer
541 1.1 bouyer static int
542 1.1 bouyer sunxi_hdmi_ep_enable(device_t dev, struct fdt_endpoint *ep, bool enable)
543 1.1 bouyer {
544 1.1 bouyer struct sunxi_hdmi_softc *sc = device_private(dev);
545 1.1 bouyer int error;
546 1.1 bouyer
547 1.1 bouyer if (fdt_endpoint_port_index(ep) == SUNXI_PORT_INPUT) {
548 1.1 bouyer KASSERT(ep == sc->sc_in_ep);
549 1.1 bouyer if (sc->sc_thread == NULL) {
550 1.1 bouyer if (enable) {
551 1.1 bouyer delay(50000);
552 1.1 bouyer mutex_enter(&sc->sc_pwr_lock);
553 1.1 bouyer sunxi_hdmi_hpd(sc);
554 1.1 bouyer mutex_exit(&sc->sc_pwr_lock);
555 1.1 bouyer kthread_create(PRI_NONE, KTHREAD_MPSAFE, NULL,
556 1.1 bouyer sunxi_hdmi_thread, sc, &sc->sc_thread, "%s",
557 1.1 bouyer device_xname(dev));
558 1.1 bouyer }
559 1.1 bouyer return 0;
560 1.1 bouyer } else {
561 1.1 bouyer mutex_enter(&sc->sc_pwr_lock);
562 1.1 bouyer error = sunxi_hdmi_poweron(sc, enable);
563 1.1 bouyer mutex_exit(&sc->sc_pwr_lock);
564 1.1 bouyer return error;
565 1.1 bouyer }
566 1.1 bouyer }
567 1.1 bouyer panic("sunxi_hdmi_ep_enable");
568 1.1 bouyer }
569 1.1 bouyer
570 1.1 bouyer static void
571 1.1 bouyer sunxi_hdmi_do_enable(struct sunxi_hdmi_softc *sc)
572 1.1 bouyer {
573 1.1 bouyer /* complete attach */
574 1.1 bouyer struct clk *clk;
575 1.1 bouyer int error;
576 1.1 bouyer uint32_t dbg0_reg;
577 1.1 bouyer
578 1.3 bouyer if (clk_enable(sc->sc_clk_ahb) != 0) {
579 1.3 bouyer aprint_error_dev(sc->sc_dev, "couldn't enable ahb clock\n");
580 1.3 bouyer return;
581 1.3 bouyer }
582 1.1 bouyer /* assume tcon0 uses pll3, tcon1 uses pll7 */
583 1.1 bouyer switch(fdt_endpoint_index(sc->sc_in_ep)) {
584 1.1 bouyer case 0:
585 1.1 bouyer clk = sc->sc_clk_pll0;
586 1.1 bouyer dbg0_reg = (0<<21);
587 1.1 bouyer break;
588 1.1 bouyer case 1:
589 1.1 bouyer clk = sc->sc_clk_pll1;
590 1.1 bouyer dbg0_reg = (1<<21);
591 1.1 bouyer break;
592 1.1 bouyer default:
593 1.1 bouyer panic("sunxi_hdmi pll");
594 1.1 bouyer }
595 1.1 bouyer error = clk_set_rate(clk, 270000000);
596 1.1 bouyer if (error) {
597 1.1 bouyer clk = clk_get_parent(clk);
598 1.1 bouyer /* probably because this is pllx2 */
599 1.1 bouyer error = clk_set_rate(clk, 270000000);
600 1.1 bouyer }
601 1.1 bouyer if (error) {
602 1.1 bouyer aprint_error_dev(sc->sc_dev, ": couldn't init pll clock\n");
603 1.1 bouyer return;
604 1.1 bouyer }
605 1.1 bouyer error = clk_set_parent(sc->sc_clk_mod, clk);
606 1.1 bouyer if (error) {
607 1.1 bouyer aprint_error_dev(sc->sc_dev, ": couldn't set mod clock parent\n");
608 1.1 bouyer return;
609 1.1 bouyer }
610 1.1 bouyer error = clk_enable(sc->sc_clk_mod);
611 1.1 bouyer if (error) {
612 1.1 bouyer aprint_error_dev(sc->sc_dev, ": couldn't enable mod clock\n");
613 1.1 bouyer return;
614 1.1 bouyer }
615 1.1 bouyer delay(1000);
616 1.1 bouyer
617 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_CTRL_REG, SUNXI_HDMI_CTRL_MODULE_EN);
618 1.1 bouyer delay(1000);
619 1.2 bouyer if (sc->sc_type == HDMI_A10) {
620 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PAD_CTRL0_REG, 0xfe800000);
621 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PAD_CTRL1_REG, 0x00d8c830);
622 1.1 bouyer } else if (sc->sc_type == HDMI_A31) {
623 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PAD_CTRL0_REG, 0x7e80000f);
624 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PAD_CTRL1_REG, 0x01ded030);
625 1.1 bouyer }
626 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PLL_DBG0_REG, dbg0_reg);
627 1.1 bouyer delay(1000);
628 1.1 bouyer }
629 1.1 bouyer
630 1.7 bouyer #define EDID_BLOCK_SIZE 128
631 1.7 bouyer
632 1.1 bouyer static int
633 1.1 bouyer sunxi_hdmi_read_edid_block(struct sunxi_hdmi_softc *sc, uint8_t *data,
634 1.1 bouyer uint8_t block)
635 1.1 bouyer {
636 1.1 bouyer i2c_tag_t tag = &sc->sc_ic;
637 1.1 bouyer uint8_t wbuf[2];
638 1.1 bouyer int error;
639 1.1 bouyer
640 1.1 bouyer if ((error = iic_acquire_bus(tag, I2C_F_POLL)) != 0)
641 1.1 bouyer return error;
642 1.1 bouyer
643 1.1 bouyer wbuf[0] = block; /* start address */
644 1.1 bouyer
645 1.7 bouyer error = iic_exec(tag, I2C_OP_READ_WITH_STOP, DDC_ADDR, wbuf, 1,
646 1.7 bouyer data, EDID_BLOCK_SIZE, I2C_F_POLL);
647 1.1 bouyer iic_release_bus(tag, I2C_F_POLL);
648 1.7 bouyer return error;
649 1.1 bouyer }
650 1.1 bouyer
651 1.1 bouyer static void
652 1.1 bouyer sunxi_hdmi_read_edid(struct sunxi_hdmi_softc *sc)
653 1.1 bouyer {
654 1.1 bouyer const struct videomode *mode;
655 1.7 bouyer char *edid;
656 1.7 bouyer struct edid_info *eip;
657 1.1 bouyer int retry = 4;
658 1.1 bouyer u_int display_mode;
659 1.1 bouyer
660 1.7 bouyer edid = kmem_zalloc(EDID_BLOCK_SIZE, KM_SLEEP);
661 1.7 bouyer eip = kmem_zalloc(sizeof(struct edid_info), KM_SLEEP);
662 1.1 bouyer
663 1.1 bouyer while (--retry > 0) {
664 1.1 bouyer if (!sunxi_hdmi_read_edid_block(sc, edid, 0))
665 1.1 bouyer break;
666 1.1 bouyer }
667 1.1 bouyer if (retry == 0) {
668 1.1 bouyer device_printf(sc->sc_dev, "failed to read EDID\n");
669 1.1 bouyer } else {
670 1.7 bouyer if (edid_parse(edid, eip) != 0) {
671 1.1 bouyer device_printf(sc->sc_dev, "failed to parse EDID\n");
672 1.1 bouyer }
673 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
674 1.1 bouyer else {
675 1.7 bouyer edid_print(eip);
676 1.1 bouyer }
677 1.1 bouyer #endif
678 1.1 bouyer }
679 1.1 bouyer
680 1.1 bouyer if (sc->sc_display_mode == DISPLAY_MODE_AUTO)
681 1.7 bouyer display_mode = sunxi_hdmi_get_display_mode(sc, eip);
682 1.1 bouyer else
683 1.1 bouyer display_mode = sc->sc_display_mode;
684 1.1 bouyer
685 1.1 bouyer const char *forced = sc->sc_display_mode == DISPLAY_MODE_AUTO ?
686 1.1 bouyer "auto-detected" : "forced";
687 1.1 bouyer device_printf(sc->sc_dev, "%s mode (%s)\n",
688 1.1 bouyer display_mode == DISPLAY_MODE_HDMI ? "HDMI" : "DVI", forced);
689 1.1 bouyer
690 1.7 bouyer strlcpy(sc->sc_display_vendor, eip->edid_vendorname,
691 1.1 bouyer sizeof(sc->sc_display_vendor));
692 1.7 bouyer strlcpy(sc->sc_display_product, eip->edid_productname,
693 1.1 bouyer sizeof(sc->sc_display_product));
694 1.1 bouyer sc->sc_current_display_mode = display_mode;
695 1.1 bouyer
696 1.7 bouyer mode = eip->edid_preferred_mode;
697 1.1 bouyer if (mode == NULL)
698 1.1 bouyer mode = pick_mode_by_ref(640, 480, 60);
699 1.1 bouyer
700 1.1 bouyer if (mode != NULL) {
701 1.1 bouyer sunxi_hdmi_video_enable(sc, false);
702 1.1 bouyer fdt_endpoint_enable(sc->sc_in_ep, false);
703 1.1 bouyer delay(20000);
704 1.1 bouyer
705 1.1 bouyer sunxi_tcon1_set_videomode(
706 1.1 bouyer fdt_endpoint_device(sc->sc_in_rep), mode);
707 1.1 bouyer sunxi_hdmi_set_videomode(sc, mode, display_mode);
708 1.1 bouyer sunxi_hdmi_set_audiomode(sc, mode, display_mode);
709 1.1 bouyer fdt_endpoint_enable(sc->sc_in_ep, true);
710 1.1 bouyer delay(20000);
711 1.1 bouyer sunxi_hdmi_video_enable(sc, true);
712 1.1 bouyer }
713 1.7 bouyer kmem_free(edid, EDID_BLOCK_SIZE);
714 1.7 bouyer kmem_free(eip, sizeof(struct edid_info));
715 1.1 bouyer }
716 1.1 bouyer
717 1.1 bouyer static u_int
718 1.1 bouyer sunxi_hdmi_get_display_mode(struct sunxi_hdmi_softc *sc,
719 1.1 bouyer const struct edid_info *ei)
720 1.1 bouyer {
721 1.7 bouyer char *edid;
722 1.1 bouyer bool found_hdmi = false;
723 1.1 bouyer unsigned int n, p;
724 1.7 bouyer edid = kmem_zalloc(EDID_BLOCK_SIZE, KM_SLEEP);
725 1.1 bouyer
726 1.1 bouyer /*
727 1.1 bouyer * Scan through extension blocks, looking for a CEA-861-D v3
728 1.1 bouyer * block. If an HDMI Vendor-Specific Data Block (HDMI VSDB) is
729 1.1 bouyer * found in that, assume HDMI mode.
730 1.1 bouyer */
731 1.1 bouyer for (n = 1; n <= MIN(ei->edid_ext_block_count, 4); n++) {
732 1.1 bouyer if (sunxi_hdmi_read_edid_block(sc, edid, n)) {
733 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
734 1.1 bouyer device_printf(sc->sc_dev,
735 1.1 bouyer "Failed to read EDID block %d\n", n);
736 1.1 bouyer #endif
737 1.1 bouyer break;
738 1.1 bouyer }
739 1.1 bouyer
740 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
741 1.1 bouyer device_printf(sc->sc_dev, "EDID block #%d:\n", n);
742 1.1 bouyer #endif
743 1.1 bouyer
744 1.1 bouyer const uint8_t tag = edid[0];
745 1.1 bouyer const uint8_t rev = edid[1];
746 1.1 bouyer const uint8_t off = edid[2];
747 1.1 bouyer
748 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
749 1.1 bouyer device_printf(sc->sc_dev, " Tag %d, Revision %d, Offset %d\n",
750 1.1 bouyer tag, rev, off);
751 1.1 bouyer device_printf(sc->sc_dev, " Flags: 0x%02x\n", edid[3]);
752 1.1 bouyer #endif
753 1.1 bouyer
754 1.1 bouyer /* We are looking for a CEA-861-D tag (02h) with revision 3 */
755 1.1 bouyer if (tag != 0x02 || rev != 3)
756 1.1 bouyer continue;
757 1.1 bouyer /*
758 1.1 bouyer * CEA data block collection starts at byte 4, so the
759 1.1 bouyer * DTD blocks must start after it.
760 1.1 bouyer */
761 1.1 bouyer if (off <= 4)
762 1.1 bouyer continue;
763 1.1 bouyer
764 1.1 bouyer /* Parse the CEA data blocks */
765 1.1 bouyer for (p = 4; p < off;) {
766 1.1 bouyer const uint8_t btag = (edid[p] >> 5) & 0x7;
767 1.1 bouyer const uint8_t blen = edid[p] & 0x1f;
768 1.1 bouyer
769 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
770 1.1 bouyer device_printf(sc->sc_dev, " CEA data block @ %d\n", p);
771 1.1 bouyer device_printf(sc->sc_dev, " Tag %d, Length %d\n",
772 1.1 bouyer btag, blen);
773 1.1 bouyer #endif
774 1.1 bouyer
775 1.1 bouyer /* Make sure the length is sane */
776 1.1 bouyer if (p + blen + 1 > off)
777 1.1 bouyer break;
778 1.1 bouyer /* Looking for a VSDB tag */
779 1.1 bouyer if (btag != 3)
780 1.1 bouyer goto next_block;
781 1.1 bouyer /* HDMI VSDB is at least 5 bytes long */
782 1.1 bouyer if (blen < 5)
783 1.1 bouyer goto next_block;
784 1.1 bouyer
785 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
786 1.1 bouyer device_printf(sc->sc_dev, " ID: %02x%02x%02x\n",
787 1.1 bouyer edid[p + 1], edid[p + 2], edid[p + 3]);
788 1.1 bouyer #endif
789 1.1 bouyer
790 1.1 bouyer /* HDMI 24-bit IEEE registration ID is 0x000C03 */
791 1.1 bouyer if (memcmp(&edid[p + 1], "\x03\x0c\x00", 3) == 0)
792 1.1 bouyer found_hdmi = true;
793 1.1 bouyer
794 1.1 bouyer next_block:
795 1.1 bouyer p += (1 + blen);
796 1.1 bouyer }
797 1.1 bouyer }
798 1.1 bouyer
799 1.7 bouyer kmem_free(edid, EDID_BLOCK_SIZE);
800 1.1 bouyer return found_hdmi ? DISPLAY_MODE_HDMI : DISPLAY_MODE_DVI;
801 1.1 bouyer }
802 1.1 bouyer
803 1.1 bouyer static void
804 1.1 bouyer sunxi_hdmi_video_enable(struct sunxi_hdmi_softc *sc, bool enable)
805 1.1 bouyer {
806 1.1 bouyer uint32_t val;
807 1.1 bouyer
808 1.1 bouyer fdt_endpoint_enable(sc->sc_out_ep, enable);
809 1.3 bouyer
810 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_VID_CTRL_REG);
811 1.1 bouyer val &= ~SUNXI_HDMI_VID_CTRL_SRC_SEL;
812 1.1 bouyer #ifdef SUNXI_HDMI_CBGEN
813 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_CTRL_SRC_SEL_CBGEN,
814 1.1 bouyer SUNXI_HDMI_VID_CTRL_SRC_SEL);
815 1.1 bouyer #else
816 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_CTRL_SRC_SEL_RGB,
817 1.1 bouyer SUNXI_HDMI_VID_CTRL_SRC_SEL);
818 1.1 bouyer #endif
819 1.1 bouyer if (enable) {
820 1.1 bouyer val |= SUNXI_HDMI_VID_CTRL_VIDEO_EN;
821 1.1 bouyer } else {
822 1.1 bouyer val &= ~SUNXI_HDMI_VID_CTRL_VIDEO_EN;
823 1.1 bouyer }
824 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_CTRL_REG, val);
825 1.1 bouyer
826 1.1 bouyer #if defined(SUNXI_HDMI_DEBUG)
827 1.1 bouyer sunxi_hdmi_dump_regs();
828 1.1 bouyer #endif
829 1.1 bouyer }
830 1.1 bouyer
831 1.1 bouyer static void
832 1.1 bouyer sunxi_hdmi_set_videomode(struct sunxi_hdmi_softc *sc,
833 1.1 bouyer const struct videomode *mode, u_int display_mode)
834 1.1 bouyer {
835 1.1 bouyer uint32_t val;
836 1.1 bouyer const u_int dblscan_p = !!(mode->flags & VID_DBLSCAN);
837 1.1 bouyer const u_int interlace_p = !!(mode->flags & VID_INTERLACE);
838 1.1 bouyer const u_int phsync_p = !!(mode->flags & VID_PHSYNC);
839 1.1 bouyer const u_int pvsync_p = !!(mode->flags & VID_PVSYNC);
840 1.1 bouyer const u_int hfp = mode->hsync_start - mode->hdisplay;
841 1.1 bouyer const u_int hspw = mode->hsync_end - mode->hsync_start;
842 1.1 bouyer const u_int hbp = mode->htotal - mode->hsync_start;
843 1.1 bouyer const u_int vfp = mode->vsync_start - mode->vdisplay;
844 1.1 bouyer const u_int vspw = mode->vsync_end - mode->vsync_start;
845 1.1 bouyer const u_int vbp = mode->vtotal - mode->vsync_start;
846 1.1 bouyer struct clk *clk_pll;
847 1.1 bouyer int parent_rate;
848 1.1 bouyer int best_div, best_dbl, best_diff;
849 1.1 bouyer int target_rate = mode->dot_clock * 1000;
850 1.1 bouyer
851 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
852 1.1 bouyer device_printf(sc->sc_dev,
853 1.1 bouyer "dblscan %d, interlace %d, phsync %d, pvsync %d\n",
854 1.1 bouyer dblscan_p, interlace_p, phsync_p, pvsync_p);
855 1.1 bouyer device_printf(sc->sc_dev, "h: %u %u %u %u\n",
856 1.1 bouyer mode->hdisplay, hbp, hfp, hspw);
857 1.1 bouyer device_printf(sc->sc_dev, "v: %u %u %u %u\n",
858 1.1 bouyer mode->vdisplay, vbp, vfp, vspw);
859 1.1 bouyer #endif
860 1.1 bouyer
861 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_INT_STATUS_REG, 0xffffffff);
862 1.1 bouyer
863 1.1 bouyer /* assume tcon0 uses pll3, tcon1 uses pll7 */
864 1.1 bouyer switch(fdt_endpoint_index(sc->sc_in_ep)) {
865 1.1 bouyer case 0:
866 1.1 bouyer clk_pll = sc->sc_clk_pll0;
867 1.1 bouyer break;
868 1.1 bouyer case 1:
869 1.1 bouyer clk_pll = sc->sc_clk_pll1;
870 1.1 bouyer break;
871 1.1 bouyer default:
872 1.1 bouyer panic("sunxi_hdmi pll");
873 1.1 bouyer }
874 1.1 bouyer parent_rate = clk_get_rate(clk_pll);
875 1.1 bouyer KASSERT(parent_rate > 0);
876 1.1 bouyer best_div = best_dbl = 0;
877 1.1 bouyer best_diff = INT_MAX;
878 1.1 bouyer for (int d = 2; d > 0 && best_diff != 0; d--) {
879 1.1 bouyer for (int m = 1; m <= 16 && best_diff != 0; m++) {
880 1.1 bouyer int cur_rate = parent_rate / m / d;
881 1.1 bouyer int diff = abs(target_rate - cur_rate);
882 1.1 bouyer if (diff >= 0 && diff < best_diff) {
883 1.1 bouyer best_diff = diff;
884 1.1 bouyer best_div = m;
885 1.1 bouyer best_dbl = d;
886 1.1 bouyer }
887 1.1 bouyer }
888 1.1 bouyer }
889 1.1 bouyer
890 1.1 bouyer #ifdef SUNXI_HDMI_DEBUG
891 1.1 bouyer device_printf(sc->sc_dev, "parent rate: %d\n", parent_rate);
892 1.1 bouyer device_printf(sc->sc_dev, "dot_clock: %d\n", mode->dot_clock);
893 1.1 bouyer device_printf(sc->sc_dev, "clkdiv: %d\n", best_div);
894 1.1 bouyer device_printf(sc->sc_dev, "clkdbl: %c\n", (best_dbl == 1) ? 'Y' : 'N');
895 1.1 bouyer #endif
896 1.1 bouyer
897 1.1 bouyer if (best_div == 0) {
898 1.1 bouyer device_printf(sc->sc_dev, "ERROR: TCON clk not configured\n");
899 1.1 bouyer return;
900 1.1 bouyer }
901 1.1 bouyer
902 1.1 bouyer uint32_t pll_ctrl, pad_ctrl0, pad_ctrl1;
903 1.1 bouyer if (HDMI_1_4_P(sc)) {
904 1.1 bouyer pad_ctrl0 = 0x7e8000ff;
905 1.1 bouyer pad_ctrl1 = 0x01ded030;
906 1.1 bouyer pll_ctrl = 0xba48a308;
907 1.1 bouyer pll_ctrl |= __SHIFTIN(best_div - 1, SUNXI_HDMI_PLL_CTRL_PREDIV);
908 1.1 bouyer } else {
909 1.1 bouyer pad_ctrl0 = 0xfe800000;
910 1.1 bouyer pad_ctrl1 = 0x00d8c830;
911 1.1 bouyer pll_ctrl = 0xfa4ef708;
912 1.1 bouyer pll_ctrl |= __SHIFTIN(best_div, SUNXI_HDMI_PLL_CTRL_PREDIV);
913 1.1 bouyer }
914 1.1 bouyer if (best_dbl == 2)
915 1.1 bouyer pad_ctrl1 |= 0x40;
916 1.1 bouyer
917 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PAD_CTRL0_REG, pad_ctrl0);
918 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PAD_CTRL1_REG, pad_ctrl1);
919 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PLL_CTRL_REG, pll_ctrl);
920 1.1 bouyer /* assume tcon0 uses pll3, tcon1 uses pll7 */
921 1.1 bouyer switch(fdt_endpoint_index(sc->sc_in_ep)) {
922 1.1 bouyer case 0:
923 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PLL_DBG0_REG, (0<<21));
924 1.1 bouyer break;
925 1.1 bouyer case 1:
926 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PLL_DBG0_REG, (1<<21));
927 1.1 bouyer break;
928 1.1 bouyer default:
929 1.1 bouyer panic("sunxi_hdmi pll");
930 1.1 bouyer }
931 1.1 bouyer
932 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_VID_CTRL_REG);
933 1.1 bouyer val &= ~SUNXI_HDMI_VID_CTRL_HDMI_MODE;
934 1.1 bouyer if (display_mode == DISPLAY_MODE_DVI) {
935 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_CTRL_HDMI_MODE_DVI,
936 1.1 bouyer SUNXI_HDMI_VID_CTRL_HDMI_MODE);
937 1.1 bouyer } else {
938 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_CTRL_HDMI_MODE_HDMI,
939 1.1 bouyer SUNXI_HDMI_VID_CTRL_HDMI_MODE);
940 1.1 bouyer }
941 1.1 bouyer val &= ~SUNXI_HDMI_VID_CTRL_REPEATER_SEL;
942 1.1 bouyer if (dblscan_p) {
943 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_CTRL_REPEATER_SEL_2X,
944 1.1 bouyer SUNXI_HDMI_VID_CTRL_REPEATER_SEL);
945 1.1 bouyer }
946 1.1 bouyer val &= ~SUNXI_HDMI_VID_CTRL_OUTPUT_FMT;
947 1.1 bouyer if (interlace_p) {
948 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_CTRL_OUTPUT_FMT_INTERLACE,
949 1.1 bouyer SUNXI_HDMI_VID_CTRL_OUTPUT_FMT);
950 1.1 bouyer }
951 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_CTRL_REG, val);
952 1.1 bouyer
953 1.1 bouyer val = __SHIFTIN((mode->hdisplay << dblscan_p) - 1,
954 1.1 bouyer SUNXI_HDMI_VID_TIMING_0_ACT_H);
955 1.1 bouyer val |= __SHIFTIN(mode->vdisplay - 1,
956 1.1 bouyer SUNXI_HDMI_VID_TIMING_0_ACT_V);
957 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_TIMING_0_REG, val);
958 1.1 bouyer
959 1.1 bouyer val = __SHIFTIN((hbp << dblscan_p) - 1,
960 1.1 bouyer SUNXI_HDMI_VID_TIMING_1_HBP);
961 1.1 bouyer val |= __SHIFTIN(vbp - 1,
962 1.1 bouyer SUNXI_HDMI_VID_TIMING_1_VBP);
963 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_TIMING_1_REG, val);
964 1.1 bouyer
965 1.1 bouyer val = __SHIFTIN((hfp << dblscan_p) - 1,
966 1.1 bouyer SUNXI_HDMI_VID_TIMING_2_HFP);
967 1.1 bouyer val |= __SHIFTIN(vfp - 1,
968 1.1 bouyer SUNXI_HDMI_VID_TIMING_2_VFP);
969 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_TIMING_2_REG, val);
970 1.1 bouyer
971 1.1 bouyer val = __SHIFTIN((hspw << dblscan_p) - 1,
972 1.1 bouyer SUNXI_HDMI_VID_TIMING_3_HSPW);
973 1.1 bouyer val |= __SHIFTIN(vspw - 1,
974 1.1 bouyer SUNXI_HDMI_VID_TIMING_3_VSPW);
975 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_TIMING_3_REG, val);
976 1.1 bouyer
977 1.1 bouyer val = 0;
978 1.1 bouyer if (phsync_p) {
979 1.1 bouyer val |= SUNXI_HDMI_VID_TIMING_4_HSYNC_ACTIVE_SEL;
980 1.1 bouyer }
981 1.1 bouyer if (pvsync_p) {
982 1.1 bouyer val |= SUNXI_HDMI_VID_TIMING_4_VSYNC_ACTIVE_SEL;
983 1.1 bouyer }
984 1.1 bouyer val |= __SHIFTIN(SUNXI_HDMI_VID_TIMING_4_TX_CLOCK_NORMAL,
985 1.1 bouyer SUNXI_HDMI_VID_TIMING_4_TX_CLOCK);
986 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_VID_TIMING_4_REG, val);
987 1.1 bouyer
988 1.1 bouyer /* Packet control */
989 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_GP_PKT0_REG, 0);
990 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_GP_PKT1_REG, 0);
991 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PKT_CTRL0_REG, 0x00005321);
992 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_PKT_CTRL1_REG, 0x0000000f);
993 1.1 bouyer }
994 1.1 bouyer
995 1.1 bouyer static void
996 1.1 bouyer sunxi_hdmi_set_audiomode(struct sunxi_hdmi_softc *sc,
997 1.1 bouyer const struct videomode *mode, u_int display_mode)
998 1.1 bouyer {
999 1.1 bouyer uint32_t cts, n, val;
1000 1.1 bouyer
1001 1.1 bouyer /*
1002 1.1 bouyer * Before changing audio parameters, disable and reset the
1003 1.1 bouyer * audio module. Wait for the soft reset bit to clear before
1004 1.1 bouyer * configuring the audio parameters.
1005 1.1 bouyer */
1006 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_AUD_CTRL_REG);
1007 1.1 bouyer val &= ~SUNXI_HDMI_AUD_CTRL_EN;
1008 1.1 bouyer val |= SUNXI_HDMI_AUD_CTRL_RST;
1009 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_CTRL_REG, val);
1010 1.1 bouyer do {
1011 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_AUD_CTRL_REG);
1012 1.1 bouyer } while (val & SUNXI_HDMI_AUD_CTRL_RST);
1013 1.1 bouyer
1014 1.1 bouyer /* No audio support in DVI mode */
1015 1.1 bouyer if (display_mode != DISPLAY_MODE_HDMI) {
1016 1.1 bouyer return;
1017 1.1 bouyer }
1018 1.1 bouyer
1019 1.1 bouyer /* DMA & FIFO control */
1020 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_ADMA_CTRL_REG);
1021 1.1 bouyer if (sc->sc_type == HDMI_A31) {
1022 1.1 bouyer val |= SUNXI_HDMI_ADMA_CTRL_SRC_DMA_MODE; /* NDMA */
1023 1.1 bouyer } else {
1024 1.1 bouyer val &= ~SUNXI_HDMI_ADMA_CTRL_SRC_DMA_MODE; /* DDMA */
1025 1.1 bouyer }
1026 1.1 bouyer val &= ~SUNXI_HDMI_ADMA_CTRL_SRC_DMA_SAMPLE_RATE;
1027 1.1 bouyer val &= ~SUNXI_HDMI_ADMA_CTRL_SRC_SAMPLE_LAYOUT;
1028 1.1 bouyer val &= ~SUNXI_HDMI_ADMA_CTRL_SRC_WORD_LEN;
1029 1.1 bouyer val &= ~SUNXI_HDMI_ADMA_CTRL_DATA_SEL;
1030 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_ADMA_CTRL_REG, val);
1031 1.1 bouyer
1032 1.1 bouyer /* Audio format control */
1033 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_AUD_FMT_REG);
1034 1.1 bouyer val &= ~SUNXI_HDMI_AUD_FMT_SRC_SEL;
1035 1.1 bouyer val &= ~SUNXI_HDMI_AUD_FMT_SEL;
1036 1.1 bouyer val &= ~SUNXI_HDMI_AUD_FMT_DSD_FMT;
1037 1.1 bouyer val &= ~SUNXI_HDMI_AUD_FMT_LAYOUT;
1038 1.1 bouyer val &= ~SUNXI_HDMI_AUD_FMT_SRC_CH_CFG;
1039 1.1 bouyer val |= __SHIFTIN(1, SUNXI_HDMI_AUD_FMT_SRC_CH_CFG);
1040 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_FMT_REG, val);
1041 1.1 bouyer
1042 1.1 bouyer /* PCM control (channel map) */
1043 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_PCM_CTRL_REG, 0x76543210);
1044 1.1 bouyer
1045 1.1 bouyer /* Clock setup */
1046 1.1 bouyer n = 6144; /* 48 kHz */
1047 1.1 bouyer cts = ((mode->dot_clock * 10) * (n / 128)) / 480;
1048 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_CTS_REG, cts);
1049 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_N_REG, n);
1050 1.1 bouyer
1051 1.1 bouyer /* Audio PCM channel status 0 */
1052 1.1 bouyer val = __SHIFTIN(SUNXI_HDMI_AUD_CH_STATUS0_FS_FREQ_48,
1053 1.1 bouyer SUNXI_HDMI_AUD_CH_STATUS0_FS_FREQ);
1054 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_CH_STATUS0_REG, val);
1055 1.1 bouyer
1056 1.1 bouyer /* Audio PCM channel status 1 */
1057 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_AUD_CH_STATUS1_REG);
1058 1.1 bouyer val &= ~SUNXI_HDMI_AUD_CH_STATUS1_CGMS_A;
1059 1.1 bouyer val &= ~SUNXI_HDMI_AUD_CH_STATUS1_ORIGINAL_FS;
1060 1.1 bouyer val &= ~SUNXI_HDMI_AUD_CH_STATUS1_WORD_LEN;
1061 1.1 bouyer val |= __SHIFTIN(5, SUNXI_HDMI_AUD_CH_STATUS1_WORD_LEN);
1062 1.1 bouyer val |= SUNXI_HDMI_AUD_CH_STATUS1_WORD_LEN_MAX;
1063 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_CH_STATUS1_REG, val);
1064 1.1 bouyer
1065 1.1 bouyer /* Re-enable */
1066 1.1 bouyer val = HDMI_READ(sc, SUNXI_HDMI_AUD_CTRL_REG);
1067 1.1 bouyer val |= SUNXI_HDMI_AUD_CTRL_EN;
1068 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_AUD_CTRL_REG, val);
1069 1.1 bouyer
1070 1.1 bouyer #if defined(SUNXI_HDMI_DEBUG)
1071 1.1 bouyer sunxi_hdmi_dump_regs();
1072 1.1 bouyer #endif
1073 1.1 bouyer }
1074 1.1 bouyer
1075 1.1 bouyer static void
1076 1.1 bouyer sunxi_hdmi_hpd(struct sunxi_hdmi_softc *sc)
1077 1.1 bouyer {
1078 1.1 bouyer uint32_t hpd = HDMI_READ(sc, SUNXI_HDMI_HPD_REG);
1079 1.1 bouyer bool con = !!(hpd & SUNXI_HDMI_HPD_HOTPLUG_DET);
1080 1.1 bouyer
1081 1.1 bouyer KASSERT(mutex_owned(&sc->sc_pwr_lock));
1082 1.1 bouyer if (sc->sc_display_connected == con)
1083 1.1 bouyer return;
1084 1.1 bouyer
1085 1.1 bouyer if (con) {
1086 1.1 bouyer device_printf(sc->sc_dev, "display connected\n");
1087 1.1 bouyer sc->sc_pwr_refcount = 1;
1088 1.1 bouyer sunxi_hdmi_read_edid(sc);
1089 1.1 bouyer } else {
1090 1.1 bouyer device_printf(sc->sc_dev, "display disconnected\n");
1091 1.1 bouyer sc->sc_pwr_refcount = 0;
1092 1.1 bouyer sunxi_hdmi_video_enable(sc, false);
1093 1.1 bouyer fdt_endpoint_enable(sc->sc_in_ep, false);
1094 1.1 bouyer sunxi_tcon1_set_videomode(
1095 1.1 bouyer fdt_endpoint_device(sc->sc_in_rep), NULL);
1096 1.1 bouyer }
1097 1.1 bouyer
1098 1.1 bouyer sc->sc_display_connected = con;
1099 1.1 bouyer }
1100 1.1 bouyer
1101 1.1 bouyer static void
1102 1.1 bouyer sunxi_hdmi_thread(void *priv)
1103 1.1 bouyer {
1104 1.1 bouyer struct sunxi_hdmi_softc *sc = priv;
1105 1.1 bouyer
1106 1.1 bouyer for (;;) {
1107 1.1 bouyer mutex_enter(&sc->sc_pwr_lock);
1108 1.1 bouyer sunxi_hdmi_hpd(sc);
1109 1.1 bouyer mutex_exit(&sc->sc_pwr_lock);
1110 1.1 bouyer kpause("hdmihotplug", false, mstohz(1000), NULL);
1111 1.1 bouyer }
1112 1.1 bouyer }
1113 1.1 bouyer
1114 1.1 bouyer static int
1115 1.1 bouyer sunxi_hdmi_poweron(struct sunxi_hdmi_softc *sc, bool enable)
1116 1.1 bouyer {
1117 1.1 bouyer int error = 0;
1118 1.1 bouyer KASSERT(mutex_owned(&sc->sc_pwr_lock));
1119 1.1 bouyer if (!sc->sc_display_connected)
1120 1.1 bouyer return EOPNOTSUPP;
1121 1.1 bouyer if (enable) {
1122 1.1 bouyer KASSERT(sc->sc_pwr_refcount >= 0);
1123 1.1 bouyer if (sc->sc_pwr_refcount == 0) {
1124 1.1 bouyer error = fdt_endpoint_enable(sc->sc_in_ep, true);
1125 1.1 bouyer if (error)
1126 1.1 bouyer return error;
1127 1.1 bouyer sunxi_hdmi_video_enable(sc, true);
1128 1.1 bouyer }
1129 1.1 bouyer sc->sc_pwr_refcount++;
1130 1.1 bouyer } else {
1131 1.1 bouyer sc->sc_pwr_refcount--;
1132 1.1 bouyer KASSERT(sc->sc_pwr_refcount >= 0);
1133 1.1 bouyer if (sc->sc_pwr_refcount == 0) {
1134 1.1 bouyer sunxi_hdmi_video_enable(sc, false);
1135 1.1 bouyer error = fdt_endpoint_enable(sc->sc_in_ep, false);
1136 1.1 bouyer }
1137 1.1 bouyer }
1138 1.1 bouyer return error;
1139 1.1 bouyer }
1140 1.1 bouyer #if 0
1141 1.1 bouyer static int
1142 1.1 bouyer sunxi_hdmi_intr(void *priv)
1143 1.1 bouyer {
1144 1.1 bouyer struct sunxi_hdmi_softc *sc = priv;
1145 1.1 bouyer uint32_t intsts;
1146 1.1 bouyer
1147 1.1 bouyer intsts = HDMI_READ(sc, SUNXI_HDMI_INT_STATUS_REG);
1148 1.1 bouyer if (!(intsts & 0x73))
1149 1.1 bouyer return 0;
1150 1.1 bouyer
1151 1.1 bouyer HDMI_WRITE(sc, SUNXI_HDMI_INT_STATUS_REG, intsts);
1152 1.1 bouyer
1153 1.1 bouyer device_printf(sc->sc_dev, "INT_STATUS %08X\n", intsts);
1154 1.1 bouyer
1155 1.1 bouyer return 1;
1156 1.1 bouyer }
1157 1.1 bouyer #endif
1158 1.1 bouyer
1159 1.1 bouyer #if 0 /* XXX audio */
1160 1.1 bouyer void
1161 1.1 bouyer sunxi_hdmi_get_info(struct sunxi_hdmi_info *info)
1162 1.1 bouyer {
1163 1.1 bouyer struct sunxi_hdmi_softc *sc;
1164 1.1 bouyer device_t dev;
1165 1.1 bouyer
1166 1.1 bouyer memset(info, 0, sizeof(*info));
1167 1.1 bouyer
1168 1.1 bouyer dev = device_find_by_driver_unit("sunxihdmi", 0);
1169 1.1 bouyer if (dev == NULL) {
1170 1.1 bouyer info->display_connected = false;
1171 1.1 bouyer return;
1172 1.1 bouyer }
1173 1.1 bouyer sc = device_private(dev);
1174 1.1 bouyer
1175 1.1 bouyer info->display_connected = sc->sc_display_connected;
1176 1.1 bouyer if (info->display_connected) {
1177 1.1 bouyer strlcpy(info->display_vendor, sc->sc_display_vendor,
1178 1.1 bouyer sizeof(info->display_vendor));
1179 1.1 bouyer strlcpy(info->display_product, sc->sc_display_product,
1180 1.1 bouyer sizeof(info->display_product));
1181 1.1 bouyer info->display_hdmimode =
1182 1.1 bouyer sc->sc_current_display_mode == DISPLAY_MODE_HDMI;
1183 1.1 bouyer }
1184 1.1 bouyer }
1185 1.1 bouyer #endif
1186 1.1 bouyer
1187 1.1 bouyer #if defined(SUNXI_HDMI_DEBUG)
1188 1.1 bouyer void
1189 1.1 bouyer sunxi_hdmi_dump_regs(void)
1190 1.1 bouyer {
1191 1.1 bouyer static const struct {
1192 1.1 bouyer const char *name;
1193 1.1 bouyer uint16_t reg;
1194 1.1 bouyer } regs[] = {
1195 1.1 bouyer { "CTRL", SUNXI_HDMI_CTRL_REG },
1196 1.1 bouyer { "INT_STATUS", SUNXI_HDMI_INT_STATUS_REG },
1197 1.1 bouyer { "VID_CTRL", SUNXI_HDMI_VID_CTRL_REG },
1198 1.1 bouyer { "VID_TIMING_0", SUNXI_HDMI_VID_TIMING_0_REG },
1199 1.1 bouyer { "VID_TIMING_1", SUNXI_HDMI_VID_TIMING_1_REG },
1200 1.1 bouyer { "VID_TIMING_2", SUNXI_HDMI_VID_TIMING_2_REG },
1201 1.1 bouyer { "VID_TIMING_3", SUNXI_HDMI_VID_TIMING_3_REG },
1202 1.1 bouyer { "VID_TIMING_4", SUNXI_HDMI_VID_TIMING_4_REG },
1203 1.1 bouyer { "PAD_CTRL0", SUNXI_HDMI_PAD_CTRL0_REG },
1204 1.1 bouyer { "PAD_CTRL1", SUNXI_HDMI_PAD_CTRL1_REG },
1205 1.1 bouyer { "PLL_CTRL", SUNXI_HDMI_PLL_CTRL_REG },
1206 1.1 bouyer { "PLL_DBG0", SUNXI_HDMI_PLL_DBG0_REG },
1207 1.1 bouyer { "PLL_DBG1", SUNXI_HDMI_PLL_DBG1_REG },
1208 1.1 bouyer };
1209 1.1 bouyer struct sunxi_hdmi_softc *sc;
1210 1.1 bouyer device_t dev;
1211 1.1 bouyer
1212 1.1 bouyer dev = device_find_by_driver_unit("sunxihdmi", 0);
1213 1.1 bouyer if (dev == NULL)
1214 1.1 bouyer return;
1215 1.1 bouyer sc = device_private(dev);
1216 1.1 bouyer
1217 1.1 bouyer for (int i = 0; i < __arraycount(regs); i++) {
1218 1.1 bouyer printf("%s: 0x%08x\n", regs[i].name,
1219 1.1 bouyer HDMI_READ(sc, regs[i].reg));
1220 1.1 bouyer }
1221 1.1 bouyer }
1222 1.1 bouyer #endif
1223