sunxi_mmc.c revision 1.16 1 1.16 jmcneill /* $NetBSD: sunxi_mmc.c,v 1.16 2017/10/28 13:13:45 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.13 jmcneill #include "opt_sunximmc.h"
30 1.13 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.16 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.16 2017/10/28 13:13:45 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill #include <sys/gpio.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
43 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
44 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/fdt/fdtvar.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <arm/sunxi/sunxi_mmc.h>
49 1.1 jmcneill
50 1.13 jmcneill #ifdef SUNXI_MMC_DEBUG
51 1.13 jmcneill static int sunxi_mmc_debug = SUNXI_MMC_DEBUG;
52 1.13 jmcneill #define DPRINTF(dev, fmt, ...) \
53 1.13 jmcneill do { \
54 1.13 jmcneill if (sunxi_mmc_debug & __BIT(device_unit(dev))) \
55 1.13 jmcneill device_printf((dev), fmt, ##__VA_ARGS__); \
56 1.13 jmcneill } while (0)
57 1.13 jmcneill #else
58 1.13 jmcneill #define DPRINTF(dev, fmt, ...) ((void)0)
59 1.13 jmcneill #endif
60 1.13 jmcneill
61 1.3 jmcneill enum sunxi_mmc_timing {
62 1.3 jmcneill SUNXI_MMC_TIMING_400K,
63 1.3 jmcneill SUNXI_MMC_TIMING_25M,
64 1.3 jmcneill SUNXI_MMC_TIMING_50M,
65 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR,
66 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT,
67 1.3 jmcneill };
68 1.3 jmcneill
69 1.3 jmcneill struct sunxi_mmc_delay {
70 1.3 jmcneill u_int output_phase;
71 1.3 jmcneill u_int sample_phase;
72 1.3 jmcneill };
73 1.3 jmcneill
74 1.10 jmcneill static const struct sunxi_mmc_delay sun7i_mmc_delays[] = {
75 1.3 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
76 1.3 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
77 1.3 jmcneill [SUNXI_MMC_TIMING_50M] = { 90, 120 },
78 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 60, 120 },
79 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 90, 180 },
80 1.3 jmcneill };
81 1.3 jmcneill
82 1.10 jmcneill static const struct sunxi_mmc_delay sun9i_mmc_delays[] = {
83 1.10 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
84 1.10 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
85 1.10 jmcneill [SUNXI_MMC_TIMING_50M] = { 150, 120 },
86 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 54, 36 },
87 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 72, 72 },
88 1.10 jmcneill };
89 1.10 jmcneill
90 1.1 jmcneill #define SUNXI_MMC_NDESC 16
91 1.1 jmcneill
92 1.1 jmcneill struct sunxi_mmc_softc;
93 1.1 jmcneill
94 1.1 jmcneill static int sunxi_mmc_match(device_t, cfdata_t, void *);
95 1.1 jmcneill static void sunxi_mmc_attach(device_t, device_t, void *);
96 1.1 jmcneill static void sunxi_mmc_attach_i(device_t);
97 1.1 jmcneill
98 1.1 jmcneill static int sunxi_mmc_intr(void *);
99 1.14 jmcneill static int sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *);
100 1.1 jmcneill static int sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
101 1.1 jmcneill
102 1.1 jmcneill static int sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
103 1.1 jmcneill static uint32_t sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
104 1.1 jmcneill static int sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
105 1.1 jmcneill static int sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
106 1.1 jmcneill static int sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
107 1.1 jmcneill static int sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
108 1.3 jmcneill static int sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
109 1.1 jmcneill static int sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
110 1.1 jmcneill static int sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
111 1.3 jmcneill static int sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
112 1.1 jmcneill static void sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
113 1.1 jmcneill struct sdmmc_command *);
114 1.1 jmcneill static void sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
115 1.1 jmcneill static void sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
116 1.1 jmcneill
117 1.1 jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
118 1.1 jmcneill .host_reset = sunxi_mmc_host_reset,
119 1.1 jmcneill .host_ocr = sunxi_mmc_host_ocr,
120 1.1 jmcneill .host_maxblklen = sunxi_mmc_host_maxblklen,
121 1.1 jmcneill .card_detect = sunxi_mmc_card_detect,
122 1.1 jmcneill .write_protect = sunxi_mmc_write_protect,
123 1.1 jmcneill .bus_power = sunxi_mmc_bus_power,
124 1.3 jmcneill .bus_clock_ddr = sunxi_mmc_bus_clock,
125 1.1 jmcneill .bus_width = sunxi_mmc_bus_width,
126 1.1 jmcneill .bus_rod = sunxi_mmc_bus_rod,
127 1.3 jmcneill .signal_voltage = sunxi_mmc_signal_voltage,
128 1.1 jmcneill .exec_command = sunxi_mmc_exec_command,
129 1.1 jmcneill .card_enable_intr = sunxi_mmc_card_enable_intr,
130 1.1 jmcneill .card_intr_ack = sunxi_mmc_card_intr_ack,
131 1.1 jmcneill };
132 1.1 jmcneill
133 1.7 jmcneill struct sunxi_mmc_config {
134 1.7 jmcneill u_int idma_xferlen;
135 1.7 jmcneill u_int flags;
136 1.7 jmcneill #define SUNXI_MMC_FLAG_CALIB_REG 0x01
137 1.7 jmcneill #define SUNXI_MMC_FLAG_NEW_TIMINGS 0x02
138 1.7 jmcneill #define SUNXI_MMC_FLAG_MASK_DATA0 0x04
139 1.7 jmcneill const struct sunxi_mmc_delay *delays;
140 1.7 jmcneill uint32_t dma_ftrglevel;
141 1.7 jmcneill };
142 1.7 jmcneill
143 1.1 jmcneill struct sunxi_mmc_softc {
144 1.1 jmcneill device_t sc_dev;
145 1.1 jmcneill bus_space_tag_t sc_bst;
146 1.1 jmcneill bus_space_handle_t sc_bsh;
147 1.1 jmcneill bus_dma_tag_t sc_dmat;
148 1.1 jmcneill int sc_phandle;
149 1.1 jmcneill
150 1.1 jmcneill void *sc_ih;
151 1.1 jmcneill kmutex_t sc_intr_lock;
152 1.1 jmcneill kcondvar_t sc_intr_cv;
153 1.1 jmcneill kcondvar_t sc_idst_cv;
154 1.1 jmcneill
155 1.1 jmcneill int sc_mmc_width;
156 1.1 jmcneill int sc_mmc_present;
157 1.1 jmcneill
158 1.1 jmcneill device_t sc_sdmmc_dev;
159 1.1 jmcneill
160 1.7 jmcneill struct sunxi_mmc_config *sc_config;
161 1.1 jmcneill
162 1.1 jmcneill bus_dma_segment_t sc_idma_segs[1];
163 1.1 jmcneill int sc_idma_nsegs;
164 1.1 jmcneill bus_size_t sc_idma_size;
165 1.1 jmcneill bus_dmamap_t sc_idma_map;
166 1.1 jmcneill int sc_idma_ndesc;
167 1.1 jmcneill void *sc_idma_desc;
168 1.1 jmcneill
169 1.14 jmcneill bus_dmamap_t sc_dmabounce_map;
170 1.14 jmcneill void *sc_dmabounce_buf;
171 1.14 jmcneill size_t sc_dmabounce_buflen;
172 1.14 jmcneill
173 1.1 jmcneill uint32_t sc_intr_rint;
174 1.1 jmcneill uint32_t sc_idma_idst;
175 1.1 jmcneill
176 1.1 jmcneill struct clk *sc_clk_ahb;
177 1.1 jmcneill struct clk *sc_clk_mmc;
178 1.1 jmcneill struct clk *sc_clk_output;
179 1.1 jmcneill struct clk *sc_clk_sample;
180 1.1 jmcneill
181 1.1 jmcneill struct fdtbus_reset *sc_rst_ahb;
182 1.1 jmcneill
183 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_cd;
184 1.1 jmcneill int sc_gpio_cd_inverted;
185 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_wp;
186 1.1 jmcneill int sc_gpio_wp_inverted;
187 1.3 jmcneill
188 1.3 jmcneill struct fdtbus_regulator *sc_reg_vqmmc;
189 1.12 jmcneill
190 1.12 jmcneill struct fdtbus_mmc_pwrseq *sc_pwrseq;
191 1.1 jmcneill };
192 1.1 jmcneill
193 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
194 1.1 jmcneill sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
195 1.1 jmcneill
196 1.1 jmcneill #define MMC_WRITE(sc, reg, val) \
197 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
198 1.1 jmcneill #define MMC_READ(sc, reg) \
199 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
200 1.1 jmcneill
201 1.9 jmcneill static const struct sunxi_mmc_config sun4i_a10_mmc_config = {
202 1.9 jmcneill .idma_xferlen = 0x2000,
203 1.9 jmcneill .dma_ftrglevel = 0x20070008,
204 1.9 jmcneill .delays = NULL,
205 1.9 jmcneill .flags = 0,
206 1.9 jmcneill };
207 1.9 jmcneill
208 1.7 jmcneill static const struct sunxi_mmc_config sun5i_a13_mmc_config = {
209 1.7 jmcneill .idma_xferlen = 0x10000,
210 1.7 jmcneill .dma_ftrglevel = 0x20070008,
211 1.7 jmcneill .delays = NULL,
212 1.7 jmcneill .flags = 0,
213 1.7 jmcneill };
214 1.7 jmcneill
215 1.7 jmcneill static const struct sunxi_mmc_config sun7i_a20_mmc_config = {
216 1.8 jmcneill .idma_xferlen = 0x2000,
217 1.7 jmcneill .dma_ftrglevel = 0x20070008,
218 1.10 jmcneill .delays = sun7i_mmc_delays,
219 1.10 jmcneill .flags = 0,
220 1.10 jmcneill };
221 1.10 jmcneill
222 1.16 jmcneill static const struct sunxi_mmc_config sun8i_a83t_emmc_config = {
223 1.16 jmcneill .idma_xferlen = 0x10000,
224 1.16 jmcneill .dma_ftrglevel = 0x20070008,
225 1.16 jmcneill .delays = NULL,
226 1.16 jmcneill .flags = SUNXI_MMC_FLAG_NEW_TIMINGS,
227 1.16 jmcneill };
228 1.16 jmcneill
229 1.10 jmcneill static const struct sunxi_mmc_config sun9i_a80_mmc_config = {
230 1.10 jmcneill .idma_xferlen = 0x10000,
231 1.10 jmcneill .dma_ftrglevel = 0x200f0010,
232 1.10 jmcneill .delays = sun9i_mmc_delays,
233 1.7 jmcneill .flags = 0,
234 1.7 jmcneill };
235 1.7 jmcneill
236 1.7 jmcneill static const struct sunxi_mmc_config sun50i_a64_mmc_config = {
237 1.7 jmcneill .idma_xferlen = 0x10000,
238 1.7 jmcneill .dma_ftrglevel = 0x20070008,
239 1.7 jmcneill .delays = NULL,
240 1.7 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
241 1.7 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
242 1.7 jmcneill SUNXI_MMC_FLAG_MASK_DATA0,
243 1.7 jmcneill };
244 1.7 jmcneill
245 1.7 jmcneill static const struct of_compat_data compat_data[] = {
246 1.9 jmcneill { "allwinner,sun4i-a10-mmc", (uintptr_t)&sun4i_a10_mmc_config },
247 1.7 jmcneill { "allwinner,sun5i-a13-mmc", (uintptr_t)&sun5i_a13_mmc_config },
248 1.7 jmcneill { "allwinner,sun7i-a20-mmc", (uintptr_t)&sun7i_a20_mmc_config },
249 1.16 jmcneill { "allwinner,sun8i-a83t-emmc", (uintptr_t)&sun8i_a83t_emmc_config },
250 1.10 jmcneill { "allwinner,sun9i-a80-mmc", (uintptr_t)&sun9i_a80_mmc_config },
251 1.7 jmcneill { "allwinner,sun50i-a64-mmc", (uintptr_t)&sun50i_a64_mmc_config },
252 1.7 jmcneill { NULL }
253 1.1 jmcneill };
254 1.1 jmcneill
255 1.1 jmcneill static int
256 1.1 jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
257 1.1 jmcneill {
258 1.1 jmcneill struct fdt_attach_args * const faa = aux;
259 1.1 jmcneill
260 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
261 1.1 jmcneill }
262 1.1 jmcneill
263 1.1 jmcneill static void
264 1.1 jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
265 1.1 jmcneill {
266 1.1 jmcneill struct sunxi_mmc_softc * const sc = device_private(self);
267 1.1 jmcneill struct fdt_attach_args * const faa = aux;
268 1.1 jmcneill const int phandle = faa->faa_phandle;
269 1.1 jmcneill char intrstr[128];
270 1.1 jmcneill bus_addr_t addr;
271 1.1 jmcneill bus_size_t size;
272 1.1 jmcneill
273 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
274 1.1 jmcneill aprint_error(": couldn't get registers\n");
275 1.1 jmcneill return;
276 1.1 jmcneill }
277 1.1 jmcneill
278 1.1 jmcneill sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
279 1.1 jmcneill sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
280 1.1 jmcneill sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
281 1.1 jmcneill sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
282 1.1 jmcneill
283 1.1 jmcneill #if notyet
284 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
285 1.1 jmcneill sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
286 1.1 jmcneill #else
287 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
288 1.1 jmcneill #endif
289 1.1 jmcneill aprint_error(": couldn't get clocks\n");
290 1.1 jmcneill return;
291 1.1 jmcneill }
292 1.1 jmcneill
293 1.1 jmcneill sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
294 1.1 jmcneill
295 1.3 jmcneill sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
296 1.3 jmcneill
297 1.12 jmcneill sc->sc_pwrseq = fdtbus_mmc_pwrseq_get(phandle);
298 1.12 jmcneill
299 1.1 jmcneill if (clk_enable(sc->sc_clk_ahb) != 0 ||
300 1.1 jmcneill clk_enable(sc->sc_clk_mmc) != 0) {
301 1.1 jmcneill aprint_error(": couldn't enable clocks\n");
302 1.1 jmcneill return;
303 1.1 jmcneill }
304 1.1 jmcneill
305 1.5 jmcneill if (sc->sc_rst_ahb != NULL) {
306 1.5 jmcneill if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
307 1.5 jmcneill aprint_error(": couldn't de-assert resets\n");
308 1.5 jmcneill return;
309 1.5 jmcneill }
310 1.1 jmcneill }
311 1.1 jmcneill
312 1.1 jmcneill sc->sc_dev = self;
313 1.1 jmcneill sc->sc_phandle = phandle;
314 1.7 jmcneill sc->sc_config = (void *)of_search_compatible(phandle, compat_data)->data;
315 1.1 jmcneill sc->sc_bst = faa->faa_bst;
316 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
317 1.1 jmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
318 1.1 jmcneill cv_init(&sc->sc_intr_cv, "awinmmcirq");
319 1.1 jmcneill cv_init(&sc->sc_idst_cv, "awinmmcdma");
320 1.1 jmcneill
321 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
322 1.1 jmcneill aprint_error(": couldn't map registers\n");
323 1.1 jmcneill return;
324 1.1 jmcneill }
325 1.1 jmcneill
326 1.1 jmcneill aprint_naive("\n");
327 1.1 jmcneill aprint_normal(": SD/MMC controller\n");
328 1.1 jmcneill
329 1.1 jmcneill sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
330 1.1 jmcneill GPIO_PIN_INPUT);
331 1.1 jmcneill sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
332 1.1 jmcneill GPIO_PIN_INPUT);
333 1.1 jmcneill
334 1.1 jmcneill sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
335 1.1 jmcneill sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
336 1.1 jmcneill
337 1.14 jmcneill if (sunxi_mmc_dmabounce_setup(sc) != 0 ||
338 1.14 jmcneill sunxi_mmc_idma_setup(sc) != 0) {
339 1.1 jmcneill aprint_error_dev(self, "failed to setup DMA\n");
340 1.1 jmcneill return;
341 1.1 jmcneill }
342 1.1 jmcneill
343 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
344 1.1 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
345 1.1 jmcneill return;
346 1.1 jmcneill }
347 1.1 jmcneill
348 1.1 jmcneill sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
349 1.1 jmcneill sunxi_mmc_intr, sc);
350 1.1 jmcneill if (sc->sc_ih == NULL) {
351 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
352 1.1 jmcneill intrstr);
353 1.1 jmcneill return;
354 1.1 jmcneill }
355 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
356 1.1 jmcneill
357 1.1 jmcneill config_interrupts(self, sunxi_mmc_attach_i);
358 1.1 jmcneill }
359 1.1 jmcneill
360 1.1 jmcneill static int
361 1.14 jmcneill sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *sc)
362 1.14 jmcneill {
363 1.14 jmcneill bus_dma_segment_t ds[1];
364 1.14 jmcneill int error, rseg;
365 1.14 jmcneill
366 1.14 jmcneill sc->sc_dmabounce_buflen = sunxi_mmc_host_maxblklen(sc);
367 1.14 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
368 1.14 jmcneill sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
369 1.14 jmcneill if (error)
370 1.14 jmcneill return error;
371 1.14 jmcneill error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
372 1.14 jmcneill &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
373 1.14 jmcneill if (error)
374 1.14 jmcneill goto free;
375 1.14 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
376 1.14 jmcneill sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
377 1.14 jmcneill if (error)
378 1.14 jmcneill goto unmap;
379 1.14 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
380 1.14 jmcneill sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
381 1.14 jmcneill BUS_DMA_WAITOK);
382 1.14 jmcneill if (error)
383 1.14 jmcneill goto destroy;
384 1.14 jmcneill return 0;
385 1.14 jmcneill
386 1.14 jmcneill destroy:
387 1.14 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
388 1.14 jmcneill unmap:
389 1.14 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
390 1.14 jmcneill sc->sc_dmabounce_buflen);
391 1.14 jmcneill free:
392 1.14 jmcneill bus_dmamem_free(sc->sc_dmat, ds, rseg);
393 1.14 jmcneill return error;
394 1.14 jmcneill }
395 1.14 jmcneill
396 1.14 jmcneill static int
397 1.1 jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
398 1.1 jmcneill {
399 1.1 jmcneill int error;
400 1.1 jmcneill
401 1.1 jmcneill sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
402 1.1 jmcneill sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
403 1.1 jmcneill sc->sc_idma_ndesc;
404 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
405 1.1 jmcneill sc->sc_idma_size, sc->sc_idma_segs, 1,
406 1.1 jmcneill &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
407 1.1 jmcneill if (error)
408 1.1 jmcneill return error;
409 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
410 1.1 jmcneill sc->sc_idma_nsegs, sc->sc_idma_size,
411 1.1 jmcneill &sc->sc_idma_desc, BUS_DMA_WAITOK);
412 1.1 jmcneill if (error)
413 1.1 jmcneill goto free;
414 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
415 1.1 jmcneill sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
416 1.1 jmcneill if (error)
417 1.1 jmcneill goto unmap;
418 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
419 1.1 jmcneill sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
420 1.1 jmcneill if (error)
421 1.1 jmcneill goto destroy;
422 1.1 jmcneill return 0;
423 1.1 jmcneill
424 1.1 jmcneill destroy:
425 1.1 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
426 1.1 jmcneill unmap:
427 1.1 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
428 1.1 jmcneill free:
429 1.1 jmcneill bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
430 1.1 jmcneill return error;
431 1.1 jmcneill }
432 1.1 jmcneill
433 1.1 jmcneill static int
434 1.3 jmcneill sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
435 1.1 jmcneill {
436 1.3 jmcneill const struct sunxi_mmc_delay *delays;
437 1.3 jmcneill int error, timing;
438 1.3 jmcneill
439 1.3 jmcneill if (freq <= 400) {
440 1.3 jmcneill timing = SUNXI_MMC_TIMING_400K;
441 1.3 jmcneill } else if (freq <= 25000) {
442 1.3 jmcneill timing = SUNXI_MMC_TIMING_25M;
443 1.3 jmcneill } else if (freq <= 52000) {
444 1.3 jmcneill if (ddr) {
445 1.3 jmcneill timing = sc->sc_mmc_width == 8 ?
446 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT :
447 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR;
448 1.3 jmcneill } else {
449 1.3 jmcneill timing = SUNXI_MMC_TIMING_50M;
450 1.3 jmcneill }
451 1.3 jmcneill } else
452 1.3 jmcneill return EINVAL;
453 1.3 jmcneill
454 1.3 jmcneill error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
455 1.3 jmcneill if (error != 0)
456 1.3 jmcneill return error;
457 1.3 jmcneill
458 1.7 jmcneill if (sc->sc_config->delays == NULL)
459 1.7 jmcneill return 0;
460 1.7 jmcneill
461 1.7 jmcneill delays = &sc->sc_config->delays[timing];
462 1.7 jmcneill
463 1.3 jmcneill if (sc->sc_clk_sample) {
464 1.3 jmcneill error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
465 1.3 jmcneill if (error != 0)
466 1.3 jmcneill return error;
467 1.3 jmcneill }
468 1.3 jmcneill if (sc->sc_clk_output) {
469 1.3 jmcneill error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
470 1.3 jmcneill if (error != 0)
471 1.3 jmcneill return error;
472 1.3 jmcneill }
473 1.3 jmcneill
474 1.3 jmcneill return 0;
475 1.1 jmcneill }
476 1.1 jmcneill
477 1.1 jmcneill static void
478 1.1 jmcneill sunxi_mmc_attach_i(device_t self)
479 1.1 jmcneill {
480 1.1 jmcneill struct sunxi_mmc_softc *sc = device_private(self);
481 1.1 jmcneill struct sdmmcbus_attach_args saa;
482 1.1 jmcneill uint32_t width;
483 1.1 jmcneill
484 1.12 jmcneill if (sc->sc_pwrseq)
485 1.12 jmcneill fdtbus_mmc_pwrseq_pre_power_on(sc->sc_pwrseq);
486 1.12 jmcneill
487 1.1 jmcneill sunxi_mmc_host_reset(sc);
488 1.1 jmcneill sunxi_mmc_bus_width(sc, 1);
489 1.3 jmcneill sunxi_mmc_set_clock(sc, 400, false);
490 1.1 jmcneill
491 1.12 jmcneill if (sc->sc_pwrseq)
492 1.12 jmcneill fdtbus_mmc_pwrseq_post_power_on(sc->sc_pwrseq);
493 1.12 jmcneill
494 1.1 jmcneill if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
495 1.1 jmcneill width = 4;
496 1.1 jmcneill
497 1.1 jmcneill memset(&saa, 0, sizeof(saa));
498 1.1 jmcneill saa.saa_busname = "sdmmc";
499 1.1 jmcneill saa.saa_sct = &sunxi_mmc_chip_functions;
500 1.1 jmcneill saa.saa_sch = sc;
501 1.1 jmcneill saa.saa_dmat = sc->sc_dmat;
502 1.1 jmcneill saa.saa_clkmin = 400;
503 1.1 jmcneill saa.saa_clkmax = 52000;
504 1.1 jmcneill saa.saa_caps = SMC_CAPS_DMA |
505 1.1 jmcneill SMC_CAPS_MULTI_SEG_DMA |
506 1.1 jmcneill SMC_CAPS_AUTO_STOP |
507 1.1 jmcneill SMC_CAPS_SD_HIGHSPEED |
508 1.2 jmcneill SMC_CAPS_MMC_HIGHSPEED |
509 1.3 jmcneill SMC_CAPS_MMC_DDR52 |
510 1.2 jmcneill SMC_CAPS_POLLING;
511 1.1 jmcneill if (width == 4)
512 1.1 jmcneill saa.saa_caps |= SMC_CAPS_4BIT_MODE;
513 1.1 jmcneill if (width == 8)
514 1.1 jmcneill saa.saa_caps |= SMC_CAPS_8BIT_MODE;
515 1.1 jmcneill
516 1.1 jmcneill if (sc->sc_gpio_cd)
517 1.1 jmcneill saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
518 1.1 jmcneill
519 1.1 jmcneill sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
520 1.1 jmcneill }
521 1.1 jmcneill
522 1.1 jmcneill static int
523 1.1 jmcneill sunxi_mmc_intr(void *priv)
524 1.1 jmcneill {
525 1.1 jmcneill struct sunxi_mmc_softc *sc = priv;
526 1.11 jmcneill uint32_t idst, rint;
527 1.1 jmcneill
528 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
529 1.1 jmcneill idst = MMC_READ(sc, SUNXI_MMC_IDST);
530 1.1 jmcneill rint = MMC_READ(sc, SUNXI_MMC_RINT);
531 1.11 jmcneill if (!idst && !rint) {
532 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
533 1.1 jmcneill return 0;
534 1.1 jmcneill }
535 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
536 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, rint);
537 1.1 jmcneill
538 1.13 jmcneill DPRINTF(sc->sc_dev, "mmc intr idst=%08X rint=%08X\n",
539 1.11 jmcneill idst, rint);
540 1.1 jmcneill
541 1.11 jmcneill if (idst != 0) {
542 1.1 jmcneill sc->sc_idma_idst |= idst;
543 1.1 jmcneill cv_broadcast(&sc->sc_idst_cv);
544 1.1 jmcneill }
545 1.1 jmcneill
546 1.11 jmcneill if ((rint & ~SUNXI_MMC_INT_SDIO_INT) != 0) {
547 1.11 jmcneill sc->sc_intr_rint |= (rint & ~SUNXI_MMC_INT_SDIO_INT);
548 1.1 jmcneill cv_broadcast(&sc->sc_intr_cv);
549 1.1 jmcneill }
550 1.1 jmcneill
551 1.11 jmcneill if ((rint & SUNXI_MMC_INT_SDIO_INT) != 0) {
552 1.11 jmcneill sdmmc_card_intr(sc->sc_sdmmc_dev);
553 1.11 jmcneill }
554 1.11 jmcneill
555 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
556 1.1 jmcneill
557 1.1 jmcneill return 1;
558 1.1 jmcneill }
559 1.1 jmcneill
560 1.1 jmcneill static int
561 1.2 jmcneill sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
562 1.2 jmcneill int timeout, bool poll)
563 1.1 jmcneill {
564 1.1 jmcneill int retry;
565 1.1 jmcneill int error;
566 1.1 jmcneill
567 1.1 jmcneill KASSERT(mutex_owned(&sc->sc_intr_lock));
568 1.1 jmcneill
569 1.1 jmcneill if (sc->sc_intr_rint & mask)
570 1.1 jmcneill return 0;
571 1.1 jmcneill
572 1.2 jmcneill if (poll)
573 1.2 jmcneill retry = timeout / hz * 1000;
574 1.2 jmcneill else
575 1.2 jmcneill retry = timeout / hz;
576 1.1 jmcneill
577 1.1 jmcneill while (retry > 0) {
578 1.2 jmcneill if (poll) {
579 1.2 jmcneill sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
580 1.2 jmcneill } else {
581 1.2 jmcneill error = cv_timedwait(&sc->sc_intr_cv,
582 1.2 jmcneill &sc->sc_intr_lock, hz);
583 1.2 jmcneill if (error && error != EWOULDBLOCK)
584 1.2 jmcneill return error;
585 1.2 jmcneill }
586 1.1 jmcneill if (sc->sc_intr_rint & mask)
587 1.1 jmcneill return 0;
588 1.2 jmcneill if (poll)
589 1.2 jmcneill delay(1000);
590 1.1 jmcneill --retry;
591 1.1 jmcneill }
592 1.1 jmcneill
593 1.1 jmcneill return ETIMEDOUT;
594 1.1 jmcneill }
595 1.1 jmcneill
596 1.1 jmcneill static int
597 1.1 jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
598 1.1 jmcneill {
599 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
600 1.1 jmcneill int retry = 1000;
601 1.1 jmcneill
602 1.13 jmcneill DPRINTF(sc->sc_dev, "host reset\n");
603 1.1 jmcneill
604 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
605 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_RESET);
606 1.1 jmcneill while (--retry > 0) {
607 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
608 1.1 jmcneill break;
609 1.1 jmcneill delay(100);
610 1.1 jmcneill }
611 1.1 jmcneill
612 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
613 1.1 jmcneill
614 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK,
615 1.1 jmcneill SUNXI_MMC_INT_CMD_DONE | SUNXI_MMC_INT_ERROR |
616 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER | SUNXI_MMC_INT_AUTO_CMD_DONE);
617 1.1 jmcneill
618 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
619 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_INTEN);
620 1.1 jmcneill
621 1.1 jmcneill return 0;
622 1.1 jmcneill }
623 1.1 jmcneill
624 1.1 jmcneill static uint32_t
625 1.1 jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
626 1.1 jmcneill {
627 1.1 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
628 1.1 jmcneill }
629 1.1 jmcneill
630 1.1 jmcneill static int
631 1.1 jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
632 1.1 jmcneill {
633 1.1 jmcneill return 8192;
634 1.1 jmcneill }
635 1.1 jmcneill
636 1.1 jmcneill static int
637 1.1 jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
638 1.1 jmcneill {
639 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
640 1.1 jmcneill
641 1.1 jmcneill if (sc->sc_gpio_cd == NULL) {
642 1.1 jmcneill return 1; /* no card detect pin, assume present */
643 1.1 jmcneill } else {
644 1.1 jmcneill int v = 0, i;
645 1.1 jmcneill for (i = 0; i < 5; i++) {
646 1.1 jmcneill v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
647 1.1 jmcneill sc->sc_gpio_cd_inverted);
648 1.1 jmcneill delay(1000);
649 1.1 jmcneill }
650 1.1 jmcneill if (v == 5)
651 1.1 jmcneill sc->sc_mmc_present = 0;
652 1.1 jmcneill else if (v == 0)
653 1.1 jmcneill sc->sc_mmc_present = 1;
654 1.1 jmcneill return sc->sc_mmc_present;
655 1.1 jmcneill }
656 1.1 jmcneill }
657 1.1 jmcneill
658 1.1 jmcneill static int
659 1.1 jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
660 1.1 jmcneill {
661 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
662 1.1 jmcneill
663 1.1 jmcneill if (sc->sc_gpio_wp == NULL) {
664 1.1 jmcneill return 0; /* no write protect pin, assume rw */
665 1.1 jmcneill } else {
666 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_wp) ^
667 1.1 jmcneill sc->sc_gpio_wp_inverted;
668 1.1 jmcneill }
669 1.1 jmcneill }
670 1.1 jmcneill
671 1.1 jmcneill static int
672 1.1 jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
673 1.1 jmcneill {
674 1.1 jmcneill return 0;
675 1.1 jmcneill }
676 1.1 jmcneill
677 1.1 jmcneill static int
678 1.1 jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
679 1.1 jmcneill {
680 1.1 jmcneill uint32_t cmd;
681 1.1 jmcneill int retry;
682 1.1 jmcneill
683 1.13 jmcneill DPRINTF(sc->sc_dev, "update clock\n");
684 1.1 jmcneill
685 1.1 jmcneill cmd = SUNXI_MMC_CMD_START |
686 1.1 jmcneill SUNXI_MMC_CMD_UPCLK_ONLY |
687 1.1 jmcneill SUNXI_MMC_CMD_WAIT_PRE_OVER;
688 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
689 1.1 jmcneill retry = 0xfffff;
690 1.1 jmcneill while (--retry > 0) {
691 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
692 1.1 jmcneill break;
693 1.1 jmcneill delay(10);
694 1.1 jmcneill }
695 1.1 jmcneill
696 1.1 jmcneill if (retry == 0) {
697 1.1 jmcneill aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
698 1.13 jmcneill DPRINTF(sc->sc_dev, "GCTRL: 0x%08x\n",
699 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL));
700 1.13 jmcneill DPRINTF(sc->sc_dev, "CLKCR: 0x%08x\n",
701 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CLKCR));
702 1.13 jmcneill DPRINTF(sc->sc_dev, "TIMEOUT: 0x%08x\n",
703 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_TIMEOUT));
704 1.13 jmcneill DPRINTF(sc->sc_dev, "WIDTH: 0x%08x\n",
705 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_WIDTH));
706 1.13 jmcneill DPRINTF(sc->sc_dev, "CMD: 0x%08x\n",
707 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CMD));
708 1.13 jmcneill DPRINTF(sc->sc_dev, "MINT: 0x%08x\n",
709 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_MINT));
710 1.13 jmcneill DPRINTF(sc->sc_dev, "RINT: 0x%08x\n",
711 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_RINT));
712 1.13 jmcneill DPRINTF(sc->sc_dev, "STATUS: 0x%08x\n",
713 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_STATUS));
714 1.1 jmcneill return ETIMEDOUT;
715 1.1 jmcneill }
716 1.1 jmcneill
717 1.1 jmcneill return 0;
718 1.1 jmcneill }
719 1.1 jmcneill
720 1.1 jmcneill static int
721 1.3 jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
722 1.1 jmcneill {
723 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
724 1.7 jmcneill uint32_t clkcr, gctrl, ntsr;
725 1.7 jmcneill const u_int flags = sc->sc_config->flags;
726 1.1 jmcneill
727 1.1 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
728 1.1 jmcneill if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
729 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
730 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
731 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
732 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
733 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
734 1.1 jmcneill return 1;
735 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
736 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
737 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
738 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
739 1.7 jmcneill }
740 1.1 jmcneill }
741 1.1 jmcneill
742 1.1 jmcneill if (freq) {
743 1.1 jmcneill
744 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_DIV;
745 1.3 jmcneill clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
746 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
747 1.7 jmcneill
748 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_NEW_TIMINGS) {
749 1.7 jmcneill ntsr = MMC_READ(sc, SUNXI_MMC_NTSR);
750 1.7 jmcneill ntsr |= SUNXI_MMC_NTSR_MODE_SELECT;
751 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_NTSR, ntsr);
752 1.7 jmcneill }
753 1.7 jmcneill
754 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_CALIB_REG)
755 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_SAMP_DL, SUNXI_MMC_SAMP_DL_SW_EN);
756 1.7 jmcneill
757 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
758 1.1 jmcneill return 1;
759 1.1 jmcneill
760 1.3 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
761 1.3 jmcneill if (ddr)
762 1.3 jmcneill gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
763 1.3 jmcneill else
764 1.3 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
765 1.3 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
766 1.3 jmcneill
767 1.3 jmcneill if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
768 1.1 jmcneill return 1;
769 1.1 jmcneill
770 1.1 jmcneill clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
771 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
772 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
773 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
774 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
775 1.1 jmcneill return 1;
776 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
777 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
778 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
779 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
780 1.7 jmcneill }
781 1.1 jmcneill }
782 1.1 jmcneill
783 1.1 jmcneill return 0;
784 1.1 jmcneill }
785 1.1 jmcneill
786 1.1 jmcneill static int
787 1.1 jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
788 1.1 jmcneill {
789 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
790 1.1 jmcneill
791 1.13 jmcneill DPRINTF(sc->sc_dev, "width = %d\n", width);
792 1.1 jmcneill
793 1.1 jmcneill switch (width) {
794 1.1 jmcneill case 1:
795 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
796 1.1 jmcneill break;
797 1.1 jmcneill case 4:
798 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
799 1.1 jmcneill break;
800 1.1 jmcneill case 8:
801 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
802 1.1 jmcneill break;
803 1.1 jmcneill default:
804 1.1 jmcneill return 1;
805 1.1 jmcneill }
806 1.1 jmcneill
807 1.1 jmcneill sc->sc_mmc_width = width;
808 1.1 jmcneill
809 1.1 jmcneill return 0;
810 1.1 jmcneill }
811 1.1 jmcneill
812 1.1 jmcneill static int
813 1.1 jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
814 1.1 jmcneill {
815 1.1 jmcneill return -1;
816 1.1 jmcneill }
817 1.1 jmcneill
818 1.1 jmcneill static int
819 1.3 jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
820 1.3 jmcneill {
821 1.3 jmcneill struct sunxi_mmc_softc *sc = sch;
822 1.3 jmcneill u_int uvol;
823 1.3 jmcneill int error;
824 1.3 jmcneill
825 1.3 jmcneill if (sc->sc_reg_vqmmc == NULL)
826 1.3 jmcneill return 0;
827 1.3 jmcneill
828 1.3 jmcneill switch (signal_voltage) {
829 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_330:
830 1.3 jmcneill uvol = 3300000;
831 1.3 jmcneill break;
832 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_180:
833 1.3 jmcneill uvol = 1800000;
834 1.3 jmcneill break;
835 1.3 jmcneill default:
836 1.3 jmcneill return EINVAL;
837 1.3 jmcneill }
838 1.3 jmcneill
839 1.3 jmcneill error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
840 1.3 jmcneill if (error != 0)
841 1.3 jmcneill return error;
842 1.3 jmcneill
843 1.3 jmcneill return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
844 1.3 jmcneill }
845 1.3 jmcneill
846 1.3 jmcneill static int
847 1.1 jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
848 1.1 jmcneill {
849 1.1 jmcneill struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
850 1.1 jmcneill bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
851 1.14 jmcneill bus_dmamap_t map;
852 1.1 jmcneill bus_size_t off;
853 1.1 jmcneill int desc, resid, seg;
854 1.1 jmcneill uint32_t val;
855 1.1 jmcneill
856 1.14 jmcneill /*
857 1.14 jmcneill * If the command includes a dma map use it, otherwise we need to
858 1.14 jmcneill * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
859 1.14 jmcneill */
860 1.14 jmcneill if (cmd->c_dmamap) {
861 1.14 jmcneill map = cmd->c_dmamap;
862 1.14 jmcneill } else {
863 1.14 jmcneill if (cmd->c_datalen > sc->sc_dmabounce_buflen)
864 1.14 jmcneill return E2BIG;
865 1.14 jmcneill map = sc->sc_dmabounce_map;
866 1.14 jmcneill
867 1.15 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
868 1.15 jmcneill memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
869 1.15 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
870 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
871 1.15 jmcneill } else {
872 1.14 jmcneill memcpy(sc->sc_dmabounce_buf, cmd->c_data,
873 1.14 jmcneill cmd->c_datalen);
874 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
875 1.14 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
876 1.14 jmcneill }
877 1.14 jmcneill }
878 1.14 jmcneill
879 1.1 jmcneill desc = 0;
880 1.14 jmcneill for (seg = 0; seg < map->dm_nsegs; seg++) {
881 1.14 jmcneill bus_addr_t paddr = map->dm_segs[seg].ds_addr;
882 1.14 jmcneill bus_size_t len = map->dm_segs[seg].ds_len;
883 1.1 jmcneill resid = min(len, cmd->c_resid);
884 1.1 jmcneill off = 0;
885 1.1 jmcneill while (resid > 0) {
886 1.1 jmcneill if (desc == sc->sc_idma_ndesc)
887 1.1 jmcneill break;
888 1.7 jmcneill len = min(sc->sc_config->idma_xferlen, resid);
889 1.1 jmcneill dma[desc].dma_buf_size = htole32(len);
890 1.1 jmcneill dma[desc].dma_buf_addr = htole32(paddr + off);
891 1.1 jmcneill dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
892 1.1 jmcneill SUNXI_MMC_IDMA_CONFIG_OWN);
893 1.1 jmcneill cmd->c_resid -= len;
894 1.1 jmcneill resid -= len;
895 1.1 jmcneill off += len;
896 1.1 jmcneill if (desc == 0) {
897 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
898 1.1 jmcneill }
899 1.1 jmcneill if (cmd->c_resid == 0) {
900 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
901 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
902 1.1 jmcneill dma[desc].dma_next = 0;
903 1.1 jmcneill } else {
904 1.1 jmcneill dma[desc].dma_config |=
905 1.1 jmcneill htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
906 1.1 jmcneill dma[desc].dma_next = htole32(
907 1.1 jmcneill desc_paddr + ((desc+1) *
908 1.1 jmcneill sizeof(struct sunxi_mmc_idma_descriptor)));
909 1.1 jmcneill }
910 1.1 jmcneill ++desc;
911 1.1 jmcneill }
912 1.1 jmcneill }
913 1.1 jmcneill if (desc == sc->sc_idma_ndesc) {
914 1.1 jmcneill aprint_error_dev(sc->sc_dev,
915 1.1 jmcneill "not enough descriptors for %d byte transfer!\n",
916 1.1 jmcneill cmd->c_datalen);
917 1.1 jmcneill return EIO;
918 1.1 jmcneill }
919 1.1 jmcneill
920 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
921 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
922 1.1 jmcneill
923 1.1 jmcneill sc->sc_idma_idst = 0;
924 1.1 jmcneill
925 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_GCTRL);
926 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMAEN;
927 1.1 jmcneill val |= SUNXI_MMC_GCTRL_INTEN;
928 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
929 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMARESET;
930 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
931 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
932 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC,
933 1.1 jmcneill SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
934 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_IDIE);
935 1.1 jmcneill val &= ~(SUNXI_MMC_IDST_RECEIVE_INT|SUNXI_MMC_IDST_TRANSMIT_INT);
936 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ))
937 1.1 jmcneill val |= SUNXI_MMC_IDST_RECEIVE_INT;
938 1.1 jmcneill else
939 1.1 jmcneill val |= SUNXI_MMC_IDST_TRANSMIT_INT;
940 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
941 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
942 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_config->dma_ftrglevel);
943 1.1 jmcneill
944 1.1 jmcneill return 0;
945 1.1 jmcneill }
946 1.1 jmcneill
947 1.1 jmcneill static void
948 1.14 jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
949 1.1 jmcneill {
950 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
951 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
952 1.14 jmcneill
953 1.14 jmcneill if (cmd->c_dmamap == NULL) {
954 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
955 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
956 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
957 1.14 jmcneill memcpy(cmd->c_data, sc->sc_dmabounce_buf,
958 1.14 jmcneill cmd->c_datalen);
959 1.14 jmcneill } else {
960 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
961 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
962 1.14 jmcneill }
963 1.14 jmcneill }
964 1.1 jmcneill }
965 1.1 jmcneill
966 1.1 jmcneill static void
967 1.1 jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
968 1.1 jmcneill {
969 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
970 1.1 jmcneill uint32_t cmdval = SUNXI_MMC_CMD_START;
971 1.2 jmcneill const bool poll = (cmd->c_flags & SCF_POLL) != 0;
972 1.1 jmcneill int retry;
973 1.1 jmcneill
974 1.13 jmcneill DPRINTF(sc->sc_dev,
975 1.2 jmcneill "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
976 1.1 jmcneill cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
977 1.2 jmcneill cmd->c_blklen, poll);
978 1.1 jmcneill
979 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
980 1.1 jmcneill
981 1.1 jmcneill if (cmd->c_opcode == 0)
982 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
983 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT)
984 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_RSP_EXP;
985 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136)
986 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_LONG_RSP;
987 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC)
988 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
989 1.1 jmcneill
990 1.1 jmcneill if (cmd->c_datalen > 0) {
991 1.1 jmcneill unsigned int nblks;
992 1.1 jmcneill
993 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
994 1.1 jmcneill if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
995 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_WRITE;
996 1.1 jmcneill }
997 1.1 jmcneill
998 1.1 jmcneill nblks = cmd->c_datalen / cmd->c_blklen;
999 1.1 jmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
1000 1.1 jmcneill ++nblks;
1001 1.1 jmcneill
1002 1.1 jmcneill if (nblks > 1) {
1003 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
1004 1.1 jmcneill }
1005 1.1 jmcneill
1006 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
1007 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
1008 1.1 jmcneill }
1009 1.1 jmcneill
1010 1.1 jmcneill sc->sc_intr_rint = 0;
1011 1.1 jmcneill
1012 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_A12A,
1013 1.1 jmcneill (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
1014 1.1 jmcneill
1015 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
1016 1.1 jmcneill
1017 1.13 jmcneill DPRINTF(sc->sc_dev, "cmdval = %08x\n", cmdval);
1018 1.1 jmcneill
1019 1.1 jmcneill if (cmd->c_datalen == 0) {
1020 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1021 1.1 jmcneill } else {
1022 1.1 jmcneill cmd->c_resid = cmd->c_datalen;
1023 1.1 jmcneill cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
1024 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1025 1.1 jmcneill if (cmd->c_error == 0) {
1026 1.1 jmcneill const uint32_t idst_mask =
1027 1.1 jmcneill SUNXI_MMC_IDST_ERROR | SUNXI_MMC_IDST_COMPLETE;
1028 1.1 jmcneill retry = 10;
1029 1.1 jmcneill while ((sc->sc_idma_idst & idst_mask) == 0) {
1030 1.1 jmcneill if (retry-- == 0) {
1031 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1032 1.1 jmcneill break;
1033 1.1 jmcneill }
1034 1.1 jmcneill cv_timedwait(&sc->sc_idst_cv,
1035 1.1 jmcneill &sc->sc_intr_lock, hz);
1036 1.1 jmcneill }
1037 1.1 jmcneill }
1038 1.14 jmcneill sunxi_mmc_dma_complete(sc, cmd);
1039 1.1 jmcneill if (sc->sc_idma_idst & SUNXI_MMC_IDST_ERROR) {
1040 1.1 jmcneill cmd->c_error = EIO;
1041 1.1 jmcneill } else if (!(sc->sc_idma_idst & SUNXI_MMC_IDST_COMPLETE)) {
1042 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1043 1.1 jmcneill }
1044 1.1 jmcneill if (cmd->c_error) {
1045 1.13 jmcneill DPRINTF(sc->sc_dev,
1046 1.1 jmcneill "xfer failed, error %d\n", cmd->c_error);
1047 1.1 jmcneill goto done;
1048 1.1 jmcneill }
1049 1.1 jmcneill }
1050 1.1 jmcneill
1051 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
1052 1.2 jmcneill SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
1053 1.1 jmcneill if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
1054 1.1 jmcneill if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
1055 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1056 1.1 jmcneill } else {
1057 1.1 jmcneill cmd->c_error = EIO;
1058 1.1 jmcneill }
1059 1.1 jmcneill }
1060 1.1 jmcneill if (cmd->c_error) {
1061 1.13 jmcneill DPRINTF(sc->sc_dev,
1062 1.1 jmcneill "cmd failed, error %d\n", cmd->c_error);
1063 1.1 jmcneill goto done;
1064 1.1 jmcneill }
1065 1.1 jmcneill
1066 1.1 jmcneill if (cmd->c_datalen > 0) {
1067 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
1068 1.1 jmcneill SUNXI_MMC_INT_ERROR|
1069 1.1 jmcneill SUNXI_MMC_INT_AUTO_CMD_DONE|
1070 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER,
1071 1.2 jmcneill hz*10, poll);
1072 1.1 jmcneill if (cmd->c_error == 0 &&
1073 1.1 jmcneill (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
1074 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1075 1.1 jmcneill }
1076 1.1 jmcneill if (cmd->c_error) {
1077 1.13 jmcneill DPRINTF(sc->sc_dev,
1078 1.1 jmcneill "data timeout, rint = %08x\n",
1079 1.1 jmcneill sc->sc_intr_rint);
1080 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1081 1.1 jmcneill goto done;
1082 1.1 jmcneill }
1083 1.1 jmcneill }
1084 1.1 jmcneill
1085 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
1086 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136) {
1087 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1088 1.1 jmcneill cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
1089 1.1 jmcneill cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
1090 1.1 jmcneill cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
1091 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC) {
1092 1.1 jmcneill cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
1093 1.1 jmcneill (cmd->c_resp[1] << 24);
1094 1.1 jmcneill cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
1095 1.1 jmcneill (cmd->c_resp[2] << 24);
1096 1.1 jmcneill cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
1097 1.1 jmcneill (cmd->c_resp[3] << 24);
1098 1.1 jmcneill cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
1099 1.1 jmcneill }
1100 1.1 jmcneill } else {
1101 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1102 1.1 jmcneill }
1103 1.1 jmcneill }
1104 1.1 jmcneill
1105 1.1 jmcneill done:
1106 1.1 jmcneill cmd->c_flags |= SCF_ITSDONE;
1107 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
1108 1.1 jmcneill
1109 1.1 jmcneill if (cmd->c_error) {
1110 1.13 jmcneill DPRINTF(sc->sc_dev, "i/o error %d\n", cmd->c_error);
1111 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1112 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) |
1113 1.1 jmcneill SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
1114 1.1 jmcneill for (retry = 0; retry < 1000; retry++) {
1115 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
1116 1.1 jmcneill break;
1117 1.1 jmcneill delay(10);
1118 1.1 jmcneill }
1119 1.1 jmcneill sunxi_mmc_update_clock(sc);
1120 1.1 jmcneill }
1121 1.1 jmcneill
1122 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1123 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
1124 1.1 jmcneill }
1125 1.1 jmcneill
1126 1.1 jmcneill static void
1127 1.1 jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
1128 1.1 jmcneill {
1129 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1130 1.11 jmcneill uint32_t imask;
1131 1.11 jmcneill
1132 1.11 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
1133 1.11 jmcneill if (enable)
1134 1.11 jmcneill imask |= SUNXI_MMC_INT_SDIO_INT;
1135 1.11 jmcneill else
1136 1.11 jmcneill imask &= ~SUNXI_MMC_INT_SDIO_INT;
1137 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
1138 1.1 jmcneill }
1139 1.1 jmcneill
1140 1.1 jmcneill static void
1141 1.1 jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
1142 1.1 jmcneill {
1143 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1144 1.11 jmcneill
1145 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, SUNXI_MMC_INT_SDIO_INT);
1146 1.1 jmcneill }
1147