sunxi_mmc.c revision 1.19 1 1.19 jakllsch /* $NetBSD: sunxi_mmc.c,v 1.19 2018/01/08 14:40:18 jakllsch Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.13 jmcneill #include "opt_sunximmc.h"
30 1.13 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.19 jakllsch __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.19 2018/01/08 14:40:18 jakllsch Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill #include <sys/gpio.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
43 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
44 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/fdt/fdtvar.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <arm/sunxi/sunxi_mmc.h>
49 1.1 jmcneill
50 1.13 jmcneill #ifdef SUNXI_MMC_DEBUG
51 1.13 jmcneill static int sunxi_mmc_debug = SUNXI_MMC_DEBUG;
52 1.13 jmcneill #define DPRINTF(dev, fmt, ...) \
53 1.13 jmcneill do { \
54 1.13 jmcneill if (sunxi_mmc_debug & __BIT(device_unit(dev))) \
55 1.13 jmcneill device_printf((dev), fmt, ##__VA_ARGS__); \
56 1.13 jmcneill } while (0)
57 1.13 jmcneill #else
58 1.13 jmcneill #define DPRINTF(dev, fmt, ...) ((void)0)
59 1.13 jmcneill #endif
60 1.13 jmcneill
61 1.3 jmcneill enum sunxi_mmc_timing {
62 1.3 jmcneill SUNXI_MMC_TIMING_400K,
63 1.3 jmcneill SUNXI_MMC_TIMING_25M,
64 1.3 jmcneill SUNXI_MMC_TIMING_50M,
65 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR,
66 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT,
67 1.3 jmcneill };
68 1.3 jmcneill
69 1.3 jmcneill struct sunxi_mmc_delay {
70 1.3 jmcneill u_int output_phase;
71 1.3 jmcneill u_int sample_phase;
72 1.3 jmcneill };
73 1.3 jmcneill
74 1.10 jmcneill static const struct sunxi_mmc_delay sun7i_mmc_delays[] = {
75 1.3 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
76 1.3 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
77 1.3 jmcneill [SUNXI_MMC_TIMING_50M] = { 90, 120 },
78 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 60, 120 },
79 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 90, 180 },
80 1.3 jmcneill };
81 1.3 jmcneill
82 1.10 jmcneill static const struct sunxi_mmc_delay sun9i_mmc_delays[] = {
83 1.10 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
84 1.10 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
85 1.10 jmcneill [SUNXI_MMC_TIMING_50M] = { 150, 120 },
86 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 54, 36 },
87 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 72, 72 },
88 1.10 jmcneill };
89 1.10 jmcneill
90 1.1 jmcneill #define SUNXI_MMC_NDESC 16
91 1.1 jmcneill
92 1.1 jmcneill struct sunxi_mmc_softc;
93 1.1 jmcneill
94 1.1 jmcneill static int sunxi_mmc_match(device_t, cfdata_t, void *);
95 1.1 jmcneill static void sunxi_mmc_attach(device_t, device_t, void *);
96 1.1 jmcneill static void sunxi_mmc_attach_i(device_t);
97 1.1 jmcneill
98 1.1 jmcneill static int sunxi_mmc_intr(void *);
99 1.14 jmcneill static int sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *);
100 1.1 jmcneill static int sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
101 1.1 jmcneill
102 1.1 jmcneill static int sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
103 1.1 jmcneill static uint32_t sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
104 1.1 jmcneill static int sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
105 1.1 jmcneill static int sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
106 1.1 jmcneill static int sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
107 1.1 jmcneill static int sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
108 1.3 jmcneill static int sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
109 1.1 jmcneill static int sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
110 1.1 jmcneill static int sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
111 1.3 jmcneill static int sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
112 1.1 jmcneill static void sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
113 1.1 jmcneill struct sdmmc_command *);
114 1.1 jmcneill static void sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
115 1.1 jmcneill static void sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
116 1.1 jmcneill
117 1.1 jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
118 1.1 jmcneill .host_reset = sunxi_mmc_host_reset,
119 1.1 jmcneill .host_ocr = sunxi_mmc_host_ocr,
120 1.1 jmcneill .host_maxblklen = sunxi_mmc_host_maxblklen,
121 1.1 jmcneill .card_detect = sunxi_mmc_card_detect,
122 1.1 jmcneill .write_protect = sunxi_mmc_write_protect,
123 1.1 jmcneill .bus_power = sunxi_mmc_bus_power,
124 1.3 jmcneill .bus_clock_ddr = sunxi_mmc_bus_clock,
125 1.1 jmcneill .bus_width = sunxi_mmc_bus_width,
126 1.1 jmcneill .bus_rod = sunxi_mmc_bus_rod,
127 1.3 jmcneill .signal_voltage = sunxi_mmc_signal_voltage,
128 1.1 jmcneill .exec_command = sunxi_mmc_exec_command,
129 1.1 jmcneill .card_enable_intr = sunxi_mmc_card_enable_intr,
130 1.1 jmcneill .card_intr_ack = sunxi_mmc_card_intr_ack,
131 1.1 jmcneill };
132 1.1 jmcneill
133 1.7 jmcneill struct sunxi_mmc_config {
134 1.7 jmcneill u_int idma_xferlen;
135 1.7 jmcneill u_int flags;
136 1.7 jmcneill #define SUNXI_MMC_FLAG_CALIB_REG 0x01
137 1.7 jmcneill #define SUNXI_MMC_FLAG_NEW_TIMINGS 0x02
138 1.7 jmcneill #define SUNXI_MMC_FLAG_MASK_DATA0 0x04
139 1.7 jmcneill const struct sunxi_mmc_delay *delays;
140 1.7 jmcneill uint32_t dma_ftrglevel;
141 1.7 jmcneill };
142 1.7 jmcneill
143 1.1 jmcneill struct sunxi_mmc_softc {
144 1.1 jmcneill device_t sc_dev;
145 1.1 jmcneill bus_space_tag_t sc_bst;
146 1.1 jmcneill bus_space_handle_t sc_bsh;
147 1.1 jmcneill bus_dma_tag_t sc_dmat;
148 1.1 jmcneill int sc_phandle;
149 1.1 jmcneill
150 1.1 jmcneill void *sc_ih;
151 1.1 jmcneill kmutex_t sc_intr_lock;
152 1.1 jmcneill kcondvar_t sc_intr_cv;
153 1.1 jmcneill kcondvar_t sc_idst_cv;
154 1.1 jmcneill
155 1.1 jmcneill int sc_mmc_width;
156 1.1 jmcneill int sc_mmc_present;
157 1.1 jmcneill
158 1.1 jmcneill device_t sc_sdmmc_dev;
159 1.1 jmcneill
160 1.7 jmcneill struct sunxi_mmc_config *sc_config;
161 1.1 jmcneill
162 1.1 jmcneill bus_dma_segment_t sc_idma_segs[1];
163 1.1 jmcneill int sc_idma_nsegs;
164 1.1 jmcneill bus_size_t sc_idma_size;
165 1.1 jmcneill bus_dmamap_t sc_idma_map;
166 1.1 jmcneill int sc_idma_ndesc;
167 1.1 jmcneill void *sc_idma_desc;
168 1.1 jmcneill
169 1.14 jmcneill bus_dmamap_t sc_dmabounce_map;
170 1.14 jmcneill void *sc_dmabounce_buf;
171 1.14 jmcneill size_t sc_dmabounce_buflen;
172 1.14 jmcneill
173 1.1 jmcneill uint32_t sc_intr_rint;
174 1.1 jmcneill uint32_t sc_idma_idst;
175 1.1 jmcneill
176 1.1 jmcneill struct clk *sc_clk_ahb;
177 1.1 jmcneill struct clk *sc_clk_mmc;
178 1.1 jmcneill struct clk *sc_clk_output;
179 1.1 jmcneill struct clk *sc_clk_sample;
180 1.1 jmcneill
181 1.1 jmcneill struct fdtbus_reset *sc_rst_ahb;
182 1.1 jmcneill
183 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_cd;
184 1.1 jmcneill int sc_gpio_cd_inverted;
185 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_wp;
186 1.1 jmcneill int sc_gpio_wp_inverted;
187 1.3 jmcneill
188 1.3 jmcneill struct fdtbus_regulator *sc_reg_vqmmc;
189 1.12 jmcneill
190 1.12 jmcneill struct fdtbus_mmc_pwrseq *sc_pwrseq;
191 1.17 jmcneill
192 1.17 jmcneill bool sc_non_removable;
193 1.17 jmcneill bool sc_broken_cd;
194 1.1 jmcneill };
195 1.1 jmcneill
196 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
197 1.1 jmcneill sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
198 1.1 jmcneill
199 1.1 jmcneill #define MMC_WRITE(sc, reg, val) \
200 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
201 1.1 jmcneill #define MMC_READ(sc, reg) \
202 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
203 1.1 jmcneill
204 1.9 jmcneill static const struct sunxi_mmc_config sun4i_a10_mmc_config = {
205 1.9 jmcneill .idma_xferlen = 0x2000,
206 1.9 jmcneill .dma_ftrglevel = 0x20070008,
207 1.9 jmcneill .delays = NULL,
208 1.9 jmcneill .flags = 0,
209 1.9 jmcneill };
210 1.9 jmcneill
211 1.7 jmcneill static const struct sunxi_mmc_config sun5i_a13_mmc_config = {
212 1.7 jmcneill .idma_xferlen = 0x10000,
213 1.7 jmcneill .dma_ftrglevel = 0x20070008,
214 1.7 jmcneill .delays = NULL,
215 1.7 jmcneill .flags = 0,
216 1.7 jmcneill };
217 1.7 jmcneill
218 1.7 jmcneill static const struct sunxi_mmc_config sun7i_a20_mmc_config = {
219 1.8 jmcneill .idma_xferlen = 0x2000,
220 1.7 jmcneill .dma_ftrglevel = 0x20070008,
221 1.10 jmcneill .delays = sun7i_mmc_delays,
222 1.10 jmcneill .flags = 0,
223 1.10 jmcneill };
224 1.10 jmcneill
225 1.16 jmcneill static const struct sunxi_mmc_config sun8i_a83t_emmc_config = {
226 1.16 jmcneill .idma_xferlen = 0x10000,
227 1.16 jmcneill .dma_ftrglevel = 0x20070008,
228 1.16 jmcneill .delays = NULL,
229 1.16 jmcneill .flags = SUNXI_MMC_FLAG_NEW_TIMINGS,
230 1.16 jmcneill };
231 1.16 jmcneill
232 1.10 jmcneill static const struct sunxi_mmc_config sun9i_a80_mmc_config = {
233 1.10 jmcneill .idma_xferlen = 0x10000,
234 1.10 jmcneill .dma_ftrglevel = 0x200f0010,
235 1.10 jmcneill .delays = sun9i_mmc_delays,
236 1.7 jmcneill .flags = 0,
237 1.7 jmcneill };
238 1.7 jmcneill
239 1.7 jmcneill static const struct sunxi_mmc_config sun50i_a64_mmc_config = {
240 1.7 jmcneill .idma_xferlen = 0x10000,
241 1.7 jmcneill .dma_ftrglevel = 0x20070008,
242 1.7 jmcneill .delays = NULL,
243 1.7 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
244 1.7 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
245 1.7 jmcneill SUNXI_MMC_FLAG_MASK_DATA0,
246 1.7 jmcneill };
247 1.7 jmcneill
248 1.18 jmcneill static const struct sunxi_mmc_config sun50i_a64_emmc_config = {
249 1.19 jakllsch .idma_xferlen = 0x2000,
250 1.18 jmcneill .dma_ftrglevel = 0x20070008,
251 1.18 jmcneill .delays = NULL,
252 1.18 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG,
253 1.18 jmcneill };
254 1.18 jmcneill
255 1.7 jmcneill static const struct of_compat_data compat_data[] = {
256 1.9 jmcneill { "allwinner,sun4i-a10-mmc", (uintptr_t)&sun4i_a10_mmc_config },
257 1.7 jmcneill { "allwinner,sun5i-a13-mmc", (uintptr_t)&sun5i_a13_mmc_config },
258 1.7 jmcneill { "allwinner,sun7i-a20-mmc", (uintptr_t)&sun7i_a20_mmc_config },
259 1.16 jmcneill { "allwinner,sun8i-a83t-emmc", (uintptr_t)&sun8i_a83t_emmc_config },
260 1.10 jmcneill { "allwinner,sun9i-a80-mmc", (uintptr_t)&sun9i_a80_mmc_config },
261 1.7 jmcneill { "allwinner,sun50i-a64-mmc", (uintptr_t)&sun50i_a64_mmc_config },
262 1.18 jmcneill { "allwinner,sun50i-a64-emmc", (uintptr_t)&sun50i_a64_emmc_config },
263 1.7 jmcneill { NULL }
264 1.1 jmcneill };
265 1.1 jmcneill
266 1.1 jmcneill static int
267 1.1 jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
268 1.1 jmcneill {
269 1.1 jmcneill struct fdt_attach_args * const faa = aux;
270 1.1 jmcneill
271 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
272 1.1 jmcneill }
273 1.1 jmcneill
274 1.1 jmcneill static void
275 1.1 jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
276 1.1 jmcneill {
277 1.1 jmcneill struct sunxi_mmc_softc * const sc = device_private(self);
278 1.1 jmcneill struct fdt_attach_args * const faa = aux;
279 1.1 jmcneill const int phandle = faa->faa_phandle;
280 1.1 jmcneill char intrstr[128];
281 1.1 jmcneill bus_addr_t addr;
282 1.1 jmcneill bus_size_t size;
283 1.1 jmcneill
284 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
285 1.1 jmcneill aprint_error(": couldn't get registers\n");
286 1.1 jmcneill return;
287 1.1 jmcneill }
288 1.1 jmcneill
289 1.1 jmcneill sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
290 1.1 jmcneill sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
291 1.1 jmcneill sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
292 1.1 jmcneill sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
293 1.1 jmcneill
294 1.1 jmcneill #if notyet
295 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
296 1.1 jmcneill sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
297 1.1 jmcneill #else
298 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
299 1.1 jmcneill #endif
300 1.1 jmcneill aprint_error(": couldn't get clocks\n");
301 1.1 jmcneill return;
302 1.1 jmcneill }
303 1.1 jmcneill
304 1.1 jmcneill sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
305 1.1 jmcneill
306 1.3 jmcneill sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
307 1.3 jmcneill
308 1.12 jmcneill sc->sc_pwrseq = fdtbus_mmc_pwrseq_get(phandle);
309 1.12 jmcneill
310 1.1 jmcneill if (clk_enable(sc->sc_clk_ahb) != 0 ||
311 1.1 jmcneill clk_enable(sc->sc_clk_mmc) != 0) {
312 1.1 jmcneill aprint_error(": couldn't enable clocks\n");
313 1.1 jmcneill return;
314 1.1 jmcneill }
315 1.1 jmcneill
316 1.5 jmcneill if (sc->sc_rst_ahb != NULL) {
317 1.5 jmcneill if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
318 1.5 jmcneill aprint_error(": couldn't de-assert resets\n");
319 1.5 jmcneill return;
320 1.5 jmcneill }
321 1.1 jmcneill }
322 1.1 jmcneill
323 1.1 jmcneill sc->sc_dev = self;
324 1.1 jmcneill sc->sc_phandle = phandle;
325 1.7 jmcneill sc->sc_config = (void *)of_search_compatible(phandle, compat_data)->data;
326 1.1 jmcneill sc->sc_bst = faa->faa_bst;
327 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
328 1.1 jmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
329 1.1 jmcneill cv_init(&sc->sc_intr_cv, "awinmmcirq");
330 1.1 jmcneill cv_init(&sc->sc_idst_cv, "awinmmcdma");
331 1.1 jmcneill
332 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
333 1.1 jmcneill aprint_error(": couldn't map registers\n");
334 1.1 jmcneill return;
335 1.1 jmcneill }
336 1.1 jmcneill
337 1.1 jmcneill aprint_naive("\n");
338 1.1 jmcneill aprint_normal(": SD/MMC controller\n");
339 1.1 jmcneill
340 1.1 jmcneill sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
341 1.1 jmcneill GPIO_PIN_INPUT);
342 1.1 jmcneill sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
343 1.1 jmcneill GPIO_PIN_INPUT);
344 1.1 jmcneill
345 1.1 jmcneill sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
346 1.1 jmcneill sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
347 1.1 jmcneill
348 1.17 jmcneill sc->sc_non_removable = of_hasprop(phandle, "non-removable");
349 1.17 jmcneill sc->sc_broken_cd = of_hasprop(phandle, "broken-cd");
350 1.17 jmcneill
351 1.14 jmcneill if (sunxi_mmc_dmabounce_setup(sc) != 0 ||
352 1.14 jmcneill sunxi_mmc_idma_setup(sc) != 0) {
353 1.1 jmcneill aprint_error_dev(self, "failed to setup DMA\n");
354 1.1 jmcneill return;
355 1.1 jmcneill }
356 1.1 jmcneill
357 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
358 1.1 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
359 1.1 jmcneill return;
360 1.1 jmcneill }
361 1.1 jmcneill
362 1.1 jmcneill sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
363 1.1 jmcneill sunxi_mmc_intr, sc);
364 1.1 jmcneill if (sc->sc_ih == NULL) {
365 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
366 1.1 jmcneill intrstr);
367 1.1 jmcneill return;
368 1.1 jmcneill }
369 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
370 1.1 jmcneill
371 1.1 jmcneill config_interrupts(self, sunxi_mmc_attach_i);
372 1.1 jmcneill }
373 1.1 jmcneill
374 1.1 jmcneill static int
375 1.14 jmcneill sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *sc)
376 1.14 jmcneill {
377 1.14 jmcneill bus_dma_segment_t ds[1];
378 1.14 jmcneill int error, rseg;
379 1.14 jmcneill
380 1.14 jmcneill sc->sc_dmabounce_buflen = sunxi_mmc_host_maxblklen(sc);
381 1.14 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
382 1.14 jmcneill sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
383 1.14 jmcneill if (error)
384 1.14 jmcneill return error;
385 1.14 jmcneill error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
386 1.14 jmcneill &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
387 1.14 jmcneill if (error)
388 1.14 jmcneill goto free;
389 1.14 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
390 1.14 jmcneill sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
391 1.14 jmcneill if (error)
392 1.14 jmcneill goto unmap;
393 1.14 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
394 1.14 jmcneill sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
395 1.14 jmcneill BUS_DMA_WAITOK);
396 1.14 jmcneill if (error)
397 1.14 jmcneill goto destroy;
398 1.14 jmcneill return 0;
399 1.14 jmcneill
400 1.14 jmcneill destroy:
401 1.14 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
402 1.14 jmcneill unmap:
403 1.14 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
404 1.14 jmcneill sc->sc_dmabounce_buflen);
405 1.14 jmcneill free:
406 1.14 jmcneill bus_dmamem_free(sc->sc_dmat, ds, rseg);
407 1.14 jmcneill return error;
408 1.14 jmcneill }
409 1.14 jmcneill
410 1.14 jmcneill static int
411 1.1 jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
412 1.1 jmcneill {
413 1.1 jmcneill int error;
414 1.1 jmcneill
415 1.1 jmcneill sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
416 1.1 jmcneill sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
417 1.1 jmcneill sc->sc_idma_ndesc;
418 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
419 1.1 jmcneill sc->sc_idma_size, sc->sc_idma_segs, 1,
420 1.1 jmcneill &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
421 1.1 jmcneill if (error)
422 1.1 jmcneill return error;
423 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
424 1.1 jmcneill sc->sc_idma_nsegs, sc->sc_idma_size,
425 1.1 jmcneill &sc->sc_idma_desc, BUS_DMA_WAITOK);
426 1.1 jmcneill if (error)
427 1.1 jmcneill goto free;
428 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
429 1.1 jmcneill sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
430 1.1 jmcneill if (error)
431 1.1 jmcneill goto unmap;
432 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
433 1.1 jmcneill sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
434 1.1 jmcneill if (error)
435 1.1 jmcneill goto destroy;
436 1.1 jmcneill return 0;
437 1.1 jmcneill
438 1.1 jmcneill destroy:
439 1.1 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
440 1.1 jmcneill unmap:
441 1.1 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
442 1.1 jmcneill free:
443 1.1 jmcneill bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
444 1.1 jmcneill return error;
445 1.1 jmcneill }
446 1.1 jmcneill
447 1.1 jmcneill static int
448 1.3 jmcneill sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
449 1.1 jmcneill {
450 1.3 jmcneill const struct sunxi_mmc_delay *delays;
451 1.3 jmcneill int error, timing;
452 1.3 jmcneill
453 1.3 jmcneill if (freq <= 400) {
454 1.3 jmcneill timing = SUNXI_MMC_TIMING_400K;
455 1.3 jmcneill } else if (freq <= 25000) {
456 1.3 jmcneill timing = SUNXI_MMC_TIMING_25M;
457 1.3 jmcneill } else if (freq <= 52000) {
458 1.3 jmcneill if (ddr) {
459 1.3 jmcneill timing = sc->sc_mmc_width == 8 ?
460 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT :
461 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR;
462 1.3 jmcneill } else {
463 1.3 jmcneill timing = SUNXI_MMC_TIMING_50M;
464 1.3 jmcneill }
465 1.3 jmcneill } else
466 1.3 jmcneill return EINVAL;
467 1.3 jmcneill
468 1.3 jmcneill error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
469 1.3 jmcneill if (error != 0)
470 1.3 jmcneill return error;
471 1.3 jmcneill
472 1.7 jmcneill if (sc->sc_config->delays == NULL)
473 1.7 jmcneill return 0;
474 1.7 jmcneill
475 1.7 jmcneill delays = &sc->sc_config->delays[timing];
476 1.7 jmcneill
477 1.3 jmcneill if (sc->sc_clk_sample) {
478 1.3 jmcneill error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
479 1.3 jmcneill if (error != 0)
480 1.3 jmcneill return error;
481 1.3 jmcneill }
482 1.3 jmcneill if (sc->sc_clk_output) {
483 1.3 jmcneill error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
484 1.3 jmcneill if (error != 0)
485 1.3 jmcneill return error;
486 1.3 jmcneill }
487 1.3 jmcneill
488 1.3 jmcneill return 0;
489 1.1 jmcneill }
490 1.1 jmcneill
491 1.1 jmcneill static void
492 1.1 jmcneill sunxi_mmc_attach_i(device_t self)
493 1.1 jmcneill {
494 1.1 jmcneill struct sunxi_mmc_softc *sc = device_private(self);
495 1.1 jmcneill struct sdmmcbus_attach_args saa;
496 1.1 jmcneill uint32_t width;
497 1.1 jmcneill
498 1.12 jmcneill if (sc->sc_pwrseq)
499 1.12 jmcneill fdtbus_mmc_pwrseq_pre_power_on(sc->sc_pwrseq);
500 1.12 jmcneill
501 1.1 jmcneill sunxi_mmc_host_reset(sc);
502 1.1 jmcneill sunxi_mmc_bus_width(sc, 1);
503 1.3 jmcneill sunxi_mmc_set_clock(sc, 400, false);
504 1.1 jmcneill
505 1.12 jmcneill if (sc->sc_pwrseq)
506 1.12 jmcneill fdtbus_mmc_pwrseq_post_power_on(sc->sc_pwrseq);
507 1.12 jmcneill
508 1.1 jmcneill if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
509 1.1 jmcneill width = 4;
510 1.1 jmcneill
511 1.1 jmcneill memset(&saa, 0, sizeof(saa));
512 1.1 jmcneill saa.saa_busname = "sdmmc";
513 1.1 jmcneill saa.saa_sct = &sunxi_mmc_chip_functions;
514 1.1 jmcneill saa.saa_sch = sc;
515 1.1 jmcneill saa.saa_dmat = sc->sc_dmat;
516 1.1 jmcneill saa.saa_clkmin = 400;
517 1.1 jmcneill saa.saa_clkmax = 52000;
518 1.1 jmcneill saa.saa_caps = SMC_CAPS_DMA |
519 1.1 jmcneill SMC_CAPS_MULTI_SEG_DMA |
520 1.1 jmcneill SMC_CAPS_AUTO_STOP |
521 1.1 jmcneill SMC_CAPS_SD_HIGHSPEED |
522 1.2 jmcneill SMC_CAPS_MMC_HIGHSPEED |
523 1.3 jmcneill SMC_CAPS_MMC_DDR52 |
524 1.2 jmcneill SMC_CAPS_POLLING;
525 1.1 jmcneill if (width == 4)
526 1.1 jmcneill saa.saa_caps |= SMC_CAPS_4BIT_MODE;
527 1.1 jmcneill if (width == 8)
528 1.1 jmcneill saa.saa_caps |= SMC_CAPS_8BIT_MODE;
529 1.1 jmcneill
530 1.1 jmcneill if (sc->sc_gpio_cd)
531 1.1 jmcneill saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
532 1.1 jmcneill
533 1.1 jmcneill sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
534 1.1 jmcneill }
535 1.1 jmcneill
536 1.1 jmcneill static int
537 1.1 jmcneill sunxi_mmc_intr(void *priv)
538 1.1 jmcneill {
539 1.1 jmcneill struct sunxi_mmc_softc *sc = priv;
540 1.11 jmcneill uint32_t idst, rint;
541 1.1 jmcneill
542 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
543 1.1 jmcneill idst = MMC_READ(sc, SUNXI_MMC_IDST);
544 1.1 jmcneill rint = MMC_READ(sc, SUNXI_MMC_RINT);
545 1.11 jmcneill if (!idst && !rint) {
546 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
547 1.1 jmcneill return 0;
548 1.1 jmcneill }
549 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
550 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, rint);
551 1.1 jmcneill
552 1.13 jmcneill DPRINTF(sc->sc_dev, "mmc intr idst=%08X rint=%08X\n",
553 1.11 jmcneill idst, rint);
554 1.1 jmcneill
555 1.11 jmcneill if (idst != 0) {
556 1.1 jmcneill sc->sc_idma_idst |= idst;
557 1.1 jmcneill cv_broadcast(&sc->sc_idst_cv);
558 1.1 jmcneill }
559 1.1 jmcneill
560 1.11 jmcneill if ((rint & ~SUNXI_MMC_INT_SDIO_INT) != 0) {
561 1.11 jmcneill sc->sc_intr_rint |= (rint & ~SUNXI_MMC_INT_SDIO_INT);
562 1.1 jmcneill cv_broadcast(&sc->sc_intr_cv);
563 1.1 jmcneill }
564 1.1 jmcneill
565 1.11 jmcneill if ((rint & SUNXI_MMC_INT_SDIO_INT) != 0) {
566 1.11 jmcneill sdmmc_card_intr(sc->sc_sdmmc_dev);
567 1.11 jmcneill }
568 1.11 jmcneill
569 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
570 1.1 jmcneill
571 1.1 jmcneill return 1;
572 1.1 jmcneill }
573 1.1 jmcneill
574 1.1 jmcneill static int
575 1.2 jmcneill sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
576 1.2 jmcneill int timeout, bool poll)
577 1.1 jmcneill {
578 1.1 jmcneill int retry;
579 1.1 jmcneill int error;
580 1.1 jmcneill
581 1.1 jmcneill KASSERT(mutex_owned(&sc->sc_intr_lock));
582 1.1 jmcneill
583 1.1 jmcneill if (sc->sc_intr_rint & mask)
584 1.1 jmcneill return 0;
585 1.1 jmcneill
586 1.2 jmcneill if (poll)
587 1.2 jmcneill retry = timeout / hz * 1000;
588 1.2 jmcneill else
589 1.2 jmcneill retry = timeout / hz;
590 1.1 jmcneill
591 1.1 jmcneill while (retry > 0) {
592 1.2 jmcneill if (poll) {
593 1.2 jmcneill sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
594 1.2 jmcneill } else {
595 1.2 jmcneill error = cv_timedwait(&sc->sc_intr_cv,
596 1.2 jmcneill &sc->sc_intr_lock, hz);
597 1.2 jmcneill if (error && error != EWOULDBLOCK)
598 1.2 jmcneill return error;
599 1.2 jmcneill }
600 1.1 jmcneill if (sc->sc_intr_rint & mask)
601 1.1 jmcneill return 0;
602 1.2 jmcneill if (poll)
603 1.2 jmcneill delay(1000);
604 1.1 jmcneill --retry;
605 1.1 jmcneill }
606 1.1 jmcneill
607 1.1 jmcneill return ETIMEDOUT;
608 1.1 jmcneill }
609 1.1 jmcneill
610 1.1 jmcneill static int
611 1.1 jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
612 1.1 jmcneill {
613 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
614 1.1 jmcneill int retry = 1000;
615 1.1 jmcneill
616 1.13 jmcneill DPRINTF(sc->sc_dev, "host reset\n");
617 1.1 jmcneill
618 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
619 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_RESET);
620 1.1 jmcneill while (--retry > 0) {
621 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
622 1.1 jmcneill break;
623 1.1 jmcneill delay(100);
624 1.1 jmcneill }
625 1.1 jmcneill
626 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
627 1.1 jmcneill
628 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK,
629 1.1 jmcneill SUNXI_MMC_INT_CMD_DONE | SUNXI_MMC_INT_ERROR |
630 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER | SUNXI_MMC_INT_AUTO_CMD_DONE);
631 1.1 jmcneill
632 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
633 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_INTEN);
634 1.1 jmcneill
635 1.1 jmcneill return 0;
636 1.1 jmcneill }
637 1.1 jmcneill
638 1.1 jmcneill static uint32_t
639 1.1 jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
640 1.1 jmcneill {
641 1.1 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
642 1.1 jmcneill }
643 1.1 jmcneill
644 1.1 jmcneill static int
645 1.1 jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
646 1.1 jmcneill {
647 1.1 jmcneill return 8192;
648 1.1 jmcneill }
649 1.1 jmcneill
650 1.1 jmcneill static int
651 1.1 jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
652 1.1 jmcneill {
653 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
654 1.1 jmcneill
655 1.17 jmcneill if (sc->sc_non_removable || sc->sc_broken_cd) {
656 1.17 jmcneill /*
657 1.17 jmcneill * Non-removable or broken card detect flag set in
658 1.17 jmcneill * DT, assume always present
659 1.17 jmcneill */
660 1.17 jmcneill return 1;
661 1.17 jmcneill } else if (sc->sc_gpio_cd != NULL) {
662 1.17 jmcneill /* Use card detect GPIO */
663 1.1 jmcneill int v = 0, i;
664 1.1 jmcneill for (i = 0; i < 5; i++) {
665 1.1 jmcneill v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
666 1.1 jmcneill sc->sc_gpio_cd_inverted);
667 1.1 jmcneill delay(1000);
668 1.1 jmcneill }
669 1.1 jmcneill if (v == 5)
670 1.1 jmcneill sc->sc_mmc_present = 0;
671 1.1 jmcneill else if (v == 0)
672 1.1 jmcneill sc->sc_mmc_present = 1;
673 1.1 jmcneill return sc->sc_mmc_present;
674 1.17 jmcneill } else {
675 1.17 jmcneill /* Use CARD_PRESENT field of SD_STATUS register */
676 1.17 jmcneill const uint32_t present = MMC_READ(sc, SUNXI_MMC_STATUS) &
677 1.17 jmcneill SUNXI_MMC_STATUS_CARD_PRESENT;
678 1.17 jmcneill return present != 0;
679 1.1 jmcneill }
680 1.1 jmcneill }
681 1.1 jmcneill
682 1.1 jmcneill static int
683 1.1 jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
684 1.1 jmcneill {
685 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
686 1.1 jmcneill
687 1.1 jmcneill if (sc->sc_gpio_wp == NULL) {
688 1.1 jmcneill return 0; /* no write protect pin, assume rw */
689 1.1 jmcneill } else {
690 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_wp) ^
691 1.1 jmcneill sc->sc_gpio_wp_inverted;
692 1.1 jmcneill }
693 1.1 jmcneill }
694 1.1 jmcneill
695 1.1 jmcneill static int
696 1.1 jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
697 1.1 jmcneill {
698 1.1 jmcneill return 0;
699 1.1 jmcneill }
700 1.1 jmcneill
701 1.1 jmcneill static int
702 1.1 jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
703 1.1 jmcneill {
704 1.1 jmcneill uint32_t cmd;
705 1.1 jmcneill int retry;
706 1.1 jmcneill
707 1.13 jmcneill DPRINTF(sc->sc_dev, "update clock\n");
708 1.1 jmcneill
709 1.1 jmcneill cmd = SUNXI_MMC_CMD_START |
710 1.1 jmcneill SUNXI_MMC_CMD_UPCLK_ONLY |
711 1.1 jmcneill SUNXI_MMC_CMD_WAIT_PRE_OVER;
712 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
713 1.1 jmcneill retry = 0xfffff;
714 1.1 jmcneill while (--retry > 0) {
715 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
716 1.1 jmcneill break;
717 1.1 jmcneill delay(10);
718 1.1 jmcneill }
719 1.1 jmcneill
720 1.1 jmcneill if (retry == 0) {
721 1.1 jmcneill aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
722 1.13 jmcneill DPRINTF(sc->sc_dev, "GCTRL: 0x%08x\n",
723 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL));
724 1.13 jmcneill DPRINTF(sc->sc_dev, "CLKCR: 0x%08x\n",
725 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CLKCR));
726 1.13 jmcneill DPRINTF(sc->sc_dev, "TIMEOUT: 0x%08x\n",
727 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_TIMEOUT));
728 1.13 jmcneill DPRINTF(sc->sc_dev, "WIDTH: 0x%08x\n",
729 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_WIDTH));
730 1.13 jmcneill DPRINTF(sc->sc_dev, "CMD: 0x%08x\n",
731 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CMD));
732 1.13 jmcneill DPRINTF(sc->sc_dev, "MINT: 0x%08x\n",
733 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_MINT));
734 1.13 jmcneill DPRINTF(sc->sc_dev, "RINT: 0x%08x\n",
735 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_RINT));
736 1.13 jmcneill DPRINTF(sc->sc_dev, "STATUS: 0x%08x\n",
737 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_STATUS));
738 1.1 jmcneill return ETIMEDOUT;
739 1.1 jmcneill }
740 1.1 jmcneill
741 1.1 jmcneill return 0;
742 1.1 jmcneill }
743 1.1 jmcneill
744 1.1 jmcneill static int
745 1.3 jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
746 1.1 jmcneill {
747 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
748 1.7 jmcneill uint32_t clkcr, gctrl, ntsr;
749 1.7 jmcneill const u_int flags = sc->sc_config->flags;
750 1.1 jmcneill
751 1.1 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
752 1.1 jmcneill if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
753 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
754 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
755 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
756 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
757 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
758 1.1 jmcneill return 1;
759 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
760 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
761 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
762 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
763 1.7 jmcneill }
764 1.1 jmcneill }
765 1.1 jmcneill
766 1.1 jmcneill if (freq) {
767 1.1 jmcneill
768 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_DIV;
769 1.3 jmcneill clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
770 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
771 1.7 jmcneill
772 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_NEW_TIMINGS) {
773 1.7 jmcneill ntsr = MMC_READ(sc, SUNXI_MMC_NTSR);
774 1.7 jmcneill ntsr |= SUNXI_MMC_NTSR_MODE_SELECT;
775 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_NTSR, ntsr);
776 1.7 jmcneill }
777 1.7 jmcneill
778 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_CALIB_REG)
779 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_SAMP_DL, SUNXI_MMC_SAMP_DL_SW_EN);
780 1.7 jmcneill
781 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
782 1.1 jmcneill return 1;
783 1.1 jmcneill
784 1.3 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
785 1.3 jmcneill if (ddr)
786 1.3 jmcneill gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
787 1.3 jmcneill else
788 1.3 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
789 1.3 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
790 1.3 jmcneill
791 1.3 jmcneill if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
792 1.1 jmcneill return 1;
793 1.1 jmcneill
794 1.1 jmcneill clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
795 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
796 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
797 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
798 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
799 1.1 jmcneill return 1;
800 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
801 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
802 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
803 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
804 1.7 jmcneill }
805 1.1 jmcneill }
806 1.1 jmcneill
807 1.1 jmcneill return 0;
808 1.1 jmcneill }
809 1.1 jmcneill
810 1.1 jmcneill static int
811 1.1 jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
812 1.1 jmcneill {
813 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
814 1.1 jmcneill
815 1.13 jmcneill DPRINTF(sc->sc_dev, "width = %d\n", width);
816 1.1 jmcneill
817 1.1 jmcneill switch (width) {
818 1.1 jmcneill case 1:
819 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
820 1.1 jmcneill break;
821 1.1 jmcneill case 4:
822 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
823 1.1 jmcneill break;
824 1.1 jmcneill case 8:
825 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
826 1.1 jmcneill break;
827 1.1 jmcneill default:
828 1.1 jmcneill return 1;
829 1.1 jmcneill }
830 1.1 jmcneill
831 1.1 jmcneill sc->sc_mmc_width = width;
832 1.1 jmcneill
833 1.1 jmcneill return 0;
834 1.1 jmcneill }
835 1.1 jmcneill
836 1.1 jmcneill static int
837 1.1 jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
838 1.1 jmcneill {
839 1.1 jmcneill return -1;
840 1.1 jmcneill }
841 1.1 jmcneill
842 1.1 jmcneill static int
843 1.3 jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
844 1.3 jmcneill {
845 1.3 jmcneill struct sunxi_mmc_softc *sc = sch;
846 1.3 jmcneill u_int uvol;
847 1.3 jmcneill int error;
848 1.3 jmcneill
849 1.3 jmcneill if (sc->sc_reg_vqmmc == NULL)
850 1.3 jmcneill return 0;
851 1.3 jmcneill
852 1.3 jmcneill switch (signal_voltage) {
853 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_330:
854 1.3 jmcneill uvol = 3300000;
855 1.3 jmcneill break;
856 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_180:
857 1.3 jmcneill uvol = 1800000;
858 1.3 jmcneill break;
859 1.3 jmcneill default:
860 1.3 jmcneill return EINVAL;
861 1.3 jmcneill }
862 1.3 jmcneill
863 1.3 jmcneill error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
864 1.3 jmcneill if (error != 0)
865 1.3 jmcneill return error;
866 1.3 jmcneill
867 1.3 jmcneill return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
868 1.3 jmcneill }
869 1.3 jmcneill
870 1.3 jmcneill static int
871 1.1 jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
872 1.1 jmcneill {
873 1.1 jmcneill struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
874 1.1 jmcneill bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
875 1.14 jmcneill bus_dmamap_t map;
876 1.1 jmcneill bus_size_t off;
877 1.1 jmcneill int desc, resid, seg;
878 1.1 jmcneill uint32_t val;
879 1.1 jmcneill
880 1.14 jmcneill /*
881 1.14 jmcneill * If the command includes a dma map use it, otherwise we need to
882 1.14 jmcneill * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
883 1.14 jmcneill */
884 1.14 jmcneill if (cmd->c_dmamap) {
885 1.14 jmcneill map = cmd->c_dmamap;
886 1.14 jmcneill } else {
887 1.14 jmcneill if (cmd->c_datalen > sc->sc_dmabounce_buflen)
888 1.14 jmcneill return E2BIG;
889 1.14 jmcneill map = sc->sc_dmabounce_map;
890 1.14 jmcneill
891 1.15 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
892 1.15 jmcneill memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
893 1.15 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
894 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
895 1.15 jmcneill } else {
896 1.14 jmcneill memcpy(sc->sc_dmabounce_buf, cmd->c_data,
897 1.14 jmcneill cmd->c_datalen);
898 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
899 1.14 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
900 1.14 jmcneill }
901 1.14 jmcneill }
902 1.14 jmcneill
903 1.1 jmcneill desc = 0;
904 1.14 jmcneill for (seg = 0; seg < map->dm_nsegs; seg++) {
905 1.14 jmcneill bus_addr_t paddr = map->dm_segs[seg].ds_addr;
906 1.14 jmcneill bus_size_t len = map->dm_segs[seg].ds_len;
907 1.1 jmcneill resid = min(len, cmd->c_resid);
908 1.1 jmcneill off = 0;
909 1.1 jmcneill while (resid > 0) {
910 1.1 jmcneill if (desc == sc->sc_idma_ndesc)
911 1.1 jmcneill break;
912 1.7 jmcneill len = min(sc->sc_config->idma_xferlen, resid);
913 1.1 jmcneill dma[desc].dma_buf_size = htole32(len);
914 1.1 jmcneill dma[desc].dma_buf_addr = htole32(paddr + off);
915 1.1 jmcneill dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
916 1.1 jmcneill SUNXI_MMC_IDMA_CONFIG_OWN);
917 1.1 jmcneill cmd->c_resid -= len;
918 1.1 jmcneill resid -= len;
919 1.1 jmcneill off += len;
920 1.1 jmcneill if (desc == 0) {
921 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
922 1.1 jmcneill }
923 1.1 jmcneill if (cmd->c_resid == 0) {
924 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
925 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
926 1.1 jmcneill dma[desc].dma_next = 0;
927 1.1 jmcneill } else {
928 1.1 jmcneill dma[desc].dma_config |=
929 1.1 jmcneill htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
930 1.1 jmcneill dma[desc].dma_next = htole32(
931 1.1 jmcneill desc_paddr + ((desc+1) *
932 1.1 jmcneill sizeof(struct sunxi_mmc_idma_descriptor)));
933 1.1 jmcneill }
934 1.1 jmcneill ++desc;
935 1.1 jmcneill }
936 1.1 jmcneill }
937 1.1 jmcneill if (desc == sc->sc_idma_ndesc) {
938 1.1 jmcneill aprint_error_dev(sc->sc_dev,
939 1.1 jmcneill "not enough descriptors for %d byte transfer!\n",
940 1.1 jmcneill cmd->c_datalen);
941 1.1 jmcneill return EIO;
942 1.1 jmcneill }
943 1.1 jmcneill
944 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
945 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
946 1.1 jmcneill
947 1.1 jmcneill sc->sc_idma_idst = 0;
948 1.1 jmcneill
949 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_GCTRL);
950 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMAEN;
951 1.1 jmcneill val |= SUNXI_MMC_GCTRL_INTEN;
952 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
953 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMARESET;
954 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
955 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
956 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC,
957 1.1 jmcneill SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
958 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_IDIE);
959 1.1 jmcneill val &= ~(SUNXI_MMC_IDST_RECEIVE_INT|SUNXI_MMC_IDST_TRANSMIT_INT);
960 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ))
961 1.1 jmcneill val |= SUNXI_MMC_IDST_RECEIVE_INT;
962 1.1 jmcneill else
963 1.1 jmcneill val |= SUNXI_MMC_IDST_TRANSMIT_INT;
964 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
965 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
966 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_config->dma_ftrglevel);
967 1.1 jmcneill
968 1.1 jmcneill return 0;
969 1.1 jmcneill }
970 1.1 jmcneill
971 1.1 jmcneill static void
972 1.14 jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
973 1.1 jmcneill {
974 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
975 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
976 1.14 jmcneill
977 1.14 jmcneill if (cmd->c_dmamap == NULL) {
978 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
979 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
980 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
981 1.14 jmcneill memcpy(cmd->c_data, sc->sc_dmabounce_buf,
982 1.14 jmcneill cmd->c_datalen);
983 1.14 jmcneill } else {
984 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
985 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
986 1.14 jmcneill }
987 1.14 jmcneill }
988 1.1 jmcneill }
989 1.1 jmcneill
990 1.1 jmcneill static void
991 1.1 jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
992 1.1 jmcneill {
993 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
994 1.1 jmcneill uint32_t cmdval = SUNXI_MMC_CMD_START;
995 1.2 jmcneill const bool poll = (cmd->c_flags & SCF_POLL) != 0;
996 1.1 jmcneill int retry;
997 1.1 jmcneill
998 1.13 jmcneill DPRINTF(sc->sc_dev,
999 1.2 jmcneill "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
1000 1.1 jmcneill cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
1001 1.2 jmcneill cmd->c_blklen, poll);
1002 1.1 jmcneill
1003 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
1004 1.1 jmcneill
1005 1.1 jmcneill if (cmd->c_opcode == 0)
1006 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
1007 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT)
1008 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_RSP_EXP;
1009 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136)
1010 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_LONG_RSP;
1011 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC)
1012 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
1013 1.1 jmcneill
1014 1.1 jmcneill if (cmd->c_datalen > 0) {
1015 1.1 jmcneill unsigned int nblks;
1016 1.1 jmcneill
1017 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
1018 1.1 jmcneill if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
1019 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_WRITE;
1020 1.1 jmcneill }
1021 1.1 jmcneill
1022 1.1 jmcneill nblks = cmd->c_datalen / cmd->c_blklen;
1023 1.1 jmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
1024 1.1 jmcneill ++nblks;
1025 1.1 jmcneill
1026 1.1 jmcneill if (nblks > 1) {
1027 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
1028 1.1 jmcneill }
1029 1.1 jmcneill
1030 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
1031 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
1032 1.1 jmcneill }
1033 1.1 jmcneill
1034 1.1 jmcneill sc->sc_intr_rint = 0;
1035 1.1 jmcneill
1036 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_A12A,
1037 1.1 jmcneill (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
1038 1.1 jmcneill
1039 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
1040 1.1 jmcneill
1041 1.13 jmcneill DPRINTF(sc->sc_dev, "cmdval = %08x\n", cmdval);
1042 1.1 jmcneill
1043 1.1 jmcneill if (cmd->c_datalen == 0) {
1044 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1045 1.1 jmcneill } else {
1046 1.1 jmcneill cmd->c_resid = cmd->c_datalen;
1047 1.1 jmcneill cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
1048 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1049 1.1 jmcneill if (cmd->c_error == 0) {
1050 1.1 jmcneill const uint32_t idst_mask =
1051 1.1 jmcneill SUNXI_MMC_IDST_ERROR | SUNXI_MMC_IDST_COMPLETE;
1052 1.1 jmcneill retry = 10;
1053 1.1 jmcneill while ((sc->sc_idma_idst & idst_mask) == 0) {
1054 1.1 jmcneill if (retry-- == 0) {
1055 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1056 1.1 jmcneill break;
1057 1.1 jmcneill }
1058 1.1 jmcneill cv_timedwait(&sc->sc_idst_cv,
1059 1.1 jmcneill &sc->sc_intr_lock, hz);
1060 1.1 jmcneill }
1061 1.1 jmcneill }
1062 1.14 jmcneill sunxi_mmc_dma_complete(sc, cmd);
1063 1.1 jmcneill if (sc->sc_idma_idst & SUNXI_MMC_IDST_ERROR) {
1064 1.1 jmcneill cmd->c_error = EIO;
1065 1.1 jmcneill } else if (!(sc->sc_idma_idst & SUNXI_MMC_IDST_COMPLETE)) {
1066 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1067 1.1 jmcneill }
1068 1.1 jmcneill if (cmd->c_error) {
1069 1.13 jmcneill DPRINTF(sc->sc_dev,
1070 1.1 jmcneill "xfer failed, error %d\n", cmd->c_error);
1071 1.1 jmcneill goto done;
1072 1.1 jmcneill }
1073 1.1 jmcneill }
1074 1.1 jmcneill
1075 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
1076 1.2 jmcneill SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
1077 1.1 jmcneill if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
1078 1.1 jmcneill if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
1079 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1080 1.1 jmcneill } else {
1081 1.1 jmcneill cmd->c_error = EIO;
1082 1.1 jmcneill }
1083 1.1 jmcneill }
1084 1.1 jmcneill if (cmd->c_error) {
1085 1.13 jmcneill DPRINTF(sc->sc_dev,
1086 1.1 jmcneill "cmd failed, error %d\n", cmd->c_error);
1087 1.1 jmcneill goto done;
1088 1.1 jmcneill }
1089 1.1 jmcneill
1090 1.1 jmcneill if (cmd->c_datalen > 0) {
1091 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
1092 1.1 jmcneill SUNXI_MMC_INT_ERROR|
1093 1.1 jmcneill SUNXI_MMC_INT_AUTO_CMD_DONE|
1094 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER,
1095 1.2 jmcneill hz*10, poll);
1096 1.1 jmcneill if (cmd->c_error == 0 &&
1097 1.1 jmcneill (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
1098 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1099 1.1 jmcneill }
1100 1.1 jmcneill if (cmd->c_error) {
1101 1.13 jmcneill DPRINTF(sc->sc_dev,
1102 1.1 jmcneill "data timeout, rint = %08x\n",
1103 1.1 jmcneill sc->sc_intr_rint);
1104 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1105 1.1 jmcneill goto done;
1106 1.1 jmcneill }
1107 1.1 jmcneill }
1108 1.1 jmcneill
1109 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
1110 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136) {
1111 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1112 1.1 jmcneill cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
1113 1.1 jmcneill cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
1114 1.1 jmcneill cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
1115 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC) {
1116 1.1 jmcneill cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
1117 1.1 jmcneill (cmd->c_resp[1] << 24);
1118 1.1 jmcneill cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
1119 1.1 jmcneill (cmd->c_resp[2] << 24);
1120 1.1 jmcneill cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
1121 1.1 jmcneill (cmd->c_resp[3] << 24);
1122 1.1 jmcneill cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
1123 1.1 jmcneill }
1124 1.1 jmcneill } else {
1125 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1126 1.1 jmcneill }
1127 1.1 jmcneill }
1128 1.1 jmcneill
1129 1.1 jmcneill done:
1130 1.1 jmcneill cmd->c_flags |= SCF_ITSDONE;
1131 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
1132 1.1 jmcneill
1133 1.1 jmcneill if (cmd->c_error) {
1134 1.13 jmcneill DPRINTF(sc->sc_dev, "i/o error %d\n", cmd->c_error);
1135 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1136 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) |
1137 1.1 jmcneill SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
1138 1.1 jmcneill for (retry = 0; retry < 1000; retry++) {
1139 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
1140 1.1 jmcneill break;
1141 1.1 jmcneill delay(10);
1142 1.1 jmcneill }
1143 1.1 jmcneill sunxi_mmc_update_clock(sc);
1144 1.1 jmcneill }
1145 1.1 jmcneill
1146 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1147 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
1148 1.1 jmcneill }
1149 1.1 jmcneill
1150 1.1 jmcneill static void
1151 1.1 jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
1152 1.1 jmcneill {
1153 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1154 1.11 jmcneill uint32_t imask;
1155 1.11 jmcneill
1156 1.11 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
1157 1.11 jmcneill if (enable)
1158 1.11 jmcneill imask |= SUNXI_MMC_INT_SDIO_INT;
1159 1.11 jmcneill else
1160 1.11 jmcneill imask &= ~SUNXI_MMC_INT_SDIO_INT;
1161 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
1162 1.1 jmcneill }
1163 1.1 jmcneill
1164 1.1 jmcneill static void
1165 1.1 jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
1166 1.1 jmcneill {
1167 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1168 1.11 jmcneill
1169 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, SUNXI_MMC_INT_SDIO_INT);
1170 1.1 jmcneill }
1171