Home | History | Annotate | Line # | Download | only in sunxi
sunxi_mmc.c revision 1.20.2.3
      1  1.20.2.3  pgoyette /* $NetBSD: sunxi_mmc.c,v 1.20.2.3 2018/05/21 04:35:59 pgoyette Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29      1.13  jmcneill #include "opt_sunximmc.h"
     30      1.13  jmcneill 
     31       1.1  jmcneill #include <sys/cdefs.h>
     32  1.20.2.3  pgoyette __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.20.2.3 2018/05/21 04:35:59 pgoyette Exp $");
     33       1.1  jmcneill 
     34       1.1  jmcneill #include <sys/param.h>
     35       1.1  jmcneill #include <sys/bus.h>
     36       1.1  jmcneill #include <sys/device.h>
     37       1.1  jmcneill #include <sys/intr.h>
     38       1.1  jmcneill #include <sys/systm.h>
     39       1.1  jmcneill #include <sys/kernel.h>
     40       1.1  jmcneill #include <sys/gpio.h>
     41       1.1  jmcneill 
     42       1.1  jmcneill #include <dev/sdmmc/sdmmcvar.h>
     43       1.1  jmcneill #include <dev/sdmmc/sdmmcchip.h>
     44       1.1  jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
     45       1.1  jmcneill 
     46       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     47       1.1  jmcneill 
     48       1.1  jmcneill #include <arm/sunxi/sunxi_mmc.h>
     49       1.1  jmcneill 
     50      1.13  jmcneill #ifdef SUNXI_MMC_DEBUG
     51      1.13  jmcneill static int sunxi_mmc_debug = SUNXI_MMC_DEBUG;
     52      1.13  jmcneill #define	DPRINTF(dev, fmt, ...)						\
     53      1.13  jmcneill do {									\
     54      1.13  jmcneill 	if (sunxi_mmc_debug & __BIT(device_unit(dev)))			\
     55      1.13  jmcneill 		device_printf((dev), fmt, ##__VA_ARGS__);		\
     56      1.13  jmcneill } while (0)
     57      1.13  jmcneill #else
     58      1.13  jmcneill #define	DPRINTF(dev, fmt, ...)		((void)0)
     59      1.13  jmcneill #endif
     60      1.13  jmcneill 
     61       1.3  jmcneill enum sunxi_mmc_timing {
     62       1.3  jmcneill 	SUNXI_MMC_TIMING_400K,
     63       1.3  jmcneill 	SUNXI_MMC_TIMING_25M,
     64       1.3  jmcneill 	SUNXI_MMC_TIMING_50M,
     65       1.3  jmcneill 	SUNXI_MMC_TIMING_50M_DDR,
     66       1.3  jmcneill 	SUNXI_MMC_TIMING_50M_DDR_8BIT,
     67       1.3  jmcneill };
     68       1.3  jmcneill 
     69       1.3  jmcneill struct sunxi_mmc_delay {
     70       1.3  jmcneill 	u_int	output_phase;
     71       1.3  jmcneill 	u_int	sample_phase;
     72       1.3  jmcneill };
     73       1.3  jmcneill 
     74      1.10  jmcneill static const struct sunxi_mmc_delay sun7i_mmc_delays[] = {
     75       1.3  jmcneill 	[SUNXI_MMC_TIMING_400K]		= { 180,	180 },
     76       1.3  jmcneill 	[SUNXI_MMC_TIMING_25M]		= { 180,	 75 },
     77       1.3  jmcneill 	[SUNXI_MMC_TIMING_50M]		= {  90,	120 },
     78       1.3  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR]	= {  60,	120 },
     79       1.3  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR_8BIT]	= {  90,	180 },
     80       1.3  jmcneill };
     81       1.3  jmcneill 
     82      1.10  jmcneill static const struct sunxi_mmc_delay sun9i_mmc_delays[] = {
     83      1.10  jmcneill 	[SUNXI_MMC_TIMING_400K]		= { 180,	180 },
     84      1.10  jmcneill 	[SUNXI_MMC_TIMING_25M]		= { 180,	 75 },
     85      1.10  jmcneill 	[SUNXI_MMC_TIMING_50M]		= { 150,	120 },
     86      1.10  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR]	= {  54,	 36 },
     87      1.10  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR_8BIT]	= {  72,	 72 },
     88      1.10  jmcneill };
     89      1.10  jmcneill 
     90  1.20.2.1  pgoyette #define SUNXI_MMC_NDESC		64
     91       1.1  jmcneill 
     92       1.1  jmcneill struct sunxi_mmc_softc;
     93       1.1  jmcneill 
     94       1.1  jmcneill static int	sunxi_mmc_match(device_t, cfdata_t, void *);
     95       1.1  jmcneill static void	sunxi_mmc_attach(device_t, device_t, void *);
     96       1.1  jmcneill static void	sunxi_mmc_attach_i(device_t);
     97       1.1  jmcneill 
     98       1.1  jmcneill static int	sunxi_mmc_intr(void *);
     99      1.14  jmcneill static int	sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *);
    100       1.1  jmcneill static int	sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
    101       1.1  jmcneill 
    102       1.1  jmcneill static int	sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
    103       1.1  jmcneill static uint32_t	sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
    104       1.1  jmcneill static int	sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
    105       1.1  jmcneill static int	sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
    106       1.1  jmcneill static int	sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
    107       1.1  jmcneill static int	sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
    108       1.3  jmcneill static int	sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
    109       1.1  jmcneill static int	sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
    110       1.1  jmcneill static int	sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
    111       1.3  jmcneill static int	sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
    112  1.20.2.3  pgoyette static int	sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t, int);
    113       1.1  jmcneill static void	sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
    114       1.1  jmcneill 				      struct sdmmc_command *);
    115       1.1  jmcneill static void	sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
    116       1.1  jmcneill static void	sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
    117       1.1  jmcneill 
    118       1.1  jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
    119       1.1  jmcneill 	.host_reset = sunxi_mmc_host_reset,
    120       1.1  jmcneill 	.host_ocr = sunxi_mmc_host_ocr,
    121       1.1  jmcneill 	.host_maxblklen = sunxi_mmc_host_maxblklen,
    122       1.1  jmcneill 	.card_detect = sunxi_mmc_card_detect,
    123       1.1  jmcneill 	.write_protect = sunxi_mmc_write_protect,
    124       1.1  jmcneill 	.bus_power = sunxi_mmc_bus_power,
    125       1.3  jmcneill 	.bus_clock_ddr = sunxi_mmc_bus_clock,
    126       1.1  jmcneill 	.bus_width = sunxi_mmc_bus_width,
    127       1.1  jmcneill 	.bus_rod = sunxi_mmc_bus_rod,
    128       1.3  jmcneill 	.signal_voltage = sunxi_mmc_signal_voltage,
    129  1.20.2.3  pgoyette 	.execute_tuning = sunxi_mmc_execute_tuning,
    130       1.1  jmcneill 	.exec_command = sunxi_mmc_exec_command,
    131       1.1  jmcneill 	.card_enable_intr = sunxi_mmc_card_enable_intr,
    132       1.1  jmcneill 	.card_intr_ack = sunxi_mmc_card_intr_ack,
    133       1.1  jmcneill };
    134       1.1  jmcneill 
    135       1.7  jmcneill struct sunxi_mmc_config {
    136       1.7  jmcneill 	u_int idma_xferlen;
    137       1.7  jmcneill 	u_int flags;
    138       1.7  jmcneill #define	SUNXI_MMC_FLAG_CALIB_REG	0x01
    139       1.7  jmcneill #define	SUNXI_MMC_FLAG_NEW_TIMINGS	0x02
    140       1.7  jmcneill #define	SUNXI_MMC_FLAG_MASK_DATA0	0x04
    141  1.20.2.3  pgoyette #define	SUNXI_MMC_FLAG_HS200		0x08
    142       1.7  jmcneill 	const struct sunxi_mmc_delay *delays;
    143       1.7  jmcneill 	uint32_t dma_ftrglevel;
    144       1.7  jmcneill };
    145       1.7  jmcneill 
    146       1.1  jmcneill struct sunxi_mmc_softc {
    147       1.1  jmcneill 	device_t sc_dev;
    148       1.1  jmcneill 	bus_space_tag_t sc_bst;
    149       1.1  jmcneill 	bus_space_handle_t sc_bsh;
    150       1.1  jmcneill 	bus_dma_tag_t sc_dmat;
    151       1.1  jmcneill 	int sc_phandle;
    152       1.1  jmcneill 
    153       1.1  jmcneill 	void *sc_ih;
    154       1.1  jmcneill 	kmutex_t sc_intr_lock;
    155       1.1  jmcneill 	kcondvar_t sc_intr_cv;
    156       1.1  jmcneill 	kcondvar_t sc_idst_cv;
    157       1.1  jmcneill 
    158       1.1  jmcneill 	int sc_mmc_width;
    159       1.1  jmcneill 	int sc_mmc_present;
    160       1.1  jmcneill 
    161  1.20.2.3  pgoyette 	u_int sc_max_frequency;
    162  1.20.2.3  pgoyette 
    163       1.1  jmcneill 	device_t sc_sdmmc_dev;
    164       1.1  jmcneill 
    165       1.7  jmcneill 	struct sunxi_mmc_config *sc_config;
    166       1.1  jmcneill 
    167       1.1  jmcneill 	bus_dma_segment_t sc_idma_segs[1];
    168       1.1  jmcneill 	int sc_idma_nsegs;
    169       1.1  jmcneill 	bus_size_t sc_idma_size;
    170       1.1  jmcneill 	bus_dmamap_t sc_idma_map;
    171       1.1  jmcneill 	int sc_idma_ndesc;
    172       1.1  jmcneill 	void *sc_idma_desc;
    173       1.1  jmcneill 
    174      1.14  jmcneill 	bus_dmamap_t sc_dmabounce_map;
    175      1.14  jmcneill 	void *sc_dmabounce_buf;
    176      1.14  jmcneill 	size_t sc_dmabounce_buflen;
    177      1.14  jmcneill 
    178       1.1  jmcneill 	uint32_t sc_intr_rint;
    179       1.1  jmcneill 	uint32_t sc_idma_idst;
    180       1.1  jmcneill 
    181       1.1  jmcneill 	struct clk *sc_clk_ahb;
    182       1.1  jmcneill 	struct clk *sc_clk_mmc;
    183       1.1  jmcneill 	struct clk *sc_clk_output;
    184       1.1  jmcneill 	struct clk *sc_clk_sample;
    185       1.1  jmcneill 
    186       1.1  jmcneill 	struct fdtbus_reset *sc_rst_ahb;
    187       1.1  jmcneill 
    188       1.1  jmcneill 	struct fdtbus_gpio_pin *sc_gpio_cd;
    189       1.1  jmcneill 	int sc_gpio_cd_inverted;
    190       1.1  jmcneill 	struct fdtbus_gpio_pin *sc_gpio_wp;
    191       1.1  jmcneill 	int sc_gpio_wp_inverted;
    192       1.3  jmcneill 
    193       1.3  jmcneill 	struct fdtbus_regulator *sc_reg_vqmmc;
    194      1.12  jmcneill 
    195      1.12  jmcneill 	struct fdtbus_mmc_pwrseq *sc_pwrseq;
    196      1.17  jmcneill 
    197      1.17  jmcneill 	bool sc_non_removable;
    198      1.17  jmcneill 	bool sc_broken_cd;
    199       1.1  jmcneill };
    200       1.1  jmcneill 
    201       1.1  jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
    202       1.1  jmcneill 	sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
    203       1.1  jmcneill 
    204       1.1  jmcneill #define MMC_WRITE(sc, reg, val)	\
    205       1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    206       1.1  jmcneill #define MMC_READ(sc, reg) \
    207       1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    208       1.1  jmcneill 
    209       1.9  jmcneill static const struct sunxi_mmc_config sun4i_a10_mmc_config = {
    210       1.9  jmcneill 	.idma_xferlen = 0x2000,
    211       1.9  jmcneill 	.dma_ftrglevel = 0x20070008,
    212       1.9  jmcneill 	.delays = NULL,
    213       1.9  jmcneill 	.flags = 0,
    214       1.9  jmcneill };
    215       1.9  jmcneill 
    216       1.7  jmcneill static const struct sunxi_mmc_config sun5i_a13_mmc_config = {
    217       1.7  jmcneill 	.idma_xferlen = 0x10000,
    218       1.7  jmcneill 	.dma_ftrglevel = 0x20070008,
    219       1.7  jmcneill 	.delays = NULL,
    220       1.7  jmcneill 	.flags = 0,
    221       1.7  jmcneill };
    222       1.7  jmcneill 
    223       1.7  jmcneill static const struct sunxi_mmc_config sun7i_a20_mmc_config = {
    224       1.8  jmcneill 	.idma_xferlen = 0x2000,
    225       1.7  jmcneill 	.dma_ftrglevel = 0x20070008,
    226      1.10  jmcneill 	.delays = sun7i_mmc_delays,
    227      1.10  jmcneill 	.flags = 0,
    228      1.10  jmcneill };
    229      1.10  jmcneill 
    230      1.16  jmcneill static const struct sunxi_mmc_config sun8i_a83t_emmc_config = {
    231      1.16  jmcneill 	.idma_xferlen = 0x10000,
    232      1.16  jmcneill 	.dma_ftrglevel = 0x20070008,
    233      1.16  jmcneill 	.delays = NULL,
    234      1.16  jmcneill 	.flags = SUNXI_MMC_FLAG_NEW_TIMINGS,
    235      1.16  jmcneill };
    236      1.16  jmcneill 
    237      1.10  jmcneill static const struct sunxi_mmc_config sun9i_a80_mmc_config = {
    238      1.10  jmcneill 	.idma_xferlen = 0x10000,
    239      1.10  jmcneill 	.dma_ftrglevel = 0x200f0010,
    240      1.10  jmcneill 	.delays = sun9i_mmc_delays,
    241       1.7  jmcneill 	.flags = 0,
    242       1.7  jmcneill };
    243       1.7  jmcneill 
    244       1.7  jmcneill static const struct sunxi_mmc_config sun50i_a64_mmc_config = {
    245       1.7  jmcneill 	.idma_xferlen = 0x10000,
    246       1.7  jmcneill 	.dma_ftrglevel = 0x20070008,
    247       1.7  jmcneill 	.delays = NULL,
    248       1.7  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG |
    249       1.7  jmcneill 		 SUNXI_MMC_FLAG_NEW_TIMINGS |
    250       1.7  jmcneill 		 SUNXI_MMC_FLAG_MASK_DATA0,
    251       1.7  jmcneill };
    252       1.7  jmcneill 
    253      1.18  jmcneill static const struct sunxi_mmc_config sun50i_a64_emmc_config = {
    254      1.19  jakllsch 	.idma_xferlen = 0x2000,
    255      1.18  jmcneill 	.dma_ftrglevel = 0x20070008,
    256      1.18  jmcneill 	.delays = NULL,
    257  1.20.2.3  pgoyette 	.flags = SUNXI_MMC_FLAG_CALIB_REG |
    258  1.20.2.3  pgoyette 		 SUNXI_MMC_FLAG_HS200,
    259      1.18  jmcneill };
    260      1.18  jmcneill 
    261      1.20  jmcneill static const struct sunxi_mmc_config sun50i_h6_mmc_config = {
    262      1.20  jmcneill 	.idma_xferlen = 0x10000,
    263      1.20  jmcneill 	.dma_ftrglevel = 0x20070008,
    264      1.20  jmcneill 	.delays = NULL,
    265      1.20  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG |
    266      1.20  jmcneill 		 SUNXI_MMC_FLAG_NEW_TIMINGS |
    267      1.20  jmcneill 		 SUNXI_MMC_FLAG_MASK_DATA0,
    268      1.20  jmcneill };
    269      1.20  jmcneill 
    270      1.20  jmcneill static const struct sunxi_mmc_config sun50i_h6_emmc_config = {
    271      1.20  jmcneill 	.idma_xferlen = 0x2000,
    272      1.20  jmcneill 	.dma_ftrglevel = 0x20070008,
    273      1.20  jmcneill 	.delays = NULL,
    274      1.20  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG,
    275      1.20  jmcneill };
    276      1.20  jmcneill 
    277       1.7  jmcneill static const struct of_compat_data compat_data[] = {
    278       1.9  jmcneill 	{ "allwinner,sun4i-a10-mmc",	(uintptr_t)&sun4i_a10_mmc_config },
    279       1.7  jmcneill 	{ "allwinner,sun5i-a13-mmc",	(uintptr_t)&sun5i_a13_mmc_config },
    280       1.7  jmcneill 	{ "allwinner,sun7i-a20-mmc",	(uintptr_t)&sun7i_a20_mmc_config },
    281      1.16  jmcneill 	{ "allwinner,sun8i-a83t-emmc",	(uintptr_t)&sun8i_a83t_emmc_config },
    282      1.10  jmcneill 	{ "allwinner,sun9i-a80-mmc",	(uintptr_t)&sun9i_a80_mmc_config },
    283       1.7  jmcneill 	{ "allwinner,sun50i-a64-mmc",	(uintptr_t)&sun50i_a64_mmc_config },
    284      1.18  jmcneill 	{ "allwinner,sun50i-a64-emmc",	(uintptr_t)&sun50i_a64_emmc_config },
    285      1.20  jmcneill 	{ "allwinner,sun50i-h6-mmc",	(uintptr_t)&sun50i_h6_mmc_config },
    286      1.20  jmcneill 	{ "allwinner,sun50i-h6-emmc",	(uintptr_t)&sun50i_h6_emmc_config },
    287       1.7  jmcneill 	{ NULL }
    288       1.1  jmcneill };
    289       1.1  jmcneill 
    290       1.1  jmcneill static int
    291       1.1  jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
    292       1.1  jmcneill {
    293       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    294       1.1  jmcneill 
    295       1.7  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    296       1.1  jmcneill }
    297       1.1  jmcneill 
    298       1.1  jmcneill static void
    299       1.1  jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
    300       1.1  jmcneill {
    301       1.1  jmcneill 	struct sunxi_mmc_softc * const sc = device_private(self);
    302       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    303       1.1  jmcneill 	const int phandle = faa->faa_phandle;
    304       1.1  jmcneill 	char intrstr[128];
    305       1.1  jmcneill 	bus_addr_t addr;
    306       1.1  jmcneill 	bus_size_t size;
    307       1.1  jmcneill 
    308       1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    309       1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    310       1.1  jmcneill 		return;
    311       1.1  jmcneill 	}
    312       1.1  jmcneill 
    313       1.1  jmcneill 	sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
    314       1.1  jmcneill 	sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
    315       1.1  jmcneill 	sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
    316       1.1  jmcneill 	sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
    317       1.1  jmcneill 
    318       1.1  jmcneill #if notyet
    319       1.1  jmcneill 	if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
    320       1.1  jmcneill 	    sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
    321       1.1  jmcneill #else
    322       1.1  jmcneill 	if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
    323       1.1  jmcneill #endif
    324       1.1  jmcneill 		aprint_error(": couldn't get clocks\n");
    325       1.1  jmcneill 		return;
    326       1.1  jmcneill 	}
    327       1.1  jmcneill 
    328       1.1  jmcneill 	sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
    329       1.1  jmcneill 
    330       1.3  jmcneill 	sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
    331       1.3  jmcneill 
    332      1.12  jmcneill 	sc->sc_pwrseq = fdtbus_mmc_pwrseq_get(phandle);
    333      1.12  jmcneill 
    334       1.1  jmcneill 	if (clk_enable(sc->sc_clk_ahb) != 0 ||
    335       1.1  jmcneill 	    clk_enable(sc->sc_clk_mmc) != 0) {
    336       1.1  jmcneill 		aprint_error(": couldn't enable clocks\n");
    337       1.1  jmcneill 		return;
    338       1.1  jmcneill 	}
    339       1.1  jmcneill 
    340       1.5  jmcneill 	if (sc->sc_rst_ahb != NULL) {
    341       1.5  jmcneill 		if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
    342       1.5  jmcneill 			aprint_error(": couldn't de-assert resets\n");
    343       1.5  jmcneill 			return;
    344       1.5  jmcneill 		}
    345       1.1  jmcneill 	}
    346       1.1  jmcneill 
    347       1.1  jmcneill 	sc->sc_dev = self;
    348       1.1  jmcneill 	sc->sc_phandle = phandle;
    349       1.7  jmcneill 	sc->sc_config = (void *)of_search_compatible(phandle, compat_data)->data;
    350       1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    351       1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    352       1.1  jmcneill 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
    353       1.1  jmcneill 	cv_init(&sc->sc_intr_cv, "awinmmcirq");
    354       1.1  jmcneill 	cv_init(&sc->sc_idst_cv, "awinmmcdma");
    355       1.1  jmcneill 
    356       1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    357       1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    358       1.1  jmcneill 		return;
    359       1.1  jmcneill 	}
    360       1.1  jmcneill 
    361       1.1  jmcneill 	aprint_naive("\n");
    362       1.1  jmcneill 	aprint_normal(": SD/MMC controller\n");
    363       1.1  jmcneill 
    364       1.1  jmcneill 	sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
    365       1.1  jmcneill 	    GPIO_PIN_INPUT);
    366       1.1  jmcneill 	sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
    367       1.1  jmcneill 	    GPIO_PIN_INPUT);
    368       1.1  jmcneill 
    369       1.1  jmcneill 	sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
    370       1.1  jmcneill 	sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
    371       1.1  jmcneill 
    372      1.17  jmcneill 	sc->sc_non_removable = of_hasprop(phandle, "non-removable");
    373      1.17  jmcneill 	sc->sc_broken_cd = of_hasprop(phandle, "broken-cd");
    374      1.17  jmcneill 
    375  1.20.2.3  pgoyette 	if (of_getprop_uint32(phandle, "max-frequency", &sc->sc_max_frequency))
    376  1.20.2.3  pgoyette 		sc->sc_max_frequency = 52000000;
    377  1.20.2.3  pgoyette 
    378      1.14  jmcneill 	if (sunxi_mmc_dmabounce_setup(sc) != 0 ||
    379      1.14  jmcneill 	    sunxi_mmc_idma_setup(sc) != 0) {
    380       1.1  jmcneill 		aprint_error_dev(self, "failed to setup DMA\n");
    381       1.1  jmcneill 		return;
    382       1.1  jmcneill 	}
    383       1.1  jmcneill 
    384       1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    385       1.1  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    386       1.1  jmcneill 		return;
    387       1.1  jmcneill 	}
    388       1.1  jmcneill 
    389       1.1  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
    390       1.1  jmcneill 	    sunxi_mmc_intr, sc);
    391       1.1  jmcneill 	if (sc->sc_ih == NULL) {
    392       1.1  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n",
    393       1.1  jmcneill 		    intrstr);
    394       1.1  jmcneill 		return;
    395       1.1  jmcneill 	}
    396       1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    397       1.1  jmcneill 
    398       1.1  jmcneill 	config_interrupts(self, sunxi_mmc_attach_i);
    399       1.1  jmcneill }
    400       1.1  jmcneill 
    401       1.1  jmcneill static int
    402      1.14  jmcneill sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *sc)
    403      1.14  jmcneill {
    404      1.14  jmcneill 	bus_dma_segment_t ds[1];
    405      1.14  jmcneill 	int error, rseg;
    406      1.14  jmcneill 
    407      1.14  jmcneill 	sc->sc_dmabounce_buflen = sunxi_mmc_host_maxblklen(sc);
    408      1.14  jmcneill 	error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
    409      1.14  jmcneill 	    sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
    410      1.14  jmcneill 	if (error)
    411      1.14  jmcneill 		return error;
    412      1.14  jmcneill 	error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
    413      1.14  jmcneill 	    &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
    414      1.14  jmcneill 	if (error)
    415      1.14  jmcneill 		goto free;
    416      1.14  jmcneill 	error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
    417      1.14  jmcneill 	    sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
    418      1.14  jmcneill 	if (error)
    419      1.14  jmcneill 		goto unmap;
    420      1.14  jmcneill 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
    421      1.14  jmcneill 	    sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
    422      1.14  jmcneill 	    BUS_DMA_WAITOK);
    423      1.14  jmcneill 	if (error)
    424      1.14  jmcneill 		goto destroy;
    425      1.14  jmcneill 	return 0;
    426      1.14  jmcneill 
    427      1.14  jmcneill destroy:
    428      1.14  jmcneill 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
    429      1.14  jmcneill unmap:
    430      1.14  jmcneill 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
    431      1.14  jmcneill 	    sc->sc_dmabounce_buflen);
    432      1.14  jmcneill free:
    433      1.14  jmcneill 	bus_dmamem_free(sc->sc_dmat, ds, rseg);
    434      1.14  jmcneill 	return error;
    435      1.14  jmcneill }
    436      1.14  jmcneill 
    437      1.14  jmcneill static int
    438       1.1  jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
    439       1.1  jmcneill {
    440       1.1  jmcneill 	int error;
    441       1.1  jmcneill 
    442       1.1  jmcneill 	sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
    443       1.1  jmcneill 	sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
    444       1.1  jmcneill 	    sc->sc_idma_ndesc;
    445       1.1  jmcneill 	error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
    446       1.1  jmcneill 	    sc->sc_idma_size, sc->sc_idma_segs, 1,
    447       1.1  jmcneill 	    &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
    448       1.1  jmcneill 	if (error)
    449       1.1  jmcneill 		return error;
    450       1.1  jmcneill 	error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
    451       1.1  jmcneill 	    sc->sc_idma_nsegs, sc->sc_idma_size,
    452       1.1  jmcneill 	    &sc->sc_idma_desc, BUS_DMA_WAITOK);
    453       1.1  jmcneill 	if (error)
    454       1.1  jmcneill 		goto free;
    455       1.1  jmcneill 	error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
    456       1.1  jmcneill 	    sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
    457       1.1  jmcneill 	if (error)
    458       1.1  jmcneill 		goto unmap;
    459       1.1  jmcneill 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
    460       1.1  jmcneill 	    sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
    461       1.1  jmcneill 	if (error)
    462       1.1  jmcneill 		goto destroy;
    463       1.1  jmcneill 	return 0;
    464       1.1  jmcneill 
    465       1.1  jmcneill destroy:
    466       1.1  jmcneill 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
    467       1.1  jmcneill unmap:
    468       1.1  jmcneill 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
    469       1.1  jmcneill free:
    470       1.1  jmcneill 	bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
    471       1.1  jmcneill 	return error;
    472       1.1  jmcneill }
    473       1.1  jmcneill 
    474       1.1  jmcneill static int
    475       1.3  jmcneill sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
    476       1.1  jmcneill {
    477       1.3  jmcneill 	const struct sunxi_mmc_delay *delays;
    478       1.3  jmcneill 	int error, timing;
    479       1.3  jmcneill 
    480  1.20.2.3  pgoyette 	if (sc->sc_config->delays) {
    481  1.20.2.3  pgoyette 		if (freq <= 400) {
    482  1.20.2.3  pgoyette 			timing = SUNXI_MMC_TIMING_400K;
    483  1.20.2.3  pgoyette 		} else if (freq <= 25000) {
    484  1.20.2.3  pgoyette 			timing = SUNXI_MMC_TIMING_25M;
    485  1.20.2.3  pgoyette 		} else if (freq <= 52000) {
    486  1.20.2.3  pgoyette 			if (ddr) {
    487  1.20.2.3  pgoyette 				timing = sc->sc_mmc_width == 8 ?
    488  1.20.2.3  pgoyette 				    SUNXI_MMC_TIMING_50M_DDR_8BIT :
    489  1.20.2.3  pgoyette 				    SUNXI_MMC_TIMING_50M_DDR;
    490  1.20.2.3  pgoyette 			} else {
    491  1.20.2.3  pgoyette 				timing = SUNXI_MMC_TIMING_50M;
    492  1.20.2.3  pgoyette 			}
    493  1.20.2.3  pgoyette 		} else
    494  1.20.2.3  pgoyette 			return EINVAL;
    495  1.20.2.3  pgoyette 	}
    496  1.20.2.3  pgoyette 	if (sc->sc_max_frequency) {
    497  1.20.2.3  pgoyette 		if (freq * 1000 > sc->sc_max_frequency)
    498  1.20.2.3  pgoyette 			return EINVAL;
    499  1.20.2.3  pgoyette 	}
    500       1.3  jmcneill 
    501       1.3  jmcneill 	error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
    502       1.3  jmcneill 	if (error != 0)
    503       1.3  jmcneill 		return error;
    504       1.3  jmcneill 
    505       1.7  jmcneill 	if (sc->sc_config->delays == NULL)
    506       1.7  jmcneill 		return 0;
    507       1.7  jmcneill 
    508       1.7  jmcneill 	delays = &sc->sc_config->delays[timing];
    509       1.7  jmcneill 
    510       1.3  jmcneill 	if (sc->sc_clk_sample) {
    511       1.3  jmcneill 		error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
    512       1.3  jmcneill 		if (error != 0)
    513       1.3  jmcneill 			return error;
    514       1.3  jmcneill 	}
    515       1.3  jmcneill 	if (sc->sc_clk_output) {
    516       1.3  jmcneill 		error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
    517       1.3  jmcneill 		if (error != 0)
    518       1.3  jmcneill 			return error;
    519       1.3  jmcneill 	}
    520       1.3  jmcneill 
    521       1.3  jmcneill 	return 0;
    522       1.1  jmcneill }
    523       1.1  jmcneill 
    524       1.1  jmcneill static void
    525       1.1  jmcneill sunxi_mmc_attach_i(device_t self)
    526       1.1  jmcneill {
    527       1.1  jmcneill 	struct sunxi_mmc_softc *sc = device_private(self);
    528  1.20.2.3  pgoyette 	const u_int flags = sc->sc_config->flags;
    529       1.1  jmcneill 	struct sdmmcbus_attach_args saa;
    530       1.1  jmcneill 	uint32_t width;
    531       1.1  jmcneill 
    532      1.12  jmcneill 	if (sc->sc_pwrseq)
    533      1.12  jmcneill 		fdtbus_mmc_pwrseq_pre_power_on(sc->sc_pwrseq);
    534      1.12  jmcneill 
    535       1.1  jmcneill 	sunxi_mmc_host_reset(sc);
    536       1.1  jmcneill 	sunxi_mmc_bus_width(sc, 1);
    537       1.3  jmcneill 	sunxi_mmc_set_clock(sc, 400, false);
    538       1.1  jmcneill 
    539      1.12  jmcneill 	if (sc->sc_pwrseq)
    540      1.12  jmcneill 		fdtbus_mmc_pwrseq_post_power_on(sc->sc_pwrseq);
    541      1.12  jmcneill 
    542       1.1  jmcneill 	if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
    543       1.1  jmcneill 		width = 4;
    544       1.1  jmcneill 
    545       1.1  jmcneill 	memset(&saa, 0, sizeof(saa));
    546       1.1  jmcneill 	saa.saa_busname = "sdmmc";
    547       1.1  jmcneill 	saa.saa_sct = &sunxi_mmc_chip_functions;
    548       1.1  jmcneill 	saa.saa_sch = sc;
    549       1.1  jmcneill 	saa.saa_dmat = sc->sc_dmat;
    550       1.1  jmcneill 	saa.saa_clkmin = 400;
    551  1.20.2.3  pgoyette 	saa.saa_clkmax = sc->sc_max_frequency / 1000;
    552       1.1  jmcneill 	saa.saa_caps = SMC_CAPS_DMA |
    553       1.1  jmcneill 		       SMC_CAPS_MULTI_SEG_DMA |
    554       1.1  jmcneill 		       SMC_CAPS_AUTO_STOP |
    555       1.1  jmcneill 		       SMC_CAPS_SD_HIGHSPEED |
    556       1.2  jmcneill 		       SMC_CAPS_MMC_HIGHSPEED |
    557       1.3  jmcneill 		       SMC_CAPS_MMC_DDR52 |
    558       1.2  jmcneill 		       SMC_CAPS_POLLING;
    559  1.20.2.3  pgoyette 	if (flags & SUNXI_MMC_FLAG_HS200)
    560  1.20.2.3  pgoyette 		saa.saa_caps |= SMC_CAPS_MMC_HS200;
    561       1.1  jmcneill 	if (width == 4)
    562       1.1  jmcneill 		saa.saa_caps |= SMC_CAPS_4BIT_MODE;
    563       1.1  jmcneill 	if (width == 8)
    564       1.1  jmcneill 		saa.saa_caps |= SMC_CAPS_8BIT_MODE;
    565       1.1  jmcneill 
    566       1.1  jmcneill 	if (sc->sc_gpio_cd)
    567       1.1  jmcneill 		saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
    568       1.1  jmcneill 
    569       1.1  jmcneill 	sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
    570       1.1  jmcneill }
    571       1.1  jmcneill 
    572       1.1  jmcneill static int
    573       1.1  jmcneill sunxi_mmc_intr(void *priv)
    574       1.1  jmcneill {
    575       1.1  jmcneill 	struct sunxi_mmc_softc *sc = priv;
    576  1.20.2.2  pgoyette 	uint32_t idst, rint, imask;
    577       1.1  jmcneill 
    578       1.1  jmcneill 	mutex_enter(&sc->sc_intr_lock);
    579       1.1  jmcneill 	idst = MMC_READ(sc, SUNXI_MMC_IDST);
    580       1.1  jmcneill 	rint = MMC_READ(sc, SUNXI_MMC_RINT);
    581      1.11  jmcneill 	if (!idst && !rint) {
    582       1.1  jmcneill 		mutex_exit(&sc->sc_intr_lock);
    583       1.1  jmcneill 		return 0;
    584       1.1  jmcneill 	}
    585       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
    586  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_RINT, rint & ~SUNXI_MMC_INT_SDIO_INT);
    587       1.1  jmcneill 
    588      1.13  jmcneill 	DPRINTF(sc->sc_dev, "mmc intr idst=%08X rint=%08X\n",
    589      1.11  jmcneill 	    idst, rint);
    590       1.1  jmcneill 
    591      1.11  jmcneill 	if (idst != 0) {
    592  1.20.2.2  pgoyette 		MMC_WRITE(sc, SUNXI_MMC_IDIE, 0);
    593       1.1  jmcneill 		sc->sc_idma_idst |= idst;
    594       1.1  jmcneill 		cv_broadcast(&sc->sc_idst_cv);
    595       1.1  jmcneill 	}
    596       1.1  jmcneill 
    597      1.11  jmcneill 	if ((rint & ~SUNXI_MMC_INT_SDIO_INT) != 0) {
    598  1.20.2.2  pgoyette 		imask = MMC_READ(sc, SUNXI_MMC_IMASK);
    599  1.20.2.2  pgoyette 		MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~SUNXI_MMC_INT_SDIO_INT);
    600      1.11  jmcneill 		sc->sc_intr_rint |= (rint & ~SUNXI_MMC_INT_SDIO_INT);
    601       1.1  jmcneill 		cv_broadcast(&sc->sc_intr_cv);
    602       1.1  jmcneill 	}
    603       1.1  jmcneill 
    604      1.11  jmcneill 	if ((rint & SUNXI_MMC_INT_SDIO_INT) != 0) {
    605      1.11  jmcneill 		sdmmc_card_intr(sc->sc_sdmmc_dev);
    606      1.11  jmcneill 	}
    607      1.11  jmcneill 
    608       1.1  jmcneill 	mutex_exit(&sc->sc_intr_lock);
    609       1.1  jmcneill 
    610       1.1  jmcneill 	return 1;
    611       1.1  jmcneill }
    612       1.1  jmcneill 
    613       1.1  jmcneill static int
    614       1.2  jmcneill sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
    615       1.2  jmcneill     int timeout, bool poll)
    616       1.1  jmcneill {
    617       1.1  jmcneill 	int retry;
    618       1.1  jmcneill 	int error;
    619       1.1  jmcneill 
    620       1.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    621       1.1  jmcneill 
    622       1.1  jmcneill 	if (sc->sc_intr_rint & mask)
    623       1.1  jmcneill 		return 0;
    624       1.1  jmcneill 
    625       1.2  jmcneill 	if (poll)
    626       1.2  jmcneill 		retry = timeout / hz * 1000;
    627       1.2  jmcneill 	else
    628       1.2  jmcneill 		retry = timeout / hz;
    629       1.1  jmcneill 
    630       1.1  jmcneill 	while (retry > 0) {
    631       1.2  jmcneill 		if (poll) {
    632       1.2  jmcneill 			sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
    633       1.2  jmcneill 		} else {
    634       1.2  jmcneill 			error = cv_timedwait(&sc->sc_intr_cv,
    635       1.2  jmcneill 			    &sc->sc_intr_lock, hz);
    636       1.2  jmcneill 			if (error && error != EWOULDBLOCK)
    637       1.2  jmcneill 				return error;
    638       1.2  jmcneill 		}
    639       1.1  jmcneill 		if (sc->sc_intr_rint & mask)
    640       1.1  jmcneill 			return 0;
    641       1.2  jmcneill 		if (poll)
    642       1.2  jmcneill 			delay(1000);
    643       1.1  jmcneill 		--retry;
    644       1.1  jmcneill 	}
    645       1.1  jmcneill 
    646       1.1  jmcneill 	return ETIMEDOUT;
    647       1.1  jmcneill }
    648       1.1  jmcneill 
    649       1.1  jmcneill static int
    650       1.1  jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
    651       1.1  jmcneill {
    652       1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    653  1.20.2.2  pgoyette 	uint32_t gctrl;
    654       1.1  jmcneill 	int retry = 1000;
    655       1.1  jmcneill 
    656      1.13  jmcneill 	DPRINTF(sc->sc_dev, "host reset\n");
    657       1.1  jmcneill 
    658  1.20.2.2  pgoyette 	gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
    659  1.20.2.2  pgoyette 	gctrl |= SUNXI_MMC_GCTRL_RESET;
    660  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
    661       1.1  jmcneill 	while (--retry > 0) {
    662       1.1  jmcneill 		if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
    663       1.1  jmcneill 			break;
    664       1.1  jmcneill 		delay(100);
    665       1.1  jmcneill 	}
    666       1.1  jmcneill 
    667       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
    668       1.1  jmcneill 
    669  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_IMASK, 0);
    670       1.1  jmcneill 
    671  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffffffff);
    672  1.20.2.2  pgoyette 
    673  1.20.2.2  pgoyette 	gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
    674  1.20.2.2  pgoyette 	gctrl |= SUNXI_MMC_GCTRL_INTEN;
    675  1.20.2.2  pgoyette 	gctrl &= ~SUNXI_MMC_GCTRL_WAIT_MEM_ACCESS_DONE;
    676  1.20.2.2  pgoyette 	gctrl &= ~SUNXI_MMC_GCTRL_ACCESS_BY_AHB;
    677  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
    678       1.1  jmcneill 
    679       1.1  jmcneill 	return 0;
    680       1.1  jmcneill }
    681       1.1  jmcneill 
    682       1.1  jmcneill static uint32_t
    683       1.1  jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
    684       1.1  jmcneill {
    685       1.1  jmcneill 	return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
    686       1.1  jmcneill }
    687       1.1  jmcneill 
    688       1.1  jmcneill static int
    689       1.1  jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
    690       1.1  jmcneill {
    691       1.1  jmcneill 	return 8192;
    692       1.1  jmcneill }
    693       1.1  jmcneill 
    694       1.1  jmcneill static int
    695       1.1  jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
    696       1.1  jmcneill {
    697       1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    698       1.1  jmcneill 
    699      1.17  jmcneill 	if (sc->sc_non_removable || sc->sc_broken_cd) {
    700      1.17  jmcneill 		/*
    701      1.17  jmcneill 		 * Non-removable or broken card detect flag set in
    702      1.17  jmcneill 		 * DT, assume always present
    703      1.17  jmcneill 		 */
    704      1.17  jmcneill 		return 1;
    705      1.17  jmcneill 	} else if (sc->sc_gpio_cd != NULL) {
    706      1.17  jmcneill 		/* Use card detect GPIO */
    707       1.1  jmcneill 		int v = 0, i;
    708       1.1  jmcneill 		for (i = 0; i < 5; i++) {
    709       1.1  jmcneill 			v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
    710       1.1  jmcneill 			    sc->sc_gpio_cd_inverted);
    711       1.1  jmcneill 			delay(1000);
    712       1.1  jmcneill 		}
    713       1.1  jmcneill 		if (v == 5)
    714       1.1  jmcneill 			sc->sc_mmc_present = 0;
    715       1.1  jmcneill 		else if (v == 0)
    716       1.1  jmcneill 			sc->sc_mmc_present = 1;
    717       1.1  jmcneill 		return sc->sc_mmc_present;
    718      1.17  jmcneill 	} else {
    719      1.17  jmcneill 		/* Use CARD_PRESENT field of SD_STATUS register */
    720      1.17  jmcneill 		const uint32_t present = MMC_READ(sc, SUNXI_MMC_STATUS) &
    721      1.17  jmcneill 		    SUNXI_MMC_STATUS_CARD_PRESENT;
    722      1.17  jmcneill 		return present != 0;
    723       1.1  jmcneill 	}
    724       1.1  jmcneill }
    725       1.1  jmcneill 
    726       1.1  jmcneill static int
    727       1.1  jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
    728       1.1  jmcneill {
    729       1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    730       1.1  jmcneill 
    731       1.1  jmcneill 	if (sc->sc_gpio_wp == NULL) {
    732       1.1  jmcneill 		return 0;	/* no write protect pin, assume rw */
    733       1.1  jmcneill 	} else {
    734       1.1  jmcneill 		return fdtbus_gpio_read(sc->sc_gpio_wp) ^
    735       1.1  jmcneill 		    sc->sc_gpio_wp_inverted;
    736       1.1  jmcneill 	}
    737       1.1  jmcneill }
    738       1.1  jmcneill 
    739       1.1  jmcneill static int
    740       1.1  jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
    741       1.1  jmcneill {
    742       1.1  jmcneill 	return 0;
    743       1.1  jmcneill }
    744       1.1  jmcneill 
    745       1.1  jmcneill static int
    746       1.1  jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
    747       1.1  jmcneill {
    748       1.1  jmcneill 	uint32_t cmd;
    749       1.1  jmcneill 	int retry;
    750       1.1  jmcneill 
    751      1.13  jmcneill 	DPRINTF(sc->sc_dev, "update clock\n");
    752       1.1  jmcneill 
    753       1.1  jmcneill 	cmd = SUNXI_MMC_CMD_START |
    754       1.1  jmcneill 	      SUNXI_MMC_CMD_UPCLK_ONLY |
    755       1.1  jmcneill 	      SUNXI_MMC_CMD_WAIT_PRE_OVER;
    756       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
    757       1.1  jmcneill 	retry = 0xfffff;
    758       1.1  jmcneill 	while (--retry > 0) {
    759       1.1  jmcneill 		if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
    760       1.1  jmcneill 			break;
    761       1.1  jmcneill 		delay(10);
    762       1.1  jmcneill 	}
    763       1.1  jmcneill 
    764       1.1  jmcneill 	if (retry == 0) {
    765       1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
    766      1.13  jmcneill 		DPRINTF(sc->sc_dev, "GCTRL: 0x%08x\n",
    767       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_GCTRL));
    768      1.13  jmcneill 		DPRINTF(sc->sc_dev, "CLKCR: 0x%08x\n",
    769       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_CLKCR));
    770      1.13  jmcneill 		DPRINTF(sc->sc_dev, "TIMEOUT: 0x%08x\n",
    771       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_TIMEOUT));
    772      1.13  jmcneill 		DPRINTF(sc->sc_dev, "WIDTH: 0x%08x\n",
    773       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_WIDTH));
    774      1.13  jmcneill 		DPRINTF(sc->sc_dev, "CMD: 0x%08x\n",
    775       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_CMD));
    776      1.13  jmcneill 		DPRINTF(sc->sc_dev, "MINT: 0x%08x\n",
    777       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_MINT));
    778      1.13  jmcneill 		DPRINTF(sc->sc_dev, "RINT: 0x%08x\n",
    779       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_RINT));
    780      1.13  jmcneill 		DPRINTF(sc->sc_dev, "STATUS: 0x%08x\n",
    781       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_STATUS));
    782       1.1  jmcneill 		return ETIMEDOUT;
    783       1.1  jmcneill 	}
    784       1.1  jmcneill 
    785       1.1  jmcneill 	return 0;
    786       1.1  jmcneill }
    787       1.1  jmcneill 
    788       1.1  jmcneill static int
    789       1.3  jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
    790       1.1  jmcneill {
    791       1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    792       1.7  jmcneill 	uint32_t clkcr, gctrl, ntsr;
    793       1.7  jmcneill 	const u_int flags = sc->sc_config->flags;
    794       1.1  jmcneill 
    795       1.1  jmcneill 	clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
    796       1.1  jmcneill 	if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
    797       1.1  jmcneill 		clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
    798       1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
    799       1.7  jmcneill 			clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
    800       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    801       1.1  jmcneill 		if (sunxi_mmc_update_clock(sc) != 0)
    802       1.1  jmcneill 			return 1;
    803       1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
    804       1.7  jmcneill 			clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
    805       1.7  jmcneill 			clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
    806       1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    807       1.7  jmcneill 		}
    808       1.1  jmcneill 	}
    809       1.1  jmcneill 
    810       1.1  jmcneill 	if (freq) {
    811       1.1  jmcneill 
    812       1.1  jmcneill 		clkcr &= ~SUNXI_MMC_CLKCR_DIV;
    813       1.3  jmcneill 		clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
    814       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    815       1.7  jmcneill 
    816       1.7  jmcneill 		if (flags & SUNXI_MMC_FLAG_NEW_TIMINGS) {
    817       1.7  jmcneill 			ntsr = MMC_READ(sc, SUNXI_MMC_NTSR);
    818       1.7  jmcneill 			ntsr |= SUNXI_MMC_NTSR_MODE_SELECT;
    819       1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_NTSR, ntsr);
    820       1.7  jmcneill 		}
    821       1.7  jmcneill 
    822       1.7  jmcneill 		if (flags & SUNXI_MMC_FLAG_CALIB_REG)
    823       1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_SAMP_DL, SUNXI_MMC_SAMP_DL_SW_EN);
    824       1.7  jmcneill 
    825       1.1  jmcneill 		if (sunxi_mmc_update_clock(sc) != 0)
    826       1.1  jmcneill 			return 1;
    827       1.1  jmcneill 
    828       1.3  jmcneill 		gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
    829       1.3  jmcneill 		if (ddr)
    830       1.3  jmcneill 			gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
    831       1.3  jmcneill 		else
    832       1.3  jmcneill 			gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
    833       1.3  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
    834       1.3  jmcneill 
    835       1.3  jmcneill 		if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
    836       1.1  jmcneill 			return 1;
    837       1.1  jmcneill 
    838       1.1  jmcneill 		clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
    839       1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
    840       1.7  jmcneill 			clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
    841       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    842       1.1  jmcneill 		if (sunxi_mmc_update_clock(sc) != 0)
    843       1.1  jmcneill 			return 1;
    844       1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
    845       1.7  jmcneill 			clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
    846       1.7  jmcneill 			clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
    847       1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    848       1.7  jmcneill 		}
    849       1.1  jmcneill 	}
    850       1.1  jmcneill 
    851       1.1  jmcneill 	return 0;
    852       1.1  jmcneill }
    853       1.1  jmcneill 
    854       1.1  jmcneill static int
    855       1.1  jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
    856       1.1  jmcneill {
    857       1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    858       1.1  jmcneill 
    859      1.13  jmcneill 	DPRINTF(sc->sc_dev, "width = %d\n", width);
    860       1.1  jmcneill 
    861       1.1  jmcneill 	switch (width) {
    862       1.1  jmcneill 	case 1:
    863       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
    864       1.1  jmcneill 		break;
    865       1.1  jmcneill 	case 4:
    866       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
    867       1.1  jmcneill 		break;
    868       1.1  jmcneill 	case 8:
    869       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
    870       1.1  jmcneill 		break;
    871       1.1  jmcneill 	default:
    872       1.1  jmcneill 		return 1;
    873       1.1  jmcneill 	}
    874       1.1  jmcneill 
    875       1.1  jmcneill 	sc->sc_mmc_width = width;
    876       1.1  jmcneill 
    877       1.1  jmcneill 	return 0;
    878       1.1  jmcneill }
    879       1.1  jmcneill 
    880       1.1  jmcneill static int
    881       1.1  jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
    882       1.1  jmcneill {
    883       1.1  jmcneill 	return -1;
    884       1.1  jmcneill }
    885       1.1  jmcneill 
    886       1.1  jmcneill static int
    887       1.3  jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
    888       1.3  jmcneill {
    889       1.3  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    890       1.3  jmcneill 	u_int uvol;
    891       1.3  jmcneill 	int error;
    892       1.3  jmcneill 
    893       1.3  jmcneill 	if (sc->sc_reg_vqmmc == NULL)
    894       1.3  jmcneill 		return 0;
    895       1.3  jmcneill 
    896       1.3  jmcneill 	switch (signal_voltage) {
    897       1.3  jmcneill 	case SDMMC_SIGNAL_VOLTAGE_330:
    898       1.3  jmcneill 		uvol = 3300000;
    899       1.3  jmcneill 		break;
    900       1.3  jmcneill 	case SDMMC_SIGNAL_VOLTAGE_180:
    901       1.3  jmcneill 		uvol = 1800000;
    902       1.3  jmcneill 		break;
    903       1.3  jmcneill 	default:
    904       1.3  jmcneill 		return EINVAL;
    905       1.3  jmcneill 	}
    906       1.3  jmcneill 
    907       1.3  jmcneill 	error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
    908       1.3  jmcneill 	if (error != 0)
    909       1.3  jmcneill 		return error;
    910       1.3  jmcneill 
    911       1.3  jmcneill 	return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
    912       1.3  jmcneill }
    913       1.3  jmcneill 
    914       1.3  jmcneill static int
    915  1.20.2.3  pgoyette sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t sch, int timing)
    916  1.20.2.3  pgoyette {
    917  1.20.2.3  pgoyette 	switch (timing) {
    918  1.20.2.3  pgoyette 	case SDMMC_TIMING_MMC_HS200:
    919  1.20.2.3  pgoyette 		break;
    920  1.20.2.3  pgoyette 	default:
    921  1.20.2.3  pgoyette 		return EINVAL;
    922  1.20.2.3  pgoyette 	}
    923  1.20.2.3  pgoyette 
    924  1.20.2.3  pgoyette 	return 0;
    925  1.20.2.3  pgoyette }
    926  1.20.2.3  pgoyette 
    927  1.20.2.3  pgoyette static int
    928       1.1  jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
    929       1.1  jmcneill {
    930       1.1  jmcneill 	struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
    931       1.1  jmcneill 	bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
    932      1.14  jmcneill 	bus_dmamap_t map;
    933       1.1  jmcneill 	bus_size_t off;
    934       1.1  jmcneill 	int desc, resid, seg;
    935       1.1  jmcneill 	uint32_t val;
    936       1.1  jmcneill 
    937      1.14  jmcneill 	/*
    938      1.14  jmcneill 	 * If the command includes a dma map use it, otherwise we need to
    939      1.14  jmcneill 	 * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
    940      1.14  jmcneill 	 */
    941      1.14  jmcneill 	if (cmd->c_dmamap) {
    942      1.14  jmcneill 		map = cmd->c_dmamap;
    943      1.14  jmcneill 	} else {
    944      1.14  jmcneill 		if (cmd->c_datalen > sc->sc_dmabounce_buflen)
    945      1.14  jmcneill 			return E2BIG;
    946      1.14  jmcneill 		map = sc->sc_dmabounce_map;
    947      1.14  jmcneill 
    948      1.15  jmcneill 		if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
    949      1.15  jmcneill 			memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
    950      1.15  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
    951      1.15  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
    952      1.15  jmcneill 		} else {
    953      1.14  jmcneill 			memcpy(sc->sc_dmabounce_buf, cmd->c_data,
    954      1.14  jmcneill 			    cmd->c_datalen);
    955      1.14  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
    956      1.14  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
    957      1.14  jmcneill 		}
    958      1.14  jmcneill 	}
    959      1.14  jmcneill 
    960       1.1  jmcneill 	desc = 0;
    961      1.14  jmcneill 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    962      1.14  jmcneill 		bus_addr_t paddr = map->dm_segs[seg].ds_addr;
    963      1.14  jmcneill 		bus_size_t len = map->dm_segs[seg].ds_len;
    964       1.1  jmcneill 		resid = min(len, cmd->c_resid);
    965       1.1  jmcneill 		off = 0;
    966       1.1  jmcneill 		while (resid > 0) {
    967       1.1  jmcneill 			if (desc == sc->sc_idma_ndesc)
    968       1.1  jmcneill 				break;
    969       1.7  jmcneill 			len = min(sc->sc_config->idma_xferlen, resid);
    970       1.1  jmcneill 			dma[desc].dma_buf_size = htole32(len);
    971       1.1  jmcneill 			dma[desc].dma_buf_addr = htole32(paddr + off);
    972       1.1  jmcneill 			dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
    973       1.1  jmcneill 					       SUNXI_MMC_IDMA_CONFIG_OWN);
    974       1.1  jmcneill 			cmd->c_resid -= len;
    975       1.1  jmcneill 			resid -= len;
    976       1.1  jmcneill 			off += len;
    977       1.1  jmcneill 			if (desc == 0) {
    978       1.1  jmcneill 				dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
    979       1.1  jmcneill 			}
    980       1.1  jmcneill 			if (cmd->c_resid == 0) {
    981       1.1  jmcneill 				dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
    982       1.1  jmcneill 				dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
    983       1.1  jmcneill 				dma[desc].dma_next = 0;
    984       1.1  jmcneill 			} else {
    985       1.1  jmcneill 				dma[desc].dma_config |=
    986       1.1  jmcneill 				    htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
    987       1.1  jmcneill 				dma[desc].dma_next = htole32(
    988       1.1  jmcneill 				    desc_paddr + ((desc+1) *
    989       1.1  jmcneill 				    sizeof(struct sunxi_mmc_idma_descriptor)));
    990       1.1  jmcneill 			}
    991       1.1  jmcneill 			++desc;
    992       1.1  jmcneill 		}
    993       1.1  jmcneill 	}
    994       1.1  jmcneill 	if (desc == sc->sc_idma_ndesc) {
    995       1.1  jmcneill 		aprint_error_dev(sc->sc_dev,
    996  1.20.2.1  pgoyette 		    "not enough descriptors for %d byte transfer! "
    997  1.20.2.1  pgoyette 		    "there are %u segments with a max xfer length of %u\n",
    998  1.20.2.1  pgoyette 		    cmd->c_datalen, map->dm_nsegs, sc->sc_config->idma_xferlen);
    999       1.1  jmcneill 		return EIO;
   1000       1.1  jmcneill 	}
   1001       1.1  jmcneill 
   1002       1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
   1003       1.1  jmcneill 	    sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
   1004       1.1  jmcneill 
   1005       1.1  jmcneill 	sc->sc_idma_idst = 0;
   1006       1.1  jmcneill 
   1007  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
   1008  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_config->dma_ftrglevel);
   1009  1.20.2.2  pgoyette 
   1010       1.1  jmcneill 	val = MMC_READ(sc, SUNXI_MMC_GCTRL);
   1011       1.1  jmcneill 	val |= SUNXI_MMC_GCTRL_DMAEN;
   1012       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
   1013       1.1  jmcneill 	val |= SUNXI_MMC_GCTRL_DMARESET;
   1014       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
   1015  1.20.2.2  pgoyette 
   1016       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
   1017      1.14  jmcneill 	if (ISSET(cmd->c_flags, SCF_CMD_READ))
   1018  1.20.2.2  pgoyette 		val = SUNXI_MMC_IDST_RECEIVE_INT;
   1019       1.1  jmcneill 	else
   1020  1.20.2.2  pgoyette 		val = 0;
   1021       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
   1022  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_DMAC,
   1023  1.20.2.2  pgoyette 	    SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
   1024       1.1  jmcneill 
   1025       1.1  jmcneill 	return 0;
   1026       1.1  jmcneill }
   1027       1.1  jmcneill 
   1028       1.1  jmcneill static void
   1029      1.14  jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
   1030       1.1  jmcneill {
   1031  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_DMAC, 0);
   1032  1.20.2.2  pgoyette 
   1033       1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
   1034       1.1  jmcneill 	    sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
   1035      1.14  jmcneill 
   1036      1.14  jmcneill 	if (cmd->c_dmamap == NULL) {
   1037      1.14  jmcneill 		if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
   1038      1.14  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
   1039      1.15  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
   1040      1.14  jmcneill 			memcpy(cmd->c_data, sc->sc_dmabounce_buf,
   1041      1.14  jmcneill 			    cmd->c_datalen);
   1042      1.14  jmcneill 		} else {
   1043      1.14  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
   1044      1.15  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
   1045      1.14  jmcneill 		}
   1046      1.14  jmcneill 	}
   1047       1.1  jmcneill }
   1048       1.1  jmcneill 
   1049       1.1  jmcneill static void
   1050       1.1  jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
   1051       1.1  jmcneill {
   1052       1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
   1053       1.1  jmcneill 	uint32_t cmdval = SUNXI_MMC_CMD_START;
   1054  1.20.2.2  pgoyette 	uint32_t imask, oimask;
   1055       1.2  jmcneill 	const bool poll = (cmd->c_flags & SCF_POLL) != 0;
   1056       1.1  jmcneill 	int retry;
   1057       1.1  jmcneill 
   1058      1.13  jmcneill 	DPRINTF(sc->sc_dev,
   1059       1.2  jmcneill 	    "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
   1060       1.1  jmcneill 	    cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
   1061       1.2  jmcneill 	    cmd->c_blklen, poll);
   1062       1.1  jmcneill 
   1063       1.1  jmcneill 	mutex_enter(&sc->sc_intr_lock);
   1064       1.1  jmcneill 
   1065       1.1  jmcneill 	if (cmd->c_opcode == 0)
   1066       1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
   1067       1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_PRESENT)
   1068       1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_RSP_EXP;
   1069       1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_136)
   1070       1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_LONG_RSP;
   1071       1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_CRC)
   1072       1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
   1073       1.1  jmcneill 
   1074  1.20.2.2  pgoyette 	imask = oimask = MMC_READ(sc, SUNXI_MMC_IMASK);
   1075  1.20.2.2  pgoyette 	imask |= SUNXI_MMC_INT_ERROR;
   1076  1.20.2.2  pgoyette 
   1077       1.1  jmcneill 	if (cmd->c_datalen > 0) {
   1078       1.1  jmcneill 		unsigned int nblks;
   1079       1.1  jmcneill 
   1080       1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
   1081       1.1  jmcneill 		if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
   1082       1.1  jmcneill 			cmdval |= SUNXI_MMC_CMD_WRITE;
   1083       1.1  jmcneill 		}
   1084       1.1  jmcneill 
   1085       1.1  jmcneill 		nblks = cmd->c_datalen / cmd->c_blklen;
   1086       1.1  jmcneill 		if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
   1087       1.1  jmcneill 			++nblks;
   1088       1.1  jmcneill 
   1089       1.1  jmcneill 		if (nblks > 1) {
   1090       1.1  jmcneill 			cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
   1091  1.20.2.2  pgoyette 			imask |= SUNXI_MMC_INT_AUTO_CMD_DONE;
   1092  1.20.2.2  pgoyette 		} else {
   1093  1.20.2.2  pgoyette 			imask |= SUNXI_MMC_INT_DATA_OVER;
   1094       1.1  jmcneill 		}
   1095       1.1  jmcneill 
   1096       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
   1097       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
   1098  1.20.2.2  pgoyette 	} else {
   1099  1.20.2.2  pgoyette 		imask |= SUNXI_MMC_INT_CMD_DONE;
   1100       1.1  jmcneill 	}
   1101       1.1  jmcneill 
   1102  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
   1103  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffff);
   1104  1.20.2.2  pgoyette 
   1105       1.1  jmcneill 	sc->sc_intr_rint = 0;
   1106       1.1  jmcneill 
   1107       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_A12A,
   1108       1.1  jmcneill 	    (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
   1109       1.1  jmcneill 
   1110       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
   1111       1.1  jmcneill 
   1112      1.13  jmcneill 	DPRINTF(sc->sc_dev, "cmdval = %08x\n", cmdval);
   1113       1.1  jmcneill 
   1114       1.1  jmcneill 	if (cmd->c_datalen == 0) {
   1115       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
   1116       1.1  jmcneill 	} else {
   1117       1.1  jmcneill 		cmd->c_resid = cmd->c_datalen;
   1118       1.1  jmcneill 		cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
   1119       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
   1120  1.20.2.2  pgoyette 		if (cmd->c_error == 0 && ISSET(cmd->c_flags, SCF_CMD_READ)) {
   1121  1.20.2.2  pgoyette 			const uint32_t idst_mask = SUNXI_MMC_IDST_RECEIVE_INT;
   1122  1.20.2.2  pgoyette 
   1123       1.1  jmcneill 			retry = 10;
   1124       1.1  jmcneill 			while ((sc->sc_idma_idst & idst_mask) == 0) {
   1125       1.1  jmcneill 				if (retry-- == 0) {
   1126       1.1  jmcneill 					cmd->c_error = ETIMEDOUT;
   1127       1.1  jmcneill 					break;
   1128       1.1  jmcneill 				}
   1129       1.1  jmcneill 				cv_timedwait(&sc->sc_idst_cv,
   1130       1.1  jmcneill 				    &sc->sc_intr_lock, hz);
   1131       1.1  jmcneill 			}
   1132       1.1  jmcneill 		}
   1133       1.1  jmcneill 	}
   1134       1.1  jmcneill 
   1135       1.1  jmcneill 	cmd->c_error = sunxi_mmc_wait_rint(sc,
   1136       1.2  jmcneill 	    SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
   1137       1.1  jmcneill 	if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
   1138       1.1  jmcneill 		if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
   1139       1.1  jmcneill 			cmd->c_error = ETIMEDOUT;
   1140       1.1  jmcneill 		} else {
   1141       1.1  jmcneill 			cmd->c_error = EIO;
   1142       1.1  jmcneill 		}
   1143       1.1  jmcneill 	}
   1144       1.1  jmcneill 	if (cmd->c_error) {
   1145      1.13  jmcneill 		DPRINTF(sc->sc_dev,
   1146       1.1  jmcneill 		    "cmd failed, error %d\n", cmd->c_error);
   1147       1.1  jmcneill 		goto done;
   1148       1.1  jmcneill 	}
   1149       1.1  jmcneill 
   1150       1.1  jmcneill 	if (cmd->c_datalen > 0) {
   1151  1.20.2.2  pgoyette 		sunxi_mmc_dma_complete(sc, cmd);
   1152  1.20.2.2  pgoyette 
   1153       1.1  jmcneill 		cmd->c_error = sunxi_mmc_wait_rint(sc,
   1154       1.1  jmcneill 		    SUNXI_MMC_INT_ERROR|
   1155       1.1  jmcneill 		    SUNXI_MMC_INT_AUTO_CMD_DONE|
   1156       1.1  jmcneill 		    SUNXI_MMC_INT_DATA_OVER,
   1157       1.2  jmcneill 		    hz*10, poll);
   1158       1.1  jmcneill 		if (cmd->c_error == 0 &&
   1159       1.1  jmcneill 		    (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
   1160       1.1  jmcneill 			cmd->c_error = ETIMEDOUT;
   1161       1.1  jmcneill 		}
   1162       1.1  jmcneill 		if (cmd->c_error) {
   1163      1.13  jmcneill 			DPRINTF(sc->sc_dev,
   1164       1.1  jmcneill 			    "data timeout, rint = %08x\n",
   1165       1.1  jmcneill 			    sc->sc_intr_rint);
   1166       1.1  jmcneill 			cmd->c_error = ETIMEDOUT;
   1167       1.1  jmcneill 			goto done;
   1168       1.1  jmcneill 		}
   1169       1.1  jmcneill 	}
   1170       1.1  jmcneill 
   1171       1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_PRESENT) {
   1172       1.1  jmcneill 		if (cmd->c_flags & SCF_RSP_136) {
   1173       1.1  jmcneill 			cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
   1174       1.1  jmcneill 			cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
   1175       1.1  jmcneill 			cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
   1176       1.1  jmcneill 			cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
   1177       1.1  jmcneill 			if (cmd->c_flags & SCF_RSP_CRC) {
   1178       1.1  jmcneill 				cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
   1179       1.1  jmcneill 				    (cmd->c_resp[1] << 24);
   1180       1.1  jmcneill 				cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
   1181       1.1  jmcneill 				    (cmd->c_resp[2] << 24);
   1182       1.1  jmcneill 				cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
   1183       1.1  jmcneill 				    (cmd->c_resp[3] << 24);
   1184       1.1  jmcneill 				cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
   1185       1.1  jmcneill 			}
   1186       1.1  jmcneill 		} else {
   1187       1.1  jmcneill 			cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
   1188       1.1  jmcneill 		}
   1189       1.1  jmcneill 	}
   1190       1.1  jmcneill 
   1191       1.1  jmcneill done:
   1192       1.1  jmcneill 	cmd->c_flags |= SCF_ITSDONE;
   1193  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_IMASK, oimask);
   1194  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffff);
   1195  1.20.2.2  pgoyette 	MMC_WRITE(sc, SUNXI_MMC_IDST, 0x337);
   1196       1.1  jmcneill 	mutex_exit(&sc->sc_intr_lock);
   1197       1.1  jmcneill 
   1198       1.1  jmcneill 	if (cmd->c_error) {
   1199      1.13  jmcneill 		DPRINTF(sc->sc_dev, "i/o error %d\n", cmd->c_error);
   1200       1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_GCTRL,
   1201       1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_GCTRL) |
   1202       1.1  jmcneill 		      SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
   1203       1.1  jmcneill 		for (retry = 0; retry < 1000; retry++) {
   1204       1.1  jmcneill 			if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
   1205       1.1  jmcneill 				break;
   1206       1.1  jmcneill 			delay(10);
   1207       1.1  jmcneill 		}
   1208       1.1  jmcneill 		sunxi_mmc_update_clock(sc);
   1209       1.1  jmcneill 	}
   1210       1.1  jmcneill 
   1211       1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL,
   1212       1.1  jmcneill 	    MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
   1213       1.1  jmcneill }
   1214       1.1  jmcneill 
   1215       1.1  jmcneill static void
   1216       1.1  jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
   1217       1.1  jmcneill {
   1218      1.11  jmcneill 	struct sunxi_mmc_softc *sc = sch;
   1219      1.11  jmcneill 	uint32_t imask;
   1220      1.11  jmcneill 
   1221      1.11  jmcneill 	imask = MMC_READ(sc, SUNXI_MMC_IMASK);
   1222      1.11  jmcneill 	if (enable)
   1223      1.11  jmcneill 		imask |= SUNXI_MMC_INT_SDIO_INT;
   1224      1.11  jmcneill 	else
   1225      1.11  jmcneill 		imask &= ~SUNXI_MMC_INT_SDIO_INT;
   1226      1.11  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
   1227       1.1  jmcneill }
   1228       1.1  jmcneill 
   1229       1.1  jmcneill static void
   1230       1.1  jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
   1231       1.1  jmcneill {
   1232      1.11  jmcneill 	struct sunxi_mmc_softc *sc = sch;
   1233      1.11  jmcneill 
   1234      1.11  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_RINT, SUNXI_MMC_INT_SDIO_INT);
   1235       1.1  jmcneill }
   1236