Home | History | Annotate | Line # | Download | only in sunxi
sunxi_mmc.c revision 1.26
      1  1.26  jmcneill /* $NetBSD: sunxi_mmc.c,v 1.26 2018/06/13 11:17:02 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29  1.13  jmcneill #include "opt_sunximmc.h"
     30  1.13  jmcneill 
     31   1.1  jmcneill #include <sys/cdefs.h>
     32  1.26  jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.26 2018/06/13 11:17:02 jmcneill Exp $");
     33   1.1  jmcneill 
     34   1.1  jmcneill #include <sys/param.h>
     35   1.1  jmcneill #include <sys/bus.h>
     36   1.1  jmcneill #include <sys/device.h>
     37   1.1  jmcneill #include <sys/intr.h>
     38   1.1  jmcneill #include <sys/systm.h>
     39   1.1  jmcneill #include <sys/kernel.h>
     40   1.1  jmcneill #include <sys/gpio.h>
     41   1.1  jmcneill 
     42   1.1  jmcneill #include <dev/sdmmc/sdmmcvar.h>
     43   1.1  jmcneill #include <dev/sdmmc/sdmmcchip.h>
     44   1.1  jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
     45   1.1  jmcneill 
     46   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     47   1.1  jmcneill 
     48   1.1  jmcneill #include <arm/sunxi/sunxi_mmc.h>
     49   1.1  jmcneill 
     50  1.13  jmcneill #ifdef SUNXI_MMC_DEBUG
     51  1.13  jmcneill static int sunxi_mmc_debug = SUNXI_MMC_DEBUG;
     52  1.13  jmcneill #define	DPRINTF(dev, fmt, ...)						\
     53  1.13  jmcneill do {									\
     54  1.13  jmcneill 	if (sunxi_mmc_debug & __BIT(device_unit(dev)))			\
     55  1.13  jmcneill 		device_printf((dev), fmt, ##__VA_ARGS__);		\
     56  1.13  jmcneill } while (0)
     57  1.13  jmcneill #else
     58  1.13  jmcneill #define	DPRINTF(dev, fmt, ...)		((void)0)
     59  1.13  jmcneill #endif
     60  1.13  jmcneill 
     61   1.3  jmcneill enum sunxi_mmc_timing {
     62   1.3  jmcneill 	SUNXI_MMC_TIMING_400K,
     63   1.3  jmcneill 	SUNXI_MMC_TIMING_25M,
     64   1.3  jmcneill 	SUNXI_MMC_TIMING_50M,
     65   1.3  jmcneill 	SUNXI_MMC_TIMING_50M_DDR,
     66   1.3  jmcneill 	SUNXI_MMC_TIMING_50M_DDR_8BIT,
     67   1.3  jmcneill };
     68   1.3  jmcneill 
     69   1.3  jmcneill struct sunxi_mmc_delay {
     70   1.3  jmcneill 	u_int	output_phase;
     71   1.3  jmcneill 	u_int	sample_phase;
     72   1.3  jmcneill };
     73   1.3  jmcneill 
     74  1.10  jmcneill static const struct sunxi_mmc_delay sun7i_mmc_delays[] = {
     75   1.3  jmcneill 	[SUNXI_MMC_TIMING_400K]		= { 180,	180 },
     76   1.3  jmcneill 	[SUNXI_MMC_TIMING_25M]		= { 180,	 75 },
     77   1.3  jmcneill 	[SUNXI_MMC_TIMING_50M]		= {  90,	120 },
     78   1.3  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR]	= {  60,	120 },
     79   1.3  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR_8BIT]	= {  90,	180 },
     80   1.3  jmcneill };
     81   1.3  jmcneill 
     82  1.10  jmcneill static const struct sunxi_mmc_delay sun9i_mmc_delays[] = {
     83  1.10  jmcneill 	[SUNXI_MMC_TIMING_400K]		= { 180,	180 },
     84  1.10  jmcneill 	[SUNXI_MMC_TIMING_25M]		= { 180,	 75 },
     85  1.10  jmcneill 	[SUNXI_MMC_TIMING_50M]		= { 150,	120 },
     86  1.10  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR]	= {  54,	 36 },
     87  1.10  jmcneill 	[SUNXI_MMC_TIMING_50M_DDR_8BIT]	= {  72,	 72 },
     88  1.10  jmcneill };
     89  1.10  jmcneill 
     90  1.21       ryo #define SUNXI_MMC_NDESC		64
     91   1.1  jmcneill 
     92   1.1  jmcneill struct sunxi_mmc_softc;
     93   1.1  jmcneill 
     94   1.1  jmcneill static int	sunxi_mmc_match(device_t, cfdata_t, void *);
     95   1.1  jmcneill static void	sunxi_mmc_attach(device_t, device_t, void *);
     96   1.1  jmcneill static void	sunxi_mmc_attach_i(device_t);
     97   1.1  jmcneill 
     98   1.1  jmcneill static int	sunxi_mmc_intr(void *);
     99  1.14  jmcneill static int	sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *);
    100   1.1  jmcneill static int	sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
    101   1.1  jmcneill 
    102   1.1  jmcneill static int	sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
    103   1.1  jmcneill static uint32_t	sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
    104   1.1  jmcneill static int	sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
    105   1.1  jmcneill static int	sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
    106   1.1  jmcneill static int	sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
    107   1.1  jmcneill static int	sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
    108   1.3  jmcneill static int	sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
    109   1.1  jmcneill static int	sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
    110   1.1  jmcneill static int	sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
    111   1.3  jmcneill static int	sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
    112  1.23  jmcneill static int	sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t, int);
    113   1.1  jmcneill static void	sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
    114   1.1  jmcneill 				      struct sdmmc_command *);
    115   1.1  jmcneill static void	sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
    116   1.1  jmcneill static void	sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
    117   1.1  jmcneill 
    118   1.1  jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
    119   1.1  jmcneill 	.host_reset = sunxi_mmc_host_reset,
    120   1.1  jmcneill 	.host_ocr = sunxi_mmc_host_ocr,
    121   1.1  jmcneill 	.host_maxblklen = sunxi_mmc_host_maxblklen,
    122   1.1  jmcneill 	.card_detect = sunxi_mmc_card_detect,
    123   1.1  jmcneill 	.write_protect = sunxi_mmc_write_protect,
    124   1.1  jmcneill 	.bus_power = sunxi_mmc_bus_power,
    125   1.3  jmcneill 	.bus_clock_ddr = sunxi_mmc_bus_clock,
    126   1.1  jmcneill 	.bus_width = sunxi_mmc_bus_width,
    127   1.1  jmcneill 	.bus_rod = sunxi_mmc_bus_rod,
    128   1.3  jmcneill 	.signal_voltage = sunxi_mmc_signal_voltage,
    129  1.23  jmcneill 	.execute_tuning = sunxi_mmc_execute_tuning,
    130   1.1  jmcneill 	.exec_command = sunxi_mmc_exec_command,
    131   1.1  jmcneill 	.card_enable_intr = sunxi_mmc_card_enable_intr,
    132   1.1  jmcneill 	.card_intr_ack = sunxi_mmc_card_intr_ack,
    133   1.1  jmcneill };
    134   1.1  jmcneill 
    135   1.7  jmcneill struct sunxi_mmc_config {
    136   1.7  jmcneill 	u_int idma_xferlen;
    137   1.7  jmcneill 	u_int flags;
    138   1.7  jmcneill #define	SUNXI_MMC_FLAG_CALIB_REG	0x01
    139   1.7  jmcneill #define	SUNXI_MMC_FLAG_NEW_TIMINGS	0x02
    140   1.7  jmcneill #define	SUNXI_MMC_FLAG_MASK_DATA0	0x04
    141  1.23  jmcneill #define	SUNXI_MMC_FLAG_HS200		0x08
    142   1.7  jmcneill 	const struct sunxi_mmc_delay *delays;
    143   1.7  jmcneill 	uint32_t dma_ftrglevel;
    144   1.7  jmcneill };
    145   1.7  jmcneill 
    146   1.1  jmcneill struct sunxi_mmc_softc {
    147   1.1  jmcneill 	device_t sc_dev;
    148   1.1  jmcneill 	bus_space_tag_t sc_bst;
    149   1.1  jmcneill 	bus_space_handle_t sc_bsh;
    150   1.1  jmcneill 	bus_dma_tag_t sc_dmat;
    151   1.1  jmcneill 	int sc_phandle;
    152   1.1  jmcneill 
    153   1.1  jmcneill 	void *sc_ih;
    154   1.1  jmcneill 	kmutex_t sc_intr_lock;
    155   1.1  jmcneill 	kcondvar_t sc_intr_cv;
    156   1.1  jmcneill 	kcondvar_t sc_idst_cv;
    157   1.1  jmcneill 
    158   1.1  jmcneill 	int sc_mmc_width;
    159   1.1  jmcneill 	int sc_mmc_present;
    160   1.1  jmcneill 
    161  1.23  jmcneill 	u_int sc_max_frequency;
    162  1.23  jmcneill 
    163   1.1  jmcneill 	device_t sc_sdmmc_dev;
    164   1.1  jmcneill 
    165   1.7  jmcneill 	struct sunxi_mmc_config *sc_config;
    166   1.1  jmcneill 
    167   1.1  jmcneill 	bus_dma_segment_t sc_idma_segs[1];
    168   1.1  jmcneill 	int sc_idma_nsegs;
    169   1.1  jmcneill 	bus_size_t sc_idma_size;
    170   1.1  jmcneill 	bus_dmamap_t sc_idma_map;
    171   1.1  jmcneill 	int sc_idma_ndesc;
    172   1.1  jmcneill 	void *sc_idma_desc;
    173   1.1  jmcneill 
    174  1.14  jmcneill 	bus_dmamap_t sc_dmabounce_map;
    175  1.14  jmcneill 	void *sc_dmabounce_buf;
    176  1.14  jmcneill 	size_t sc_dmabounce_buflen;
    177  1.14  jmcneill 
    178   1.1  jmcneill 	uint32_t sc_intr_rint;
    179   1.1  jmcneill 	uint32_t sc_idma_idst;
    180   1.1  jmcneill 
    181   1.1  jmcneill 	struct clk *sc_clk_ahb;
    182   1.1  jmcneill 	struct clk *sc_clk_mmc;
    183   1.1  jmcneill 	struct clk *sc_clk_output;
    184   1.1  jmcneill 	struct clk *sc_clk_sample;
    185   1.1  jmcneill 
    186   1.1  jmcneill 	struct fdtbus_reset *sc_rst_ahb;
    187   1.1  jmcneill 
    188   1.1  jmcneill 	struct fdtbus_gpio_pin *sc_gpio_cd;
    189   1.1  jmcneill 	int sc_gpio_cd_inverted;
    190   1.1  jmcneill 	struct fdtbus_gpio_pin *sc_gpio_wp;
    191   1.1  jmcneill 	int sc_gpio_wp_inverted;
    192   1.3  jmcneill 
    193   1.3  jmcneill 	struct fdtbus_regulator *sc_reg_vqmmc;
    194  1.12  jmcneill 
    195  1.12  jmcneill 	struct fdtbus_mmc_pwrseq *sc_pwrseq;
    196  1.17  jmcneill 
    197  1.17  jmcneill 	bool sc_non_removable;
    198  1.17  jmcneill 	bool sc_broken_cd;
    199   1.1  jmcneill };
    200   1.1  jmcneill 
    201   1.1  jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
    202   1.1  jmcneill 	sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
    203   1.1  jmcneill 
    204   1.1  jmcneill #define MMC_WRITE(sc, reg, val)	\
    205   1.1  jmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
    206   1.1  jmcneill #define MMC_READ(sc, reg) \
    207   1.1  jmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
    208   1.1  jmcneill 
    209   1.9  jmcneill static const struct sunxi_mmc_config sun4i_a10_mmc_config = {
    210   1.9  jmcneill 	.idma_xferlen = 0x2000,
    211   1.9  jmcneill 	.dma_ftrglevel = 0x20070008,
    212   1.9  jmcneill 	.delays = NULL,
    213   1.9  jmcneill 	.flags = 0,
    214   1.9  jmcneill };
    215   1.9  jmcneill 
    216   1.7  jmcneill static const struct sunxi_mmc_config sun5i_a13_mmc_config = {
    217   1.7  jmcneill 	.idma_xferlen = 0x10000,
    218   1.7  jmcneill 	.dma_ftrglevel = 0x20070008,
    219   1.7  jmcneill 	.delays = NULL,
    220   1.7  jmcneill 	.flags = 0,
    221   1.7  jmcneill };
    222   1.7  jmcneill 
    223   1.7  jmcneill static const struct sunxi_mmc_config sun7i_a20_mmc_config = {
    224   1.8  jmcneill 	.idma_xferlen = 0x2000,
    225   1.7  jmcneill 	.dma_ftrglevel = 0x20070008,
    226  1.10  jmcneill 	.delays = sun7i_mmc_delays,
    227  1.10  jmcneill 	.flags = 0,
    228  1.10  jmcneill };
    229  1.10  jmcneill 
    230  1.16  jmcneill static const struct sunxi_mmc_config sun8i_a83t_emmc_config = {
    231  1.16  jmcneill 	.idma_xferlen = 0x10000,
    232  1.16  jmcneill 	.dma_ftrglevel = 0x20070008,
    233  1.16  jmcneill 	.delays = NULL,
    234  1.16  jmcneill 	.flags = SUNXI_MMC_FLAG_NEW_TIMINGS,
    235  1.16  jmcneill };
    236  1.16  jmcneill 
    237  1.10  jmcneill static const struct sunxi_mmc_config sun9i_a80_mmc_config = {
    238  1.10  jmcneill 	.idma_xferlen = 0x10000,
    239  1.10  jmcneill 	.dma_ftrglevel = 0x200f0010,
    240  1.10  jmcneill 	.delays = sun9i_mmc_delays,
    241   1.7  jmcneill 	.flags = 0,
    242   1.7  jmcneill };
    243   1.7  jmcneill 
    244   1.7  jmcneill static const struct sunxi_mmc_config sun50i_a64_mmc_config = {
    245   1.7  jmcneill 	.idma_xferlen = 0x10000,
    246   1.7  jmcneill 	.dma_ftrglevel = 0x20070008,
    247   1.7  jmcneill 	.delays = NULL,
    248   1.7  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG |
    249   1.7  jmcneill 		 SUNXI_MMC_FLAG_NEW_TIMINGS |
    250   1.7  jmcneill 		 SUNXI_MMC_FLAG_MASK_DATA0,
    251   1.7  jmcneill };
    252   1.7  jmcneill 
    253  1.18  jmcneill static const struct sunxi_mmc_config sun50i_a64_emmc_config = {
    254  1.19  jakllsch 	.idma_xferlen = 0x2000,
    255  1.18  jmcneill 	.dma_ftrglevel = 0x20070008,
    256  1.18  jmcneill 	.delays = NULL,
    257  1.25  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG,
    258  1.18  jmcneill };
    259  1.18  jmcneill 
    260  1.20  jmcneill static const struct sunxi_mmc_config sun50i_h6_mmc_config = {
    261  1.20  jmcneill 	.idma_xferlen = 0x10000,
    262  1.20  jmcneill 	.dma_ftrglevel = 0x20070008,
    263  1.20  jmcneill 	.delays = NULL,
    264  1.20  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG |
    265  1.20  jmcneill 		 SUNXI_MMC_FLAG_NEW_TIMINGS |
    266  1.20  jmcneill 		 SUNXI_MMC_FLAG_MASK_DATA0,
    267  1.20  jmcneill };
    268  1.20  jmcneill 
    269  1.20  jmcneill static const struct sunxi_mmc_config sun50i_h6_emmc_config = {
    270  1.20  jmcneill 	.idma_xferlen = 0x2000,
    271  1.20  jmcneill 	.dma_ftrglevel = 0x20070008,
    272  1.20  jmcneill 	.delays = NULL,
    273  1.20  jmcneill 	.flags = SUNXI_MMC_FLAG_CALIB_REG,
    274  1.20  jmcneill };
    275  1.20  jmcneill 
    276   1.7  jmcneill static const struct of_compat_data compat_data[] = {
    277   1.9  jmcneill 	{ "allwinner,sun4i-a10-mmc",	(uintptr_t)&sun4i_a10_mmc_config },
    278   1.7  jmcneill 	{ "allwinner,sun5i-a13-mmc",	(uintptr_t)&sun5i_a13_mmc_config },
    279   1.7  jmcneill 	{ "allwinner,sun7i-a20-mmc",	(uintptr_t)&sun7i_a20_mmc_config },
    280  1.16  jmcneill 	{ "allwinner,sun8i-a83t-emmc",	(uintptr_t)&sun8i_a83t_emmc_config },
    281  1.10  jmcneill 	{ "allwinner,sun9i-a80-mmc",	(uintptr_t)&sun9i_a80_mmc_config },
    282   1.7  jmcneill 	{ "allwinner,sun50i-a64-mmc",	(uintptr_t)&sun50i_a64_mmc_config },
    283  1.18  jmcneill 	{ "allwinner,sun50i-a64-emmc",	(uintptr_t)&sun50i_a64_emmc_config },
    284  1.20  jmcneill 	{ "allwinner,sun50i-h6-mmc",	(uintptr_t)&sun50i_h6_mmc_config },
    285  1.20  jmcneill 	{ "allwinner,sun50i-h6-emmc",	(uintptr_t)&sun50i_h6_emmc_config },
    286   1.7  jmcneill 	{ NULL }
    287   1.1  jmcneill };
    288   1.1  jmcneill 
    289   1.1  jmcneill static int
    290   1.1  jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
    291   1.1  jmcneill {
    292   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    293   1.1  jmcneill 
    294   1.7  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    295   1.1  jmcneill }
    296   1.1  jmcneill 
    297   1.1  jmcneill static void
    298   1.1  jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
    299   1.1  jmcneill {
    300   1.1  jmcneill 	struct sunxi_mmc_softc * const sc = device_private(self);
    301   1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    302   1.1  jmcneill 	const int phandle = faa->faa_phandle;
    303   1.1  jmcneill 	char intrstr[128];
    304   1.1  jmcneill 	bus_addr_t addr;
    305   1.1  jmcneill 	bus_size_t size;
    306   1.1  jmcneill 
    307   1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    308   1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    309   1.1  jmcneill 		return;
    310   1.1  jmcneill 	}
    311   1.1  jmcneill 
    312   1.1  jmcneill 	sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
    313   1.1  jmcneill 	sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
    314   1.1  jmcneill 	sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
    315   1.1  jmcneill 	sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
    316   1.1  jmcneill 
    317   1.1  jmcneill #if notyet
    318   1.1  jmcneill 	if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
    319   1.1  jmcneill 	    sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
    320   1.1  jmcneill #else
    321   1.1  jmcneill 	if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
    322   1.1  jmcneill #endif
    323   1.1  jmcneill 		aprint_error(": couldn't get clocks\n");
    324   1.1  jmcneill 		return;
    325   1.1  jmcneill 	}
    326   1.1  jmcneill 
    327   1.1  jmcneill 	sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
    328   1.1  jmcneill 
    329   1.3  jmcneill 	sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
    330   1.3  jmcneill 
    331  1.12  jmcneill 	sc->sc_pwrseq = fdtbus_mmc_pwrseq_get(phandle);
    332  1.12  jmcneill 
    333   1.1  jmcneill 	if (clk_enable(sc->sc_clk_ahb) != 0 ||
    334   1.1  jmcneill 	    clk_enable(sc->sc_clk_mmc) != 0) {
    335   1.1  jmcneill 		aprint_error(": couldn't enable clocks\n");
    336   1.1  jmcneill 		return;
    337   1.1  jmcneill 	}
    338   1.1  jmcneill 
    339   1.5  jmcneill 	if (sc->sc_rst_ahb != NULL) {
    340   1.5  jmcneill 		if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
    341   1.5  jmcneill 			aprint_error(": couldn't de-assert resets\n");
    342   1.5  jmcneill 			return;
    343   1.5  jmcneill 		}
    344   1.1  jmcneill 	}
    345   1.1  jmcneill 
    346   1.1  jmcneill 	sc->sc_dev = self;
    347   1.1  jmcneill 	sc->sc_phandle = phandle;
    348   1.7  jmcneill 	sc->sc_config = (void *)of_search_compatible(phandle, compat_data)->data;
    349   1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    350   1.1  jmcneill 	sc->sc_dmat = faa->faa_dmat;
    351   1.1  jmcneill 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
    352   1.1  jmcneill 	cv_init(&sc->sc_intr_cv, "awinmmcirq");
    353   1.1  jmcneill 	cv_init(&sc->sc_idst_cv, "awinmmcdma");
    354   1.1  jmcneill 
    355   1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    356   1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    357   1.1  jmcneill 		return;
    358   1.1  jmcneill 	}
    359   1.1  jmcneill 
    360   1.1  jmcneill 	aprint_naive("\n");
    361   1.1  jmcneill 	aprint_normal(": SD/MMC controller\n");
    362   1.1  jmcneill 
    363   1.1  jmcneill 	sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
    364   1.1  jmcneill 	    GPIO_PIN_INPUT);
    365   1.1  jmcneill 	sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
    366   1.1  jmcneill 	    GPIO_PIN_INPUT);
    367   1.1  jmcneill 
    368   1.1  jmcneill 	sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
    369   1.1  jmcneill 	sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
    370   1.1  jmcneill 
    371  1.17  jmcneill 	sc->sc_non_removable = of_hasprop(phandle, "non-removable");
    372  1.17  jmcneill 	sc->sc_broken_cd = of_hasprop(phandle, "broken-cd");
    373  1.17  jmcneill 
    374  1.23  jmcneill 	if (of_getprop_uint32(phandle, "max-frequency", &sc->sc_max_frequency))
    375  1.23  jmcneill 		sc->sc_max_frequency = 52000000;
    376  1.23  jmcneill 
    377  1.14  jmcneill 	if (sunxi_mmc_dmabounce_setup(sc) != 0 ||
    378  1.14  jmcneill 	    sunxi_mmc_idma_setup(sc) != 0) {
    379   1.1  jmcneill 		aprint_error_dev(self, "failed to setup DMA\n");
    380   1.1  jmcneill 		return;
    381   1.1  jmcneill 	}
    382   1.1  jmcneill 
    383   1.1  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    384   1.1  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    385   1.1  jmcneill 		return;
    386   1.1  jmcneill 	}
    387   1.1  jmcneill 
    388   1.1  jmcneill 	sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
    389   1.1  jmcneill 	    sunxi_mmc_intr, sc);
    390   1.1  jmcneill 	if (sc->sc_ih == NULL) {
    391   1.1  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n",
    392   1.1  jmcneill 		    intrstr);
    393   1.1  jmcneill 		return;
    394   1.1  jmcneill 	}
    395   1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    396   1.1  jmcneill 
    397   1.1  jmcneill 	config_interrupts(self, sunxi_mmc_attach_i);
    398   1.1  jmcneill }
    399   1.1  jmcneill 
    400   1.1  jmcneill static int
    401  1.14  jmcneill sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *sc)
    402  1.14  jmcneill {
    403  1.14  jmcneill 	bus_dma_segment_t ds[1];
    404  1.14  jmcneill 	int error, rseg;
    405  1.14  jmcneill 
    406  1.14  jmcneill 	sc->sc_dmabounce_buflen = sunxi_mmc_host_maxblklen(sc);
    407  1.14  jmcneill 	error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
    408  1.14  jmcneill 	    sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
    409  1.14  jmcneill 	if (error)
    410  1.14  jmcneill 		return error;
    411  1.14  jmcneill 	error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
    412  1.14  jmcneill 	    &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
    413  1.14  jmcneill 	if (error)
    414  1.14  jmcneill 		goto free;
    415  1.14  jmcneill 	error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
    416  1.14  jmcneill 	    sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
    417  1.14  jmcneill 	if (error)
    418  1.14  jmcneill 		goto unmap;
    419  1.14  jmcneill 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
    420  1.14  jmcneill 	    sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
    421  1.14  jmcneill 	    BUS_DMA_WAITOK);
    422  1.14  jmcneill 	if (error)
    423  1.14  jmcneill 		goto destroy;
    424  1.14  jmcneill 	return 0;
    425  1.14  jmcneill 
    426  1.14  jmcneill destroy:
    427  1.14  jmcneill 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
    428  1.14  jmcneill unmap:
    429  1.14  jmcneill 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
    430  1.14  jmcneill 	    sc->sc_dmabounce_buflen);
    431  1.14  jmcneill free:
    432  1.14  jmcneill 	bus_dmamem_free(sc->sc_dmat, ds, rseg);
    433  1.14  jmcneill 	return error;
    434  1.14  jmcneill }
    435  1.14  jmcneill 
    436  1.14  jmcneill static int
    437   1.1  jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
    438   1.1  jmcneill {
    439   1.1  jmcneill 	int error;
    440   1.1  jmcneill 
    441   1.1  jmcneill 	sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
    442   1.1  jmcneill 	sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
    443   1.1  jmcneill 	    sc->sc_idma_ndesc;
    444   1.1  jmcneill 	error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
    445   1.1  jmcneill 	    sc->sc_idma_size, sc->sc_idma_segs, 1,
    446   1.1  jmcneill 	    &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
    447   1.1  jmcneill 	if (error)
    448   1.1  jmcneill 		return error;
    449   1.1  jmcneill 	error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
    450   1.1  jmcneill 	    sc->sc_idma_nsegs, sc->sc_idma_size,
    451   1.1  jmcneill 	    &sc->sc_idma_desc, BUS_DMA_WAITOK);
    452   1.1  jmcneill 	if (error)
    453   1.1  jmcneill 		goto free;
    454   1.1  jmcneill 	error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
    455   1.1  jmcneill 	    sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
    456   1.1  jmcneill 	if (error)
    457   1.1  jmcneill 		goto unmap;
    458   1.1  jmcneill 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
    459   1.1  jmcneill 	    sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
    460   1.1  jmcneill 	if (error)
    461   1.1  jmcneill 		goto destroy;
    462   1.1  jmcneill 	return 0;
    463   1.1  jmcneill 
    464   1.1  jmcneill destroy:
    465   1.1  jmcneill 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
    466   1.1  jmcneill unmap:
    467   1.1  jmcneill 	bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
    468   1.1  jmcneill free:
    469   1.1  jmcneill 	bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
    470   1.1  jmcneill 	return error;
    471   1.1  jmcneill }
    472   1.1  jmcneill 
    473   1.1  jmcneill static int
    474   1.3  jmcneill sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
    475   1.1  jmcneill {
    476   1.3  jmcneill 	const struct sunxi_mmc_delay *delays;
    477  1.24  jmcneill 	int error, timing = SUNXI_MMC_TIMING_400K;
    478   1.3  jmcneill 
    479  1.23  jmcneill 	if (sc->sc_config->delays) {
    480  1.23  jmcneill 		if (freq <= 400) {
    481  1.23  jmcneill 			timing = SUNXI_MMC_TIMING_400K;
    482  1.23  jmcneill 		} else if (freq <= 25000) {
    483  1.23  jmcneill 			timing = SUNXI_MMC_TIMING_25M;
    484  1.23  jmcneill 		} else if (freq <= 52000) {
    485  1.23  jmcneill 			if (ddr) {
    486  1.23  jmcneill 				timing = sc->sc_mmc_width == 8 ?
    487  1.23  jmcneill 				    SUNXI_MMC_TIMING_50M_DDR_8BIT :
    488  1.23  jmcneill 				    SUNXI_MMC_TIMING_50M_DDR;
    489  1.23  jmcneill 			} else {
    490  1.23  jmcneill 				timing = SUNXI_MMC_TIMING_50M;
    491  1.23  jmcneill 			}
    492  1.23  jmcneill 		} else
    493  1.23  jmcneill 			return EINVAL;
    494  1.23  jmcneill 	}
    495  1.23  jmcneill 	if (sc->sc_max_frequency) {
    496  1.23  jmcneill 		if (freq * 1000 > sc->sc_max_frequency)
    497  1.23  jmcneill 			return EINVAL;
    498  1.23  jmcneill 	}
    499   1.3  jmcneill 
    500   1.3  jmcneill 	error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
    501   1.3  jmcneill 	if (error != 0)
    502   1.3  jmcneill 		return error;
    503   1.3  jmcneill 
    504   1.7  jmcneill 	if (sc->sc_config->delays == NULL)
    505   1.7  jmcneill 		return 0;
    506   1.7  jmcneill 
    507   1.7  jmcneill 	delays = &sc->sc_config->delays[timing];
    508   1.7  jmcneill 
    509   1.3  jmcneill 	if (sc->sc_clk_sample) {
    510   1.3  jmcneill 		error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
    511   1.3  jmcneill 		if (error != 0)
    512   1.3  jmcneill 			return error;
    513   1.3  jmcneill 	}
    514   1.3  jmcneill 	if (sc->sc_clk_output) {
    515   1.3  jmcneill 		error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
    516   1.3  jmcneill 		if (error != 0)
    517   1.3  jmcneill 			return error;
    518   1.3  jmcneill 	}
    519   1.3  jmcneill 
    520   1.3  jmcneill 	return 0;
    521   1.1  jmcneill }
    522   1.1  jmcneill 
    523   1.1  jmcneill static void
    524   1.1  jmcneill sunxi_mmc_attach_i(device_t self)
    525   1.1  jmcneill {
    526   1.1  jmcneill 	struct sunxi_mmc_softc *sc = device_private(self);
    527  1.23  jmcneill 	const u_int flags = sc->sc_config->flags;
    528   1.1  jmcneill 	struct sdmmcbus_attach_args saa;
    529   1.1  jmcneill 	uint32_t width;
    530   1.1  jmcneill 
    531  1.12  jmcneill 	if (sc->sc_pwrseq)
    532  1.12  jmcneill 		fdtbus_mmc_pwrseq_pre_power_on(sc->sc_pwrseq);
    533  1.12  jmcneill 
    534   1.1  jmcneill 	sunxi_mmc_host_reset(sc);
    535   1.1  jmcneill 	sunxi_mmc_bus_width(sc, 1);
    536   1.3  jmcneill 	sunxi_mmc_set_clock(sc, 400, false);
    537   1.1  jmcneill 
    538  1.12  jmcneill 	if (sc->sc_pwrseq)
    539  1.12  jmcneill 		fdtbus_mmc_pwrseq_post_power_on(sc->sc_pwrseq);
    540  1.12  jmcneill 
    541   1.1  jmcneill 	if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
    542   1.1  jmcneill 		width = 4;
    543   1.1  jmcneill 
    544   1.1  jmcneill 	memset(&saa, 0, sizeof(saa));
    545   1.1  jmcneill 	saa.saa_busname = "sdmmc";
    546   1.1  jmcneill 	saa.saa_sct = &sunxi_mmc_chip_functions;
    547   1.1  jmcneill 	saa.saa_sch = sc;
    548   1.1  jmcneill 	saa.saa_dmat = sc->sc_dmat;
    549   1.1  jmcneill 	saa.saa_clkmin = 400;
    550  1.23  jmcneill 	saa.saa_clkmax = sc->sc_max_frequency / 1000;
    551   1.1  jmcneill 	saa.saa_caps = SMC_CAPS_DMA |
    552   1.1  jmcneill 		       SMC_CAPS_MULTI_SEG_DMA |
    553   1.1  jmcneill 		       SMC_CAPS_AUTO_STOP |
    554   1.1  jmcneill 		       SMC_CAPS_SD_HIGHSPEED |
    555   1.2  jmcneill 		       SMC_CAPS_MMC_HIGHSPEED |
    556   1.2  jmcneill 		       SMC_CAPS_POLLING;
    557  1.25  jmcneill 
    558  1.25  jmcneill 	if (sc->sc_config->delays || (flags & SUNXI_MMC_FLAG_NEW_TIMINGS))
    559  1.25  jmcneill 		saa.saa_caps |= SMC_CAPS_MMC_DDR52;
    560  1.25  jmcneill 
    561  1.23  jmcneill 	if (flags & SUNXI_MMC_FLAG_HS200)
    562  1.23  jmcneill 		saa.saa_caps |= SMC_CAPS_MMC_HS200;
    563  1.25  jmcneill 
    564   1.1  jmcneill 	if (width == 4)
    565   1.1  jmcneill 		saa.saa_caps |= SMC_CAPS_4BIT_MODE;
    566   1.1  jmcneill 	if (width == 8)
    567   1.1  jmcneill 		saa.saa_caps |= SMC_CAPS_8BIT_MODE;
    568   1.1  jmcneill 
    569   1.1  jmcneill 	if (sc->sc_gpio_cd)
    570   1.1  jmcneill 		saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
    571   1.1  jmcneill 
    572   1.1  jmcneill 	sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
    573   1.1  jmcneill }
    574   1.1  jmcneill 
    575   1.1  jmcneill static int
    576   1.1  jmcneill sunxi_mmc_intr(void *priv)
    577   1.1  jmcneill {
    578   1.1  jmcneill 	struct sunxi_mmc_softc *sc = priv;
    579  1.22  jmcneill 	uint32_t idst, rint, imask;
    580   1.1  jmcneill 
    581   1.1  jmcneill 	mutex_enter(&sc->sc_intr_lock);
    582   1.1  jmcneill 	idst = MMC_READ(sc, SUNXI_MMC_IDST);
    583   1.1  jmcneill 	rint = MMC_READ(sc, SUNXI_MMC_RINT);
    584  1.11  jmcneill 	if (!idst && !rint) {
    585   1.1  jmcneill 		mutex_exit(&sc->sc_intr_lock);
    586   1.1  jmcneill 		return 0;
    587   1.1  jmcneill 	}
    588   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
    589  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_RINT, rint & ~SUNXI_MMC_INT_SDIO_INT);
    590   1.1  jmcneill 
    591  1.13  jmcneill 	DPRINTF(sc->sc_dev, "mmc intr idst=%08X rint=%08X\n",
    592  1.11  jmcneill 	    idst, rint);
    593   1.1  jmcneill 
    594  1.11  jmcneill 	if (idst != 0) {
    595  1.22  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_IDIE, 0);
    596   1.1  jmcneill 		sc->sc_idma_idst |= idst;
    597   1.1  jmcneill 		cv_broadcast(&sc->sc_idst_cv);
    598   1.1  jmcneill 	}
    599   1.1  jmcneill 
    600  1.11  jmcneill 	if ((rint & ~SUNXI_MMC_INT_SDIO_INT) != 0) {
    601  1.22  jmcneill 		imask = MMC_READ(sc, SUNXI_MMC_IMASK);
    602  1.22  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~SUNXI_MMC_INT_SDIO_INT);
    603  1.11  jmcneill 		sc->sc_intr_rint |= (rint & ~SUNXI_MMC_INT_SDIO_INT);
    604   1.1  jmcneill 		cv_broadcast(&sc->sc_intr_cv);
    605   1.1  jmcneill 	}
    606   1.1  jmcneill 
    607  1.11  jmcneill 	if ((rint & SUNXI_MMC_INT_SDIO_INT) != 0) {
    608  1.11  jmcneill 		sdmmc_card_intr(sc->sc_sdmmc_dev);
    609  1.11  jmcneill 	}
    610  1.11  jmcneill 
    611   1.1  jmcneill 	mutex_exit(&sc->sc_intr_lock);
    612   1.1  jmcneill 
    613   1.1  jmcneill 	return 1;
    614   1.1  jmcneill }
    615   1.1  jmcneill 
    616   1.1  jmcneill static int
    617   1.2  jmcneill sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
    618   1.2  jmcneill     int timeout, bool poll)
    619   1.1  jmcneill {
    620   1.1  jmcneill 	int retry;
    621   1.1  jmcneill 	int error;
    622   1.1  jmcneill 
    623   1.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_intr_lock));
    624   1.1  jmcneill 
    625   1.1  jmcneill 	if (sc->sc_intr_rint & mask)
    626   1.1  jmcneill 		return 0;
    627   1.1  jmcneill 
    628   1.2  jmcneill 	if (poll)
    629   1.2  jmcneill 		retry = timeout / hz * 1000;
    630   1.2  jmcneill 	else
    631   1.2  jmcneill 		retry = timeout / hz;
    632   1.1  jmcneill 
    633   1.1  jmcneill 	while (retry > 0) {
    634   1.2  jmcneill 		if (poll) {
    635   1.2  jmcneill 			sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
    636   1.2  jmcneill 		} else {
    637   1.2  jmcneill 			error = cv_timedwait(&sc->sc_intr_cv,
    638   1.2  jmcneill 			    &sc->sc_intr_lock, hz);
    639   1.2  jmcneill 			if (error && error != EWOULDBLOCK)
    640   1.2  jmcneill 				return error;
    641   1.2  jmcneill 		}
    642   1.1  jmcneill 		if (sc->sc_intr_rint & mask)
    643   1.1  jmcneill 			return 0;
    644   1.2  jmcneill 		if (poll)
    645   1.2  jmcneill 			delay(1000);
    646   1.1  jmcneill 		--retry;
    647   1.1  jmcneill 	}
    648   1.1  jmcneill 
    649   1.1  jmcneill 	return ETIMEDOUT;
    650   1.1  jmcneill }
    651   1.1  jmcneill 
    652   1.1  jmcneill static int
    653   1.1  jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
    654   1.1  jmcneill {
    655   1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    656  1.22  jmcneill 	uint32_t gctrl;
    657   1.1  jmcneill 	int retry = 1000;
    658   1.1  jmcneill 
    659  1.13  jmcneill 	DPRINTF(sc->sc_dev, "host reset\n");
    660   1.1  jmcneill 
    661  1.22  jmcneill 	gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
    662  1.22  jmcneill 	gctrl |= SUNXI_MMC_GCTRL_RESET;
    663  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
    664   1.1  jmcneill 	while (--retry > 0) {
    665   1.1  jmcneill 		if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
    666   1.1  jmcneill 			break;
    667   1.1  jmcneill 		delay(100);
    668   1.1  jmcneill 	}
    669   1.1  jmcneill 
    670   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
    671   1.1  jmcneill 
    672  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IMASK, 0);
    673  1.22  jmcneill 
    674  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffffffff);
    675   1.1  jmcneill 
    676  1.22  jmcneill 	gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
    677  1.22  jmcneill 	gctrl |= SUNXI_MMC_GCTRL_INTEN;
    678  1.22  jmcneill 	gctrl &= ~SUNXI_MMC_GCTRL_WAIT_MEM_ACCESS_DONE;
    679  1.22  jmcneill 	gctrl &= ~SUNXI_MMC_GCTRL_ACCESS_BY_AHB;
    680  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
    681   1.1  jmcneill 
    682   1.1  jmcneill 	return 0;
    683   1.1  jmcneill }
    684   1.1  jmcneill 
    685   1.1  jmcneill static uint32_t
    686   1.1  jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
    687   1.1  jmcneill {
    688   1.1  jmcneill 	return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
    689   1.1  jmcneill }
    690   1.1  jmcneill 
    691   1.1  jmcneill static int
    692   1.1  jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
    693   1.1  jmcneill {
    694   1.1  jmcneill 	return 8192;
    695   1.1  jmcneill }
    696   1.1  jmcneill 
    697   1.1  jmcneill static int
    698   1.1  jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
    699   1.1  jmcneill {
    700   1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    701   1.1  jmcneill 
    702  1.17  jmcneill 	if (sc->sc_non_removable || sc->sc_broken_cd) {
    703  1.17  jmcneill 		/*
    704  1.17  jmcneill 		 * Non-removable or broken card detect flag set in
    705  1.17  jmcneill 		 * DT, assume always present
    706  1.17  jmcneill 		 */
    707  1.17  jmcneill 		return 1;
    708  1.17  jmcneill 	} else if (sc->sc_gpio_cd != NULL) {
    709  1.17  jmcneill 		/* Use card detect GPIO */
    710   1.1  jmcneill 		int v = 0, i;
    711   1.1  jmcneill 		for (i = 0; i < 5; i++) {
    712   1.1  jmcneill 			v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
    713   1.1  jmcneill 			    sc->sc_gpio_cd_inverted);
    714   1.1  jmcneill 			delay(1000);
    715   1.1  jmcneill 		}
    716   1.1  jmcneill 		if (v == 5)
    717   1.1  jmcneill 			sc->sc_mmc_present = 0;
    718   1.1  jmcneill 		else if (v == 0)
    719   1.1  jmcneill 			sc->sc_mmc_present = 1;
    720   1.1  jmcneill 		return sc->sc_mmc_present;
    721  1.17  jmcneill 	} else {
    722  1.17  jmcneill 		/* Use CARD_PRESENT field of SD_STATUS register */
    723  1.17  jmcneill 		const uint32_t present = MMC_READ(sc, SUNXI_MMC_STATUS) &
    724  1.17  jmcneill 		    SUNXI_MMC_STATUS_CARD_PRESENT;
    725  1.17  jmcneill 		return present != 0;
    726   1.1  jmcneill 	}
    727   1.1  jmcneill }
    728   1.1  jmcneill 
    729   1.1  jmcneill static int
    730   1.1  jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
    731   1.1  jmcneill {
    732   1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    733   1.1  jmcneill 
    734   1.1  jmcneill 	if (sc->sc_gpio_wp == NULL) {
    735   1.1  jmcneill 		return 0;	/* no write protect pin, assume rw */
    736   1.1  jmcneill 	} else {
    737   1.1  jmcneill 		return fdtbus_gpio_read(sc->sc_gpio_wp) ^
    738   1.1  jmcneill 		    sc->sc_gpio_wp_inverted;
    739   1.1  jmcneill 	}
    740   1.1  jmcneill }
    741   1.1  jmcneill 
    742   1.1  jmcneill static int
    743   1.1  jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
    744   1.1  jmcneill {
    745   1.1  jmcneill 	return 0;
    746   1.1  jmcneill }
    747   1.1  jmcneill 
    748   1.1  jmcneill static int
    749   1.1  jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
    750   1.1  jmcneill {
    751   1.1  jmcneill 	uint32_t cmd;
    752   1.1  jmcneill 	int retry;
    753   1.1  jmcneill 
    754  1.13  jmcneill 	DPRINTF(sc->sc_dev, "update clock\n");
    755   1.1  jmcneill 
    756   1.1  jmcneill 	cmd = SUNXI_MMC_CMD_START |
    757   1.1  jmcneill 	      SUNXI_MMC_CMD_UPCLK_ONLY |
    758   1.1  jmcneill 	      SUNXI_MMC_CMD_WAIT_PRE_OVER;
    759   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
    760   1.1  jmcneill 	retry = 0xfffff;
    761   1.1  jmcneill 	while (--retry > 0) {
    762   1.1  jmcneill 		if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
    763   1.1  jmcneill 			break;
    764   1.1  jmcneill 		delay(10);
    765   1.1  jmcneill 	}
    766   1.1  jmcneill 
    767   1.1  jmcneill 	if (retry == 0) {
    768   1.1  jmcneill 		aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
    769  1.13  jmcneill 		DPRINTF(sc->sc_dev, "GCTRL: 0x%08x\n",
    770   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_GCTRL));
    771  1.13  jmcneill 		DPRINTF(sc->sc_dev, "CLKCR: 0x%08x\n",
    772   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_CLKCR));
    773  1.13  jmcneill 		DPRINTF(sc->sc_dev, "TIMEOUT: 0x%08x\n",
    774   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_TIMEOUT));
    775  1.13  jmcneill 		DPRINTF(sc->sc_dev, "WIDTH: 0x%08x\n",
    776   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_WIDTH));
    777  1.13  jmcneill 		DPRINTF(sc->sc_dev, "CMD: 0x%08x\n",
    778   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_CMD));
    779  1.13  jmcneill 		DPRINTF(sc->sc_dev, "MINT: 0x%08x\n",
    780   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_MINT));
    781  1.13  jmcneill 		DPRINTF(sc->sc_dev, "RINT: 0x%08x\n",
    782   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_RINT));
    783  1.13  jmcneill 		DPRINTF(sc->sc_dev, "STATUS: 0x%08x\n",
    784   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_STATUS));
    785   1.1  jmcneill 		return ETIMEDOUT;
    786   1.1  jmcneill 	}
    787   1.1  jmcneill 
    788   1.1  jmcneill 	return 0;
    789   1.1  jmcneill }
    790   1.1  jmcneill 
    791   1.1  jmcneill static int
    792   1.3  jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
    793   1.1  jmcneill {
    794   1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    795   1.7  jmcneill 	uint32_t clkcr, gctrl, ntsr;
    796   1.7  jmcneill 	const u_int flags = sc->sc_config->flags;
    797   1.1  jmcneill 
    798   1.1  jmcneill 	clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
    799   1.1  jmcneill 	if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
    800   1.1  jmcneill 		clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
    801   1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
    802   1.7  jmcneill 			clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
    803   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    804   1.1  jmcneill 		if (sunxi_mmc_update_clock(sc) != 0)
    805   1.1  jmcneill 			return 1;
    806   1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
    807   1.7  jmcneill 			clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
    808   1.7  jmcneill 			clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
    809   1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    810   1.7  jmcneill 		}
    811   1.1  jmcneill 	}
    812   1.1  jmcneill 
    813   1.1  jmcneill 	if (freq) {
    814   1.1  jmcneill 
    815   1.1  jmcneill 		clkcr &= ~SUNXI_MMC_CLKCR_DIV;
    816   1.3  jmcneill 		clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
    817   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    818   1.7  jmcneill 
    819   1.7  jmcneill 		if (flags & SUNXI_MMC_FLAG_NEW_TIMINGS) {
    820   1.7  jmcneill 			ntsr = MMC_READ(sc, SUNXI_MMC_NTSR);
    821   1.7  jmcneill 			ntsr |= SUNXI_MMC_NTSR_MODE_SELECT;
    822   1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_NTSR, ntsr);
    823   1.7  jmcneill 		}
    824   1.7  jmcneill 
    825   1.7  jmcneill 		if (flags & SUNXI_MMC_FLAG_CALIB_REG)
    826   1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_SAMP_DL, SUNXI_MMC_SAMP_DL_SW_EN);
    827   1.7  jmcneill 
    828   1.1  jmcneill 		if (sunxi_mmc_update_clock(sc) != 0)
    829   1.1  jmcneill 			return 1;
    830   1.1  jmcneill 
    831   1.3  jmcneill 		gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
    832   1.3  jmcneill 		if (ddr)
    833   1.3  jmcneill 			gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
    834   1.3  jmcneill 		else
    835   1.3  jmcneill 			gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
    836   1.3  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
    837   1.3  jmcneill 
    838   1.3  jmcneill 		if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
    839   1.1  jmcneill 			return 1;
    840   1.1  jmcneill 
    841   1.1  jmcneill 		clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
    842   1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
    843   1.7  jmcneill 			clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
    844   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    845   1.1  jmcneill 		if (sunxi_mmc_update_clock(sc) != 0)
    846   1.1  jmcneill 			return 1;
    847   1.7  jmcneill 		if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
    848   1.7  jmcneill 			clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
    849   1.7  jmcneill 			clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
    850   1.7  jmcneill 			MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
    851   1.7  jmcneill 		}
    852   1.1  jmcneill 	}
    853   1.1  jmcneill 
    854   1.1  jmcneill 	return 0;
    855   1.1  jmcneill }
    856   1.1  jmcneill 
    857   1.1  jmcneill static int
    858   1.1  jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
    859   1.1  jmcneill {
    860   1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    861   1.1  jmcneill 
    862  1.13  jmcneill 	DPRINTF(sc->sc_dev, "width = %d\n", width);
    863   1.1  jmcneill 
    864   1.1  jmcneill 	switch (width) {
    865   1.1  jmcneill 	case 1:
    866   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
    867   1.1  jmcneill 		break;
    868   1.1  jmcneill 	case 4:
    869   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
    870   1.1  jmcneill 		break;
    871   1.1  jmcneill 	case 8:
    872   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
    873   1.1  jmcneill 		break;
    874   1.1  jmcneill 	default:
    875   1.1  jmcneill 		return 1;
    876   1.1  jmcneill 	}
    877   1.1  jmcneill 
    878   1.1  jmcneill 	sc->sc_mmc_width = width;
    879   1.1  jmcneill 
    880   1.1  jmcneill 	return 0;
    881   1.1  jmcneill }
    882   1.1  jmcneill 
    883   1.1  jmcneill static int
    884   1.1  jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
    885   1.1  jmcneill {
    886   1.1  jmcneill 	return -1;
    887   1.1  jmcneill }
    888   1.1  jmcneill 
    889   1.1  jmcneill static int
    890   1.3  jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
    891   1.3  jmcneill {
    892   1.3  jmcneill 	struct sunxi_mmc_softc *sc = sch;
    893   1.3  jmcneill 	u_int uvol;
    894   1.3  jmcneill 	int error;
    895   1.3  jmcneill 
    896   1.3  jmcneill 	if (sc->sc_reg_vqmmc == NULL)
    897   1.3  jmcneill 		return 0;
    898   1.3  jmcneill 
    899   1.3  jmcneill 	switch (signal_voltage) {
    900   1.3  jmcneill 	case SDMMC_SIGNAL_VOLTAGE_330:
    901   1.3  jmcneill 		uvol = 3300000;
    902   1.3  jmcneill 		break;
    903   1.3  jmcneill 	case SDMMC_SIGNAL_VOLTAGE_180:
    904   1.3  jmcneill 		uvol = 1800000;
    905   1.3  jmcneill 		break;
    906   1.3  jmcneill 	default:
    907   1.3  jmcneill 		return EINVAL;
    908   1.3  jmcneill 	}
    909   1.3  jmcneill 
    910   1.3  jmcneill 	error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
    911   1.3  jmcneill 	if (error != 0)
    912   1.3  jmcneill 		return error;
    913   1.3  jmcneill 
    914   1.3  jmcneill 	return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
    915   1.3  jmcneill }
    916   1.3  jmcneill 
    917   1.3  jmcneill static int
    918  1.23  jmcneill sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t sch, int timing)
    919  1.23  jmcneill {
    920  1.23  jmcneill 	switch (timing) {
    921  1.23  jmcneill 	case SDMMC_TIMING_MMC_HS200:
    922  1.23  jmcneill 		break;
    923  1.23  jmcneill 	default:
    924  1.23  jmcneill 		return EINVAL;
    925  1.23  jmcneill 	}
    926  1.23  jmcneill 
    927  1.23  jmcneill 	return 0;
    928  1.23  jmcneill }
    929  1.23  jmcneill 
    930  1.23  jmcneill static int
    931   1.1  jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
    932   1.1  jmcneill {
    933   1.1  jmcneill 	struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
    934   1.1  jmcneill 	bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
    935  1.14  jmcneill 	bus_dmamap_t map;
    936   1.1  jmcneill 	bus_size_t off;
    937   1.1  jmcneill 	int desc, resid, seg;
    938   1.1  jmcneill 	uint32_t val;
    939   1.1  jmcneill 
    940  1.14  jmcneill 	/*
    941  1.14  jmcneill 	 * If the command includes a dma map use it, otherwise we need to
    942  1.14  jmcneill 	 * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
    943  1.14  jmcneill 	 */
    944  1.14  jmcneill 	if (cmd->c_dmamap) {
    945  1.14  jmcneill 		map = cmd->c_dmamap;
    946  1.14  jmcneill 	} else {
    947  1.14  jmcneill 		if (cmd->c_datalen > sc->sc_dmabounce_buflen)
    948  1.14  jmcneill 			return E2BIG;
    949  1.14  jmcneill 		map = sc->sc_dmabounce_map;
    950  1.14  jmcneill 
    951  1.15  jmcneill 		if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
    952  1.15  jmcneill 			memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
    953  1.15  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
    954  1.15  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
    955  1.15  jmcneill 		} else {
    956  1.14  jmcneill 			memcpy(sc->sc_dmabounce_buf, cmd->c_data,
    957  1.14  jmcneill 			    cmd->c_datalen);
    958  1.14  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
    959  1.14  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
    960  1.14  jmcneill 		}
    961  1.14  jmcneill 	}
    962  1.14  jmcneill 
    963   1.1  jmcneill 	desc = 0;
    964  1.14  jmcneill 	for (seg = 0; seg < map->dm_nsegs; seg++) {
    965  1.14  jmcneill 		bus_addr_t paddr = map->dm_segs[seg].ds_addr;
    966  1.14  jmcneill 		bus_size_t len = map->dm_segs[seg].ds_len;
    967   1.1  jmcneill 		resid = min(len, cmd->c_resid);
    968   1.1  jmcneill 		off = 0;
    969   1.1  jmcneill 		while (resid > 0) {
    970   1.1  jmcneill 			if (desc == sc->sc_idma_ndesc)
    971   1.1  jmcneill 				break;
    972   1.7  jmcneill 			len = min(sc->sc_config->idma_xferlen, resid);
    973  1.26  jmcneill 			dma[desc].dma_buf_size = htole32(len);
    974   1.1  jmcneill 			dma[desc].dma_buf_addr = htole32(paddr + off);
    975   1.1  jmcneill 			dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
    976   1.1  jmcneill 					       SUNXI_MMC_IDMA_CONFIG_OWN);
    977   1.1  jmcneill 			cmd->c_resid -= len;
    978   1.1  jmcneill 			resid -= len;
    979   1.1  jmcneill 			off += len;
    980   1.1  jmcneill 			if (desc == 0) {
    981   1.1  jmcneill 				dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
    982   1.1  jmcneill 			}
    983   1.1  jmcneill 			if (cmd->c_resid == 0) {
    984   1.1  jmcneill 				dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
    985   1.1  jmcneill 				dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
    986   1.1  jmcneill 				dma[desc].dma_next = 0;
    987   1.1  jmcneill 			} else {
    988   1.1  jmcneill 				dma[desc].dma_config |=
    989   1.1  jmcneill 				    htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
    990   1.1  jmcneill 				dma[desc].dma_next = htole32(
    991   1.1  jmcneill 				    desc_paddr + ((desc+1) *
    992   1.1  jmcneill 				    sizeof(struct sunxi_mmc_idma_descriptor)));
    993   1.1  jmcneill 			}
    994   1.1  jmcneill 			++desc;
    995   1.1  jmcneill 		}
    996   1.1  jmcneill 	}
    997   1.1  jmcneill 	if (desc == sc->sc_idma_ndesc) {
    998   1.1  jmcneill 		aprint_error_dev(sc->sc_dev,
    999  1.21       ryo 		    "not enough descriptors for %d byte transfer! "
   1000  1.21       ryo 		    "there are %u segments with a max xfer length of %u\n",
   1001  1.21       ryo 		    cmd->c_datalen, map->dm_nsegs, sc->sc_config->idma_xferlen);
   1002   1.1  jmcneill 		return EIO;
   1003   1.1  jmcneill 	}
   1004   1.1  jmcneill 
   1005   1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
   1006   1.1  jmcneill 	    sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
   1007   1.1  jmcneill 
   1008   1.1  jmcneill 	sc->sc_idma_idst = 0;
   1009   1.1  jmcneill 
   1010  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
   1011  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_config->dma_ftrglevel);
   1012  1.22  jmcneill 
   1013   1.1  jmcneill 	val = MMC_READ(sc, SUNXI_MMC_GCTRL);
   1014   1.1  jmcneill 	val |= SUNXI_MMC_GCTRL_DMAEN;
   1015   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
   1016   1.1  jmcneill 	val |= SUNXI_MMC_GCTRL_DMARESET;
   1017   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
   1018  1.22  jmcneill 
   1019   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
   1020  1.14  jmcneill 	if (ISSET(cmd->c_flags, SCF_CMD_READ))
   1021  1.22  jmcneill 		val = SUNXI_MMC_IDST_RECEIVE_INT;
   1022   1.1  jmcneill 	else
   1023  1.22  jmcneill 		val = 0;
   1024   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
   1025  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_DMAC,
   1026  1.22  jmcneill 	    SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
   1027   1.1  jmcneill 
   1028   1.1  jmcneill 	return 0;
   1029   1.1  jmcneill }
   1030   1.1  jmcneill 
   1031   1.1  jmcneill static void
   1032  1.14  jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
   1033   1.1  jmcneill {
   1034  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_DMAC, 0);
   1035  1.22  jmcneill 
   1036   1.1  jmcneill 	bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
   1037   1.1  jmcneill 	    sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
   1038  1.14  jmcneill 
   1039  1.14  jmcneill 	if (cmd->c_dmamap == NULL) {
   1040  1.14  jmcneill 		if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
   1041  1.14  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
   1042  1.15  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
   1043  1.14  jmcneill 			memcpy(cmd->c_data, sc->sc_dmabounce_buf,
   1044  1.14  jmcneill 			    cmd->c_datalen);
   1045  1.14  jmcneill 		} else {
   1046  1.14  jmcneill 			bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
   1047  1.15  jmcneill 			    0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
   1048  1.14  jmcneill 		}
   1049  1.14  jmcneill 	}
   1050   1.1  jmcneill }
   1051   1.1  jmcneill 
   1052   1.1  jmcneill static void
   1053   1.1  jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
   1054   1.1  jmcneill {
   1055   1.1  jmcneill 	struct sunxi_mmc_softc *sc = sch;
   1056   1.1  jmcneill 	uint32_t cmdval = SUNXI_MMC_CMD_START;
   1057  1.22  jmcneill 	uint32_t imask, oimask;
   1058   1.2  jmcneill 	const bool poll = (cmd->c_flags & SCF_POLL) != 0;
   1059   1.1  jmcneill 	int retry;
   1060   1.1  jmcneill 
   1061  1.13  jmcneill 	DPRINTF(sc->sc_dev,
   1062   1.2  jmcneill 	    "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
   1063   1.1  jmcneill 	    cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
   1064   1.2  jmcneill 	    cmd->c_blklen, poll);
   1065   1.1  jmcneill 
   1066   1.1  jmcneill 	mutex_enter(&sc->sc_intr_lock);
   1067   1.1  jmcneill 
   1068   1.1  jmcneill 	if (cmd->c_opcode == 0)
   1069   1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
   1070   1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_PRESENT)
   1071   1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_RSP_EXP;
   1072   1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_136)
   1073   1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_LONG_RSP;
   1074   1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_CRC)
   1075   1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
   1076   1.1  jmcneill 
   1077  1.22  jmcneill 	imask = oimask = MMC_READ(sc, SUNXI_MMC_IMASK);
   1078  1.22  jmcneill 	imask |= SUNXI_MMC_INT_ERROR;
   1079  1.22  jmcneill 
   1080   1.1  jmcneill 	if (cmd->c_datalen > 0) {
   1081   1.1  jmcneill 		unsigned int nblks;
   1082   1.1  jmcneill 
   1083   1.1  jmcneill 		cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
   1084   1.1  jmcneill 		if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
   1085   1.1  jmcneill 			cmdval |= SUNXI_MMC_CMD_WRITE;
   1086   1.1  jmcneill 		}
   1087   1.1  jmcneill 
   1088   1.1  jmcneill 		nblks = cmd->c_datalen / cmd->c_blklen;
   1089   1.1  jmcneill 		if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
   1090   1.1  jmcneill 			++nblks;
   1091   1.1  jmcneill 
   1092   1.1  jmcneill 		if (nblks > 1) {
   1093   1.1  jmcneill 			cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
   1094  1.22  jmcneill 			imask |= SUNXI_MMC_INT_AUTO_CMD_DONE;
   1095  1.22  jmcneill 		} else {
   1096  1.22  jmcneill 			imask |= SUNXI_MMC_INT_DATA_OVER;
   1097   1.1  jmcneill 		}
   1098   1.1  jmcneill 
   1099   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
   1100   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
   1101  1.22  jmcneill 	} else {
   1102  1.22  jmcneill 		imask |= SUNXI_MMC_INT_CMD_DONE;
   1103   1.1  jmcneill 	}
   1104   1.1  jmcneill 
   1105  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
   1106  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffff);
   1107  1.22  jmcneill 
   1108   1.1  jmcneill 	sc->sc_intr_rint = 0;
   1109   1.1  jmcneill 
   1110   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_A12A,
   1111   1.1  jmcneill 	    (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
   1112   1.1  jmcneill 
   1113   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
   1114   1.1  jmcneill 
   1115  1.13  jmcneill 	DPRINTF(sc->sc_dev, "cmdval = %08x\n", cmdval);
   1116   1.1  jmcneill 
   1117   1.1  jmcneill 	if (cmd->c_datalen == 0) {
   1118   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
   1119   1.1  jmcneill 	} else {
   1120   1.1  jmcneill 		cmd->c_resid = cmd->c_datalen;
   1121   1.1  jmcneill 		cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
   1122   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
   1123  1.22  jmcneill 		if (cmd->c_error == 0 && ISSET(cmd->c_flags, SCF_CMD_READ)) {
   1124  1.22  jmcneill 			const uint32_t idst_mask = SUNXI_MMC_IDST_RECEIVE_INT;
   1125  1.22  jmcneill 
   1126   1.1  jmcneill 			retry = 10;
   1127   1.1  jmcneill 			while ((sc->sc_idma_idst & idst_mask) == 0) {
   1128   1.1  jmcneill 				if (retry-- == 0) {
   1129   1.1  jmcneill 					cmd->c_error = ETIMEDOUT;
   1130   1.1  jmcneill 					break;
   1131   1.1  jmcneill 				}
   1132   1.1  jmcneill 				cv_timedwait(&sc->sc_idst_cv,
   1133   1.1  jmcneill 				    &sc->sc_intr_lock, hz);
   1134   1.1  jmcneill 			}
   1135   1.1  jmcneill 		}
   1136   1.1  jmcneill 	}
   1137   1.1  jmcneill 
   1138   1.1  jmcneill 	cmd->c_error = sunxi_mmc_wait_rint(sc,
   1139   1.2  jmcneill 	    SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
   1140   1.1  jmcneill 	if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
   1141   1.1  jmcneill 		if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
   1142   1.1  jmcneill 			cmd->c_error = ETIMEDOUT;
   1143   1.1  jmcneill 		} else {
   1144   1.1  jmcneill 			cmd->c_error = EIO;
   1145   1.1  jmcneill 		}
   1146   1.1  jmcneill 	}
   1147   1.1  jmcneill 	if (cmd->c_error) {
   1148  1.13  jmcneill 		DPRINTF(sc->sc_dev,
   1149   1.1  jmcneill 		    "cmd failed, error %d\n", cmd->c_error);
   1150   1.1  jmcneill 		goto done;
   1151   1.1  jmcneill 	}
   1152   1.1  jmcneill 
   1153   1.1  jmcneill 	if (cmd->c_datalen > 0) {
   1154  1.22  jmcneill 		sunxi_mmc_dma_complete(sc, cmd);
   1155  1.22  jmcneill 
   1156   1.1  jmcneill 		cmd->c_error = sunxi_mmc_wait_rint(sc,
   1157   1.1  jmcneill 		    SUNXI_MMC_INT_ERROR|
   1158   1.1  jmcneill 		    SUNXI_MMC_INT_AUTO_CMD_DONE|
   1159   1.1  jmcneill 		    SUNXI_MMC_INT_DATA_OVER,
   1160   1.2  jmcneill 		    hz*10, poll);
   1161   1.1  jmcneill 		if (cmd->c_error == 0 &&
   1162   1.1  jmcneill 		    (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
   1163   1.1  jmcneill 			cmd->c_error = ETIMEDOUT;
   1164   1.1  jmcneill 		}
   1165   1.1  jmcneill 		if (cmd->c_error) {
   1166  1.13  jmcneill 			DPRINTF(sc->sc_dev,
   1167   1.1  jmcneill 			    "data timeout, rint = %08x\n",
   1168   1.1  jmcneill 			    sc->sc_intr_rint);
   1169   1.1  jmcneill 			cmd->c_error = ETIMEDOUT;
   1170   1.1  jmcneill 			goto done;
   1171   1.1  jmcneill 		}
   1172   1.1  jmcneill 	}
   1173   1.1  jmcneill 
   1174   1.1  jmcneill 	if (cmd->c_flags & SCF_RSP_PRESENT) {
   1175   1.1  jmcneill 		if (cmd->c_flags & SCF_RSP_136) {
   1176   1.1  jmcneill 			cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
   1177   1.1  jmcneill 			cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
   1178   1.1  jmcneill 			cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
   1179   1.1  jmcneill 			cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
   1180   1.1  jmcneill 			if (cmd->c_flags & SCF_RSP_CRC) {
   1181   1.1  jmcneill 				cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
   1182   1.1  jmcneill 				    (cmd->c_resp[1] << 24);
   1183   1.1  jmcneill 				cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
   1184   1.1  jmcneill 				    (cmd->c_resp[2] << 24);
   1185   1.1  jmcneill 				cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
   1186   1.1  jmcneill 				    (cmd->c_resp[3] << 24);
   1187   1.1  jmcneill 				cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
   1188   1.1  jmcneill 			}
   1189   1.1  jmcneill 		} else {
   1190   1.1  jmcneill 			cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
   1191   1.1  jmcneill 		}
   1192   1.1  jmcneill 	}
   1193   1.1  jmcneill 
   1194   1.1  jmcneill done:
   1195   1.1  jmcneill 	cmd->c_flags |= SCF_ITSDONE;
   1196  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IMASK, oimask);
   1197  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffff);
   1198  1.22  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IDST, 0x337);
   1199   1.1  jmcneill 	mutex_exit(&sc->sc_intr_lock);
   1200   1.1  jmcneill 
   1201   1.1  jmcneill 	if (cmd->c_error) {
   1202  1.13  jmcneill 		DPRINTF(sc->sc_dev, "i/o error %d\n", cmd->c_error);
   1203   1.1  jmcneill 		MMC_WRITE(sc, SUNXI_MMC_GCTRL,
   1204   1.1  jmcneill 		    MMC_READ(sc, SUNXI_MMC_GCTRL) |
   1205   1.1  jmcneill 		      SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
   1206   1.1  jmcneill 		for (retry = 0; retry < 1000; retry++) {
   1207   1.1  jmcneill 			if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
   1208   1.1  jmcneill 				break;
   1209   1.1  jmcneill 			delay(10);
   1210   1.1  jmcneill 		}
   1211   1.1  jmcneill 		sunxi_mmc_update_clock(sc);
   1212   1.1  jmcneill 	}
   1213   1.1  jmcneill 
   1214   1.1  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_GCTRL,
   1215   1.1  jmcneill 	    MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
   1216   1.1  jmcneill }
   1217   1.1  jmcneill 
   1218   1.1  jmcneill static void
   1219   1.1  jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
   1220   1.1  jmcneill {
   1221  1.11  jmcneill 	struct sunxi_mmc_softc *sc = sch;
   1222  1.11  jmcneill 	uint32_t imask;
   1223  1.11  jmcneill 
   1224  1.11  jmcneill 	imask = MMC_READ(sc, SUNXI_MMC_IMASK);
   1225  1.11  jmcneill 	if (enable)
   1226  1.11  jmcneill 		imask |= SUNXI_MMC_INT_SDIO_INT;
   1227  1.11  jmcneill 	else
   1228  1.11  jmcneill 		imask &= ~SUNXI_MMC_INT_SDIO_INT;
   1229  1.11  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
   1230   1.1  jmcneill }
   1231   1.1  jmcneill 
   1232   1.1  jmcneill static void
   1233   1.1  jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
   1234   1.1  jmcneill {
   1235  1.11  jmcneill 	struct sunxi_mmc_softc *sc = sch;
   1236  1.11  jmcneill 
   1237  1.11  jmcneill 	MMC_WRITE(sc, SUNXI_MMC_RINT, SUNXI_MMC_INT_SDIO_INT);
   1238   1.1  jmcneill }
   1239