sunxi_mmc.c revision 1.28 1 1.28 jmcneill /* $NetBSD: sunxi_mmc.c,v 1.28 2018/11/09 14:39:51 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.13 jmcneill #include "opt_sunximmc.h"
30 1.13 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.28 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.28 2018/11/09 14:39:51 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill #include <sys/gpio.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
43 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
44 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/fdt/fdtvar.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <arm/sunxi/sunxi_mmc.h>
49 1.1 jmcneill
50 1.13 jmcneill #ifdef SUNXI_MMC_DEBUG
51 1.13 jmcneill static int sunxi_mmc_debug = SUNXI_MMC_DEBUG;
52 1.13 jmcneill #define DPRINTF(dev, fmt, ...) \
53 1.13 jmcneill do { \
54 1.13 jmcneill if (sunxi_mmc_debug & __BIT(device_unit(dev))) \
55 1.13 jmcneill device_printf((dev), fmt, ##__VA_ARGS__); \
56 1.13 jmcneill } while (0)
57 1.13 jmcneill #else
58 1.13 jmcneill #define DPRINTF(dev, fmt, ...) ((void)0)
59 1.13 jmcneill #endif
60 1.13 jmcneill
61 1.3 jmcneill enum sunxi_mmc_timing {
62 1.3 jmcneill SUNXI_MMC_TIMING_400K,
63 1.3 jmcneill SUNXI_MMC_TIMING_25M,
64 1.3 jmcneill SUNXI_MMC_TIMING_50M,
65 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR,
66 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT,
67 1.3 jmcneill };
68 1.3 jmcneill
69 1.3 jmcneill struct sunxi_mmc_delay {
70 1.3 jmcneill u_int output_phase;
71 1.3 jmcneill u_int sample_phase;
72 1.3 jmcneill };
73 1.3 jmcneill
74 1.10 jmcneill static const struct sunxi_mmc_delay sun7i_mmc_delays[] = {
75 1.3 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
76 1.3 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
77 1.3 jmcneill [SUNXI_MMC_TIMING_50M] = { 90, 120 },
78 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 60, 120 },
79 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 90, 180 },
80 1.3 jmcneill };
81 1.3 jmcneill
82 1.10 jmcneill static const struct sunxi_mmc_delay sun9i_mmc_delays[] = {
83 1.10 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
84 1.10 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
85 1.10 jmcneill [SUNXI_MMC_TIMING_50M] = { 150, 120 },
86 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 54, 36 },
87 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 72, 72 },
88 1.10 jmcneill };
89 1.10 jmcneill
90 1.21 ryo #define SUNXI_MMC_NDESC 64
91 1.1 jmcneill
92 1.1 jmcneill struct sunxi_mmc_softc;
93 1.1 jmcneill
94 1.1 jmcneill static int sunxi_mmc_match(device_t, cfdata_t, void *);
95 1.1 jmcneill static void sunxi_mmc_attach(device_t, device_t, void *);
96 1.1 jmcneill static void sunxi_mmc_attach_i(device_t);
97 1.1 jmcneill
98 1.1 jmcneill static int sunxi_mmc_intr(void *);
99 1.14 jmcneill static int sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *);
100 1.1 jmcneill static int sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
101 1.1 jmcneill
102 1.1 jmcneill static int sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
103 1.1 jmcneill static uint32_t sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
104 1.1 jmcneill static int sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
105 1.1 jmcneill static int sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
106 1.1 jmcneill static int sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
107 1.1 jmcneill static int sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
108 1.3 jmcneill static int sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
109 1.1 jmcneill static int sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
110 1.1 jmcneill static int sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
111 1.3 jmcneill static int sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
112 1.23 jmcneill static int sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t, int);
113 1.1 jmcneill static void sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
114 1.1 jmcneill struct sdmmc_command *);
115 1.1 jmcneill static void sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
116 1.1 jmcneill static void sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
117 1.1 jmcneill
118 1.1 jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
119 1.1 jmcneill .host_reset = sunxi_mmc_host_reset,
120 1.1 jmcneill .host_ocr = sunxi_mmc_host_ocr,
121 1.1 jmcneill .host_maxblklen = sunxi_mmc_host_maxblklen,
122 1.1 jmcneill .card_detect = sunxi_mmc_card_detect,
123 1.1 jmcneill .write_protect = sunxi_mmc_write_protect,
124 1.1 jmcneill .bus_power = sunxi_mmc_bus_power,
125 1.3 jmcneill .bus_clock_ddr = sunxi_mmc_bus_clock,
126 1.1 jmcneill .bus_width = sunxi_mmc_bus_width,
127 1.1 jmcneill .bus_rod = sunxi_mmc_bus_rod,
128 1.3 jmcneill .signal_voltage = sunxi_mmc_signal_voltage,
129 1.23 jmcneill .execute_tuning = sunxi_mmc_execute_tuning,
130 1.1 jmcneill .exec_command = sunxi_mmc_exec_command,
131 1.1 jmcneill .card_enable_intr = sunxi_mmc_card_enable_intr,
132 1.1 jmcneill .card_intr_ack = sunxi_mmc_card_intr_ack,
133 1.1 jmcneill };
134 1.1 jmcneill
135 1.7 jmcneill struct sunxi_mmc_config {
136 1.7 jmcneill u_int idma_xferlen;
137 1.7 jmcneill u_int flags;
138 1.7 jmcneill #define SUNXI_MMC_FLAG_CALIB_REG 0x01
139 1.7 jmcneill #define SUNXI_MMC_FLAG_NEW_TIMINGS 0x02
140 1.7 jmcneill #define SUNXI_MMC_FLAG_MASK_DATA0 0x04
141 1.23 jmcneill #define SUNXI_MMC_FLAG_HS200 0x08
142 1.7 jmcneill const struct sunxi_mmc_delay *delays;
143 1.7 jmcneill uint32_t dma_ftrglevel;
144 1.7 jmcneill };
145 1.7 jmcneill
146 1.1 jmcneill struct sunxi_mmc_softc {
147 1.1 jmcneill device_t sc_dev;
148 1.1 jmcneill bus_space_tag_t sc_bst;
149 1.1 jmcneill bus_space_handle_t sc_bsh;
150 1.1 jmcneill bus_dma_tag_t sc_dmat;
151 1.1 jmcneill int sc_phandle;
152 1.1 jmcneill
153 1.1 jmcneill void *sc_ih;
154 1.1 jmcneill kmutex_t sc_intr_lock;
155 1.1 jmcneill kcondvar_t sc_intr_cv;
156 1.1 jmcneill kcondvar_t sc_idst_cv;
157 1.1 jmcneill
158 1.1 jmcneill int sc_mmc_width;
159 1.1 jmcneill int sc_mmc_present;
160 1.1 jmcneill
161 1.23 jmcneill u_int sc_max_frequency;
162 1.23 jmcneill
163 1.1 jmcneill device_t sc_sdmmc_dev;
164 1.1 jmcneill
165 1.7 jmcneill struct sunxi_mmc_config *sc_config;
166 1.1 jmcneill
167 1.1 jmcneill bus_dma_segment_t sc_idma_segs[1];
168 1.1 jmcneill int sc_idma_nsegs;
169 1.1 jmcneill bus_size_t sc_idma_size;
170 1.1 jmcneill bus_dmamap_t sc_idma_map;
171 1.1 jmcneill int sc_idma_ndesc;
172 1.1 jmcneill void *sc_idma_desc;
173 1.1 jmcneill
174 1.14 jmcneill bus_dmamap_t sc_dmabounce_map;
175 1.14 jmcneill void *sc_dmabounce_buf;
176 1.14 jmcneill size_t sc_dmabounce_buflen;
177 1.14 jmcneill
178 1.1 jmcneill uint32_t sc_intr_rint;
179 1.1 jmcneill uint32_t sc_idma_idst;
180 1.1 jmcneill
181 1.1 jmcneill struct clk *sc_clk_ahb;
182 1.1 jmcneill struct clk *sc_clk_mmc;
183 1.1 jmcneill struct clk *sc_clk_output;
184 1.1 jmcneill struct clk *sc_clk_sample;
185 1.1 jmcneill
186 1.1 jmcneill struct fdtbus_reset *sc_rst_ahb;
187 1.1 jmcneill
188 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_cd;
189 1.1 jmcneill int sc_gpio_cd_inverted;
190 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_wp;
191 1.1 jmcneill int sc_gpio_wp_inverted;
192 1.3 jmcneill
193 1.3 jmcneill struct fdtbus_regulator *sc_reg_vqmmc;
194 1.12 jmcneill
195 1.12 jmcneill struct fdtbus_mmc_pwrseq *sc_pwrseq;
196 1.17 jmcneill
197 1.17 jmcneill bool sc_non_removable;
198 1.17 jmcneill bool sc_broken_cd;
199 1.1 jmcneill };
200 1.1 jmcneill
201 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
202 1.1 jmcneill sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
203 1.1 jmcneill
204 1.1 jmcneill #define MMC_WRITE(sc, reg, val) \
205 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
206 1.1 jmcneill #define MMC_READ(sc, reg) \
207 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
208 1.1 jmcneill
209 1.9 jmcneill static const struct sunxi_mmc_config sun4i_a10_mmc_config = {
210 1.9 jmcneill .idma_xferlen = 0x2000,
211 1.9 jmcneill .dma_ftrglevel = 0x20070008,
212 1.9 jmcneill .delays = NULL,
213 1.9 jmcneill .flags = 0,
214 1.9 jmcneill };
215 1.9 jmcneill
216 1.7 jmcneill static const struct sunxi_mmc_config sun5i_a13_mmc_config = {
217 1.7 jmcneill .idma_xferlen = 0x10000,
218 1.7 jmcneill .dma_ftrglevel = 0x20070008,
219 1.7 jmcneill .delays = NULL,
220 1.7 jmcneill .flags = 0,
221 1.7 jmcneill };
222 1.7 jmcneill
223 1.7 jmcneill static const struct sunxi_mmc_config sun7i_a20_mmc_config = {
224 1.8 jmcneill .idma_xferlen = 0x2000,
225 1.7 jmcneill .dma_ftrglevel = 0x20070008,
226 1.10 jmcneill .delays = sun7i_mmc_delays,
227 1.10 jmcneill .flags = 0,
228 1.10 jmcneill };
229 1.10 jmcneill
230 1.16 jmcneill static const struct sunxi_mmc_config sun8i_a83t_emmc_config = {
231 1.16 jmcneill .idma_xferlen = 0x10000,
232 1.16 jmcneill .dma_ftrglevel = 0x20070008,
233 1.16 jmcneill .delays = NULL,
234 1.16 jmcneill .flags = SUNXI_MMC_FLAG_NEW_TIMINGS,
235 1.16 jmcneill };
236 1.16 jmcneill
237 1.10 jmcneill static const struct sunxi_mmc_config sun9i_a80_mmc_config = {
238 1.10 jmcneill .idma_xferlen = 0x10000,
239 1.10 jmcneill .dma_ftrglevel = 0x200f0010,
240 1.10 jmcneill .delays = sun9i_mmc_delays,
241 1.7 jmcneill .flags = 0,
242 1.7 jmcneill };
243 1.7 jmcneill
244 1.7 jmcneill static const struct sunxi_mmc_config sun50i_a64_mmc_config = {
245 1.7 jmcneill .idma_xferlen = 0x10000,
246 1.7 jmcneill .dma_ftrglevel = 0x20070008,
247 1.7 jmcneill .delays = NULL,
248 1.7 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
249 1.7 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
250 1.7 jmcneill SUNXI_MMC_FLAG_MASK_DATA0,
251 1.7 jmcneill };
252 1.7 jmcneill
253 1.18 jmcneill static const struct sunxi_mmc_config sun50i_a64_emmc_config = {
254 1.19 jakllsch .idma_xferlen = 0x2000,
255 1.18 jmcneill .dma_ftrglevel = 0x20070008,
256 1.18 jmcneill .delays = NULL,
257 1.28 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
258 1.28 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
259 1.28 jmcneill SUNXI_MMC_FLAG_HS200,
260 1.18 jmcneill };
261 1.18 jmcneill
262 1.20 jmcneill static const struct sunxi_mmc_config sun50i_h6_mmc_config = {
263 1.20 jmcneill .idma_xferlen = 0x10000,
264 1.20 jmcneill .dma_ftrglevel = 0x20070008,
265 1.20 jmcneill .delays = NULL,
266 1.20 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
267 1.20 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
268 1.20 jmcneill SUNXI_MMC_FLAG_MASK_DATA0,
269 1.20 jmcneill };
270 1.20 jmcneill
271 1.20 jmcneill static const struct sunxi_mmc_config sun50i_h6_emmc_config = {
272 1.20 jmcneill .idma_xferlen = 0x2000,
273 1.20 jmcneill .dma_ftrglevel = 0x20070008,
274 1.20 jmcneill .delays = NULL,
275 1.20 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG,
276 1.20 jmcneill };
277 1.20 jmcneill
278 1.7 jmcneill static const struct of_compat_data compat_data[] = {
279 1.9 jmcneill { "allwinner,sun4i-a10-mmc", (uintptr_t)&sun4i_a10_mmc_config },
280 1.7 jmcneill { "allwinner,sun5i-a13-mmc", (uintptr_t)&sun5i_a13_mmc_config },
281 1.7 jmcneill { "allwinner,sun7i-a20-mmc", (uintptr_t)&sun7i_a20_mmc_config },
282 1.16 jmcneill { "allwinner,sun8i-a83t-emmc", (uintptr_t)&sun8i_a83t_emmc_config },
283 1.10 jmcneill { "allwinner,sun9i-a80-mmc", (uintptr_t)&sun9i_a80_mmc_config },
284 1.7 jmcneill { "allwinner,sun50i-a64-mmc", (uintptr_t)&sun50i_a64_mmc_config },
285 1.18 jmcneill { "allwinner,sun50i-a64-emmc", (uintptr_t)&sun50i_a64_emmc_config },
286 1.20 jmcneill { "allwinner,sun50i-h6-mmc", (uintptr_t)&sun50i_h6_mmc_config },
287 1.20 jmcneill { "allwinner,sun50i-h6-emmc", (uintptr_t)&sun50i_h6_emmc_config },
288 1.7 jmcneill { NULL }
289 1.1 jmcneill };
290 1.1 jmcneill
291 1.1 jmcneill static int
292 1.1 jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
293 1.1 jmcneill {
294 1.1 jmcneill struct fdt_attach_args * const faa = aux;
295 1.1 jmcneill
296 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
297 1.1 jmcneill }
298 1.1 jmcneill
299 1.1 jmcneill static void
300 1.1 jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
301 1.1 jmcneill {
302 1.1 jmcneill struct sunxi_mmc_softc * const sc = device_private(self);
303 1.1 jmcneill struct fdt_attach_args * const faa = aux;
304 1.1 jmcneill const int phandle = faa->faa_phandle;
305 1.1 jmcneill char intrstr[128];
306 1.1 jmcneill bus_addr_t addr;
307 1.1 jmcneill bus_size_t size;
308 1.1 jmcneill
309 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
310 1.1 jmcneill aprint_error(": couldn't get registers\n");
311 1.1 jmcneill return;
312 1.1 jmcneill }
313 1.1 jmcneill
314 1.1 jmcneill sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
315 1.1 jmcneill sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
316 1.1 jmcneill sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
317 1.1 jmcneill sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
318 1.1 jmcneill
319 1.1 jmcneill #if notyet
320 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
321 1.1 jmcneill sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
322 1.1 jmcneill #else
323 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
324 1.1 jmcneill #endif
325 1.1 jmcneill aprint_error(": couldn't get clocks\n");
326 1.1 jmcneill return;
327 1.1 jmcneill }
328 1.1 jmcneill
329 1.1 jmcneill sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
330 1.1 jmcneill
331 1.3 jmcneill sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
332 1.3 jmcneill
333 1.12 jmcneill sc->sc_pwrseq = fdtbus_mmc_pwrseq_get(phandle);
334 1.12 jmcneill
335 1.1 jmcneill if (clk_enable(sc->sc_clk_ahb) != 0 ||
336 1.1 jmcneill clk_enable(sc->sc_clk_mmc) != 0) {
337 1.1 jmcneill aprint_error(": couldn't enable clocks\n");
338 1.1 jmcneill return;
339 1.1 jmcneill }
340 1.1 jmcneill
341 1.5 jmcneill if (sc->sc_rst_ahb != NULL) {
342 1.5 jmcneill if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
343 1.5 jmcneill aprint_error(": couldn't de-assert resets\n");
344 1.5 jmcneill return;
345 1.5 jmcneill }
346 1.1 jmcneill }
347 1.1 jmcneill
348 1.1 jmcneill sc->sc_dev = self;
349 1.1 jmcneill sc->sc_phandle = phandle;
350 1.7 jmcneill sc->sc_config = (void *)of_search_compatible(phandle, compat_data)->data;
351 1.1 jmcneill sc->sc_bst = faa->faa_bst;
352 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
353 1.1 jmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
354 1.1 jmcneill cv_init(&sc->sc_intr_cv, "awinmmcirq");
355 1.1 jmcneill cv_init(&sc->sc_idst_cv, "awinmmcdma");
356 1.1 jmcneill
357 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
358 1.1 jmcneill aprint_error(": couldn't map registers\n");
359 1.1 jmcneill return;
360 1.1 jmcneill }
361 1.1 jmcneill
362 1.1 jmcneill aprint_naive("\n");
363 1.1 jmcneill aprint_normal(": SD/MMC controller\n");
364 1.1 jmcneill
365 1.1 jmcneill sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
366 1.1 jmcneill GPIO_PIN_INPUT);
367 1.1 jmcneill sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
368 1.1 jmcneill GPIO_PIN_INPUT);
369 1.1 jmcneill
370 1.1 jmcneill sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
371 1.1 jmcneill sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
372 1.1 jmcneill
373 1.17 jmcneill sc->sc_non_removable = of_hasprop(phandle, "non-removable");
374 1.17 jmcneill sc->sc_broken_cd = of_hasprop(phandle, "broken-cd");
375 1.17 jmcneill
376 1.23 jmcneill if (of_getprop_uint32(phandle, "max-frequency", &sc->sc_max_frequency))
377 1.23 jmcneill sc->sc_max_frequency = 52000000;
378 1.23 jmcneill
379 1.14 jmcneill if (sunxi_mmc_dmabounce_setup(sc) != 0 ||
380 1.14 jmcneill sunxi_mmc_idma_setup(sc) != 0) {
381 1.1 jmcneill aprint_error_dev(self, "failed to setup DMA\n");
382 1.1 jmcneill return;
383 1.1 jmcneill }
384 1.1 jmcneill
385 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
386 1.1 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
387 1.1 jmcneill return;
388 1.1 jmcneill }
389 1.1 jmcneill
390 1.1 jmcneill sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
391 1.1 jmcneill sunxi_mmc_intr, sc);
392 1.1 jmcneill if (sc->sc_ih == NULL) {
393 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
394 1.1 jmcneill intrstr);
395 1.1 jmcneill return;
396 1.1 jmcneill }
397 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
398 1.1 jmcneill
399 1.1 jmcneill config_interrupts(self, sunxi_mmc_attach_i);
400 1.1 jmcneill }
401 1.1 jmcneill
402 1.1 jmcneill static int
403 1.14 jmcneill sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *sc)
404 1.14 jmcneill {
405 1.14 jmcneill bus_dma_segment_t ds[1];
406 1.14 jmcneill int error, rseg;
407 1.14 jmcneill
408 1.14 jmcneill sc->sc_dmabounce_buflen = sunxi_mmc_host_maxblklen(sc);
409 1.14 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
410 1.14 jmcneill sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
411 1.14 jmcneill if (error)
412 1.14 jmcneill return error;
413 1.14 jmcneill error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
414 1.14 jmcneill &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
415 1.14 jmcneill if (error)
416 1.14 jmcneill goto free;
417 1.14 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
418 1.14 jmcneill sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
419 1.14 jmcneill if (error)
420 1.14 jmcneill goto unmap;
421 1.14 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
422 1.14 jmcneill sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
423 1.14 jmcneill BUS_DMA_WAITOK);
424 1.14 jmcneill if (error)
425 1.14 jmcneill goto destroy;
426 1.14 jmcneill return 0;
427 1.14 jmcneill
428 1.14 jmcneill destroy:
429 1.14 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
430 1.14 jmcneill unmap:
431 1.14 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
432 1.14 jmcneill sc->sc_dmabounce_buflen);
433 1.14 jmcneill free:
434 1.14 jmcneill bus_dmamem_free(sc->sc_dmat, ds, rseg);
435 1.14 jmcneill return error;
436 1.14 jmcneill }
437 1.14 jmcneill
438 1.14 jmcneill static int
439 1.1 jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
440 1.1 jmcneill {
441 1.1 jmcneill int error;
442 1.1 jmcneill
443 1.1 jmcneill sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
444 1.1 jmcneill sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
445 1.1 jmcneill sc->sc_idma_ndesc;
446 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
447 1.1 jmcneill sc->sc_idma_size, sc->sc_idma_segs, 1,
448 1.1 jmcneill &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
449 1.1 jmcneill if (error)
450 1.1 jmcneill return error;
451 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
452 1.1 jmcneill sc->sc_idma_nsegs, sc->sc_idma_size,
453 1.1 jmcneill &sc->sc_idma_desc, BUS_DMA_WAITOK);
454 1.1 jmcneill if (error)
455 1.1 jmcneill goto free;
456 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
457 1.1 jmcneill sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
458 1.1 jmcneill if (error)
459 1.1 jmcneill goto unmap;
460 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
461 1.1 jmcneill sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
462 1.1 jmcneill if (error)
463 1.1 jmcneill goto destroy;
464 1.1 jmcneill return 0;
465 1.1 jmcneill
466 1.1 jmcneill destroy:
467 1.1 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
468 1.1 jmcneill unmap:
469 1.1 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
470 1.1 jmcneill free:
471 1.1 jmcneill bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
472 1.1 jmcneill return error;
473 1.1 jmcneill }
474 1.1 jmcneill
475 1.1 jmcneill static int
476 1.3 jmcneill sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
477 1.1 jmcneill {
478 1.3 jmcneill const struct sunxi_mmc_delay *delays;
479 1.24 jmcneill int error, timing = SUNXI_MMC_TIMING_400K;
480 1.3 jmcneill
481 1.23 jmcneill if (sc->sc_config->delays) {
482 1.23 jmcneill if (freq <= 400) {
483 1.23 jmcneill timing = SUNXI_MMC_TIMING_400K;
484 1.23 jmcneill } else if (freq <= 25000) {
485 1.23 jmcneill timing = SUNXI_MMC_TIMING_25M;
486 1.23 jmcneill } else if (freq <= 52000) {
487 1.23 jmcneill if (ddr) {
488 1.23 jmcneill timing = sc->sc_mmc_width == 8 ?
489 1.23 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT :
490 1.23 jmcneill SUNXI_MMC_TIMING_50M_DDR;
491 1.23 jmcneill } else {
492 1.23 jmcneill timing = SUNXI_MMC_TIMING_50M;
493 1.23 jmcneill }
494 1.23 jmcneill } else
495 1.23 jmcneill return EINVAL;
496 1.23 jmcneill }
497 1.23 jmcneill if (sc->sc_max_frequency) {
498 1.23 jmcneill if (freq * 1000 > sc->sc_max_frequency)
499 1.23 jmcneill return EINVAL;
500 1.23 jmcneill }
501 1.3 jmcneill
502 1.3 jmcneill error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
503 1.3 jmcneill if (error != 0)
504 1.3 jmcneill return error;
505 1.3 jmcneill
506 1.7 jmcneill if (sc->sc_config->delays == NULL)
507 1.7 jmcneill return 0;
508 1.7 jmcneill
509 1.7 jmcneill delays = &sc->sc_config->delays[timing];
510 1.7 jmcneill
511 1.3 jmcneill if (sc->sc_clk_sample) {
512 1.3 jmcneill error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
513 1.3 jmcneill if (error != 0)
514 1.3 jmcneill return error;
515 1.3 jmcneill }
516 1.3 jmcneill if (sc->sc_clk_output) {
517 1.3 jmcneill error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
518 1.3 jmcneill if (error != 0)
519 1.3 jmcneill return error;
520 1.3 jmcneill }
521 1.3 jmcneill
522 1.3 jmcneill return 0;
523 1.1 jmcneill }
524 1.1 jmcneill
525 1.1 jmcneill static void
526 1.1 jmcneill sunxi_mmc_attach_i(device_t self)
527 1.1 jmcneill {
528 1.1 jmcneill struct sunxi_mmc_softc *sc = device_private(self);
529 1.23 jmcneill const u_int flags = sc->sc_config->flags;
530 1.1 jmcneill struct sdmmcbus_attach_args saa;
531 1.1 jmcneill uint32_t width;
532 1.1 jmcneill
533 1.12 jmcneill if (sc->sc_pwrseq)
534 1.12 jmcneill fdtbus_mmc_pwrseq_pre_power_on(sc->sc_pwrseq);
535 1.12 jmcneill
536 1.1 jmcneill sunxi_mmc_host_reset(sc);
537 1.1 jmcneill sunxi_mmc_bus_width(sc, 1);
538 1.3 jmcneill sunxi_mmc_set_clock(sc, 400, false);
539 1.1 jmcneill
540 1.12 jmcneill if (sc->sc_pwrseq)
541 1.12 jmcneill fdtbus_mmc_pwrseq_post_power_on(sc->sc_pwrseq);
542 1.12 jmcneill
543 1.1 jmcneill if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
544 1.1 jmcneill width = 4;
545 1.1 jmcneill
546 1.1 jmcneill memset(&saa, 0, sizeof(saa));
547 1.1 jmcneill saa.saa_busname = "sdmmc";
548 1.1 jmcneill saa.saa_sct = &sunxi_mmc_chip_functions;
549 1.1 jmcneill saa.saa_sch = sc;
550 1.1 jmcneill saa.saa_dmat = sc->sc_dmat;
551 1.1 jmcneill saa.saa_clkmin = 400;
552 1.23 jmcneill saa.saa_clkmax = sc->sc_max_frequency / 1000;
553 1.1 jmcneill saa.saa_caps = SMC_CAPS_DMA |
554 1.1 jmcneill SMC_CAPS_MULTI_SEG_DMA |
555 1.1 jmcneill SMC_CAPS_AUTO_STOP |
556 1.1 jmcneill SMC_CAPS_SD_HIGHSPEED |
557 1.2 jmcneill SMC_CAPS_MMC_HIGHSPEED |
558 1.2 jmcneill SMC_CAPS_POLLING;
559 1.25 jmcneill
560 1.25 jmcneill if (sc->sc_config->delays || (flags & SUNXI_MMC_FLAG_NEW_TIMINGS))
561 1.25 jmcneill saa.saa_caps |= SMC_CAPS_MMC_DDR52;
562 1.25 jmcneill
563 1.23 jmcneill if (flags & SUNXI_MMC_FLAG_HS200)
564 1.23 jmcneill saa.saa_caps |= SMC_CAPS_MMC_HS200;
565 1.25 jmcneill
566 1.1 jmcneill if (width == 4)
567 1.1 jmcneill saa.saa_caps |= SMC_CAPS_4BIT_MODE;
568 1.1 jmcneill if (width == 8)
569 1.1 jmcneill saa.saa_caps |= SMC_CAPS_8BIT_MODE;
570 1.1 jmcneill
571 1.1 jmcneill if (sc->sc_gpio_cd)
572 1.1 jmcneill saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
573 1.1 jmcneill
574 1.1 jmcneill sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
575 1.1 jmcneill }
576 1.1 jmcneill
577 1.1 jmcneill static int
578 1.1 jmcneill sunxi_mmc_intr(void *priv)
579 1.1 jmcneill {
580 1.1 jmcneill struct sunxi_mmc_softc *sc = priv;
581 1.22 jmcneill uint32_t idst, rint, imask;
582 1.1 jmcneill
583 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
584 1.1 jmcneill idst = MMC_READ(sc, SUNXI_MMC_IDST);
585 1.1 jmcneill rint = MMC_READ(sc, SUNXI_MMC_RINT);
586 1.11 jmcneill if (!idst && !rint) {
587 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
588 1.1 jmcneill return 0;
589 1.1 jmcneill }
590 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
591 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, rint & ~SUNXI_MMC_INT_SDIO_INT);
592 1.1 jmcneill
593 1.13 jmcneill DPRINTF(sc->sc_dev, "mmc intr idst=%08X rint=%08X\n",
594 1.11 jmcneill idst, rint);
595 1.1 jmcneill
596 1.11 jmcneill if (idst != 0) {
597 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, 0);
598 1.1 jmcneill sc->sc_idma_idst |= idst;
599 1.1 jmcneill cv_broadcast(&sc->sc_idst_cv);
600 1.1 jmcneill }
601 1.1 jmcneill
602 1.11 jmcneill if ((rint & ~SUNXI_MMC_INT_SDIO_INT) != 0) {
603 1.22 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
604 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~SUNXI_MMC_INT_SDIO_INT);
605 1.11 jmcneill sc->sc_intr_rint |= (rint & ~SUNXI_MMC_INT_SDIO_INT);
606 1.1 jmcneill cv_broadcast(&sc->sc_intr_cv);
607 1.1 jmcneill }
608 1.1 jmcneill
609 1.11 jmcneill if ((rint & SUNXI_MMC_INT_SDIO_INT) != 0) {
610 1.11 jmcneill sdmmc_card_intr(sc->sc_sdmmc_dev);
611 1.11 jmcneill }
612 1.11 jmcneill
613 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
614 1.1 jmcneill
615 1.1 jmcneill return 1;
616 1.1 jmcneill }
617 1.1 jmcneill
618 1.1 jmcneill static int
619 1.2 jmcneill sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
620 1.2 jmcneill int timeout, bool poll)
621 1.1 jmcneill {
622 1.1 jmcneill int retry;
623 1.1 jmcneill int error;
624 1.1 jmcneill
625 1.1 jmcneill KASSERT(mutex_owned(&sc->sc_intr_lock));
626 1.1 jmcneill
627 1.1 jmcneill if (sc->sc_intr_rint & mask)
628 1.1 jmcneill return 0;
629 1.1 jmcneill
630 1.2 jmcneill if (poll)
631 1.2 jmcneill retry = timeout / hz * 1000;
632 1.2 jmcneill else
633 1.2 jmcneill retry = timeout / hz;
634 1.1 jmcneill
635 1.1 jmcneill while (retry > 0) {
636 1.2 jmcneill if (poll) {
637 1.2 jmcneill sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
638 1.2 jmcneill } else {
639 1.2 jmcneill error = cv_timedwait(&sc->sc_intr_cv,
640 1.2 jmcneill &sc->sc_intr_lock, hz);
641 1.2 jmcneill if (error && error != EWOULDBLOCK)
642 1.2 jmcneill return error;
643 1.2 jmcneill }
644 1.1 jmcneill if (sc->sc_intr_rint & mask)
645 1.1 jmcneill return 0;
646 1.2 jmcneill if (poll)
647 1.2 jmcneill delay(1000);
648 1.1 jmcneill --retry;
649 1.1 jmcneill }
650 1.1 jmcneill
651 1.1 jmcneill return ETIMEDOUT;
652 1.1 jmcneill }
653 1.1 jmcneill
654 1.1 jmcneill static int
655 1.1 jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
656 1.1 jmcneill {
657 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
658 1.22 jmcneill uint32_t gctrl;
659 1.1 jmcneill int retry = 1000;
660 1.1 jmcneill
661 1.13 jmcneill DPRINTF(sc->sc_dev, "host reset\n");
662 1.1 jmcneill
663 1.22 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
664 1.22 jmcneill gctrl |= SUNXI_MMC_GCTRL_RESET;
665 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
666 1.1 jmcneill while (--retry > 0) {
667 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
668 1.1 jmcneill break;
669 1.1 jmcneill delay(100);
670 1.1 jmcneill }
671 1.1 jmcneill
672 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
673 1.1 jmcneill
674 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, 0);
675 1.22 jmcneill
676 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffffffff);
677 1.1 jmcneill
678 1.22 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
679 1.22 jmcneill gctrl |= SUNXI_MMC_GCTRL_INTEN;
680 1.22 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_WAIT_MEM_ACCESS_DONE;
681 1.22 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_ACCESS_BY_AHB;
682 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
683 1.1 jmcneill
684 1.1 jmcneill return 0;
685 1.1 jmcneill }
686 1.1 jmcneill
687 1.1 jmcneill static uint32_t
688 1.1 jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
689 1.1 jmcneill {
690 1.1 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
691 1.1 jmcneill }
692 1.1 jmcneill
693 1.1 jmcneill static int
694 1.1 jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
695 1.1 jmcneill {
696 1.1 jmcneill return 8192;
697 1.1 jmcneill }
698 1.1 jmcneill
699 1.1 jmcneill static int
700 1.1 jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
701 1.1 jmcneill {
702 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
703 1.1 jmcneill
704 1.17 jmcneill if (sc->sc_non_removable || sc->sc_broken_cd) {
705 1.17 jmcneill /*
706 1.17 jmcneill * Non-removable or broken card detect flag set in
707 1.17 jmcneill * DT, assume always present
708 1.17 jmcneill */
709 1.17 jmcneill return 1;
710 1.17 jmcneill } else if (sc->sc_gpio_cd != NULL) {
711 1.17 jmcneill /* Use card detect GPIO */
712 1.1 jmcneill int v = 0, i;
713 1.1 jmcneill for (i = 0; i < 5; i++) {
714 1.1 jmcneill v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
715 1.1 jmcneill sc->sc_gpio_cd_inverted);
716 1.1 jmcneill delay(1000);
717 1.1 jmcneill }
718 1.1 jmcneill if (v == 5)
719 1.1 jmcneill sc->sc_mmc_present = 0;
720 1.1 jmcneill else if (v == 0)
721 1.1 jmcneill sc->sc_mmc_present = 1;
722 1.1 jmcneill return sc->sc_mmc_present;
723 1.17 jmcneill } else {
724 1.17 jmcneill /* Use CARD_PRESENT field of SD_STATUS register */
725 1.17 jmcneill const uint32_t present = MMC_READ(sc, SUNXI_MMC_STATUS) &
726 1.17 jmcneill SUNXI_MMC_STATUS_CARD_PRESENT;
727 1.17 jmcneill return present != 0;
728 1.1 jmcneill }
729 1.1 jmcneill }
730 1.1 jmcneill
731 1.1 jmcneill static int
732 1.1 jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
733 1.1 jmcneill {
734 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
735 1.1 jmcneill
736 1.1 jmcneill if (sc->sc_gpio_wp == NULL) {
737 1.1 jmcneill return 0; /* no write protect pin, assume rw */
738 1.1 jmcneill } else {
739 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_wp) ^
740 1.1 jmcneill sc->sc_gpio_wp_inverted;
741 1.1 jmcneill }
742 1.1 jmcneill }
743 1.1 jmcneill
744 1.1 jmcneill static int
745 1.1 jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
746 1.1 jmcneill {
747 1.1 jmcneill return 0;
748 1.1 jmcneill }
749 1.1 jmcneill
750 1.1 jmcneill static int
751 1.1 jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
752 1.1 jmcneill {
753 1.1 jmcneill uint32_t cmd;
754 1.1 jmcneill int retry;
755 1.1 jmcneill
756 1.13 jmcneill DPRINTF(sc->sc_dev, "update clock\n");
757 1.1 jmcneill
758 1.1 jmcneill cmd = SUNXI_MMC_CMD_START |
759 1.1 jmcneill SUNXI_MMC_CMD_UPCLK_ONLY |
760 1.1 jmcneill SUNXI_MMC_CMD_WAIT_PRE_OVER;
761 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
762 1.1 jmcneill retry = 0xfffff;
763 1.1 jmcneill while (--retry > 0) {
764 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
765 1.1 jmcneill break;
766 1.1 jmcneill delay(10);
767 1.1 jmcneill }
768 1.1 jmcneill
769 1.1 jmcneill if (retry == 0) {
770 1.1 jmcneill aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
771 1.13 jmcneill DPRINTF(sc->sc_dev, "GCTRL: 0x%08x\n",
772 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL));
773 1.13 jmcneill DPRINTF(sc->sc_dev, "CLKCR: 0x%08x\n",
774 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CLKCR));
775 1.13 jmcneill DPRINTF(sc->sc_dev, "TIMEOUT: 0x%08x\n",
776 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_TIMEOUT));
777 1.13 jmcneill DPRINTF(sc->sc_dev, "WIDTH: 0x%08x\n",
778 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_WIDTH));
779 1.13 jmcneill DPRINTF(sc->sc_dev, "CMD: 0x%08x\n",
780 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CMD));
781 1.13 jmcneill DPRINTF(sc->sc_dev, "MINT: 0x%08x\n",
782 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_MINT));
783 1.13 jmcneill DPRINTF(sc->sc_dev, "RINT: 0x%08x\n",
784 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_RINT));
785 1.13 jmcneill DPRINTF(sc->sc_dev, "STATUS: 0x%08x\n",
786 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_STATUS));
787 1.1 jmcneill return ETIMEDOUT;
788 1.1 jmcneill }
789 1.1 jmcneill
790 1.1 jmcneill return 0;
791 1.1 jmcneill }
792 1.1 jmcneill
793 1.1 jmcneill static int
794 1.3 jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
795 1.1 jmcneill {
796 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
797 1.7 jmcneill uint32_t clkcr, gctrl, ntsr;
798 1.7 jmcneill const u_int flags = sc->sc_config->flags;
799 1.1 jmcneill
800 1.1 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
801 1.1 jmcneill if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
802 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
803 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
804 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
805 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
806 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
807 1.1 jmcneill return 1;
808 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
809 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
810 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
811 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
812 1.7 jmcneill }
813 1.1 jmcneill }
814 1.1 jmcneill
815 1.1 jmcneill if (freq) {
816 1.1 jmcneill
817 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_DIV;
818 1.3 jmcneill clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
819 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
820 1.7 jmcneill
821 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_NEW_TIMINGS) {
822 1.7 jmcneill ntsr = MMC_READ(sc, SUNXI_MMC_NTSR);
823 1.7 jmcneill ntsr |= SUNXI_MMC_NTSR_MODE_SELECT;
824 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_NTSR, ntsr);
825 1.7 jmcneill }
826 1.7 jmcneill
827 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_CALIB_REG)
828 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_SAMP_DL, SUNXI_MMC_SAMP_DL_SW_EN);
829 1.7 jmcneill
830 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
831 1.1 jmcneill return 1;
832 1.1 jmcneill
833 1.3 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
834 1.3 jmcneill if (ddr)
835 1.3 jmcneill gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
836 1.3 jmcneill else
837 1.3 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
838 1.3 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
839 1.3 jmcneill
840 1.3 jmcneill if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
841 1.1 jmcneill return 1;
842 1.1 jmcneill
843 1.1 jmcneill clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
844 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
845 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
846 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
847 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
848 1.1 jmcneill return 1;
849 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
850 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
851 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
852 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
853 1.7 jmcneill }
854 1.1 jmcneill }
855 1.1 jmcneill
856 1.1 jmcneill return 0;
857 1.1 jmcneill }
858 1.1 jmcneill
859 1.1 jmcneill static int
860 1.1 jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
861 1.1 jmcneill {
862 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
863 1.1 jmcneill
864 1.13 jmcneill DPRINTF(sc->sc_dev, "width = %d\n", width);
865 1.1 jmcneill
866 1.1 jmcneill switch (width) {
867 1.1 jmcneill case 1:
868 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
869 1.1 jmcneill break;
870 1.1 jmcneill case 4:
871 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
872 1.1 jmcneill break;
873 1.1 jmcneill case 8:
874 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
875 1.1 jmcneill break;
876 1.1 jmcneill default:
877 1.1 jmcneill return 1;
878 1.1 jmcneill }
879 1.1 jmcneill
880 1.1 jmcneill sc->sc_mmc_width = width;
881 1.1 jmcneill
882 1.1 jmcneill return 0;
883 1.1 jmcneill }
884 1.1 jmcneill
885 1.1 jmcneill static int
886 1.1 jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
887 1.1 jmcneill {
888 1.1 jmcneill return -1;
889 1.1 jmcneill }
890 1.1 jmcneill
891 1.1 jmcneill static int
892 1.3 jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
893 1.3 jmcneill {
894 1.3 jmcneill struct sunxi_mmc_softc *sc = sch;
895 1.3 jmcneill u_int uvol;
896 1.3 jmcneill int error;
897 1.3 jmcneill
898 1.3 jmcneill if (sc->sc_reg_vqmmc == NULL)
899 1.3 jmcneill return 0;
900 1.3 jmcneill
901 1.3 jmcneill switch (signal_voltage) {
902 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_330:
903 1.3 jmcneill uvol = 3300000;
904 1.3 jmcneill break;
905 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_180:
906 1.3 jmcneill uvol = 1800000;
907 1.3 jmcneill break;
908 1.3 jmcneill default:
909 1.3 jmcneill return EINVAL;
910 1.3 jmcneill }
911 1.3 jmcneill
912 1.3 jmcneill error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
913 1.3 jmcneill if (error != 0)
914 1.3 jmcneill return error;
915 1.3 jmcneill
916 1.3 jmcneill return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
917 1.3 jmcneill }
918 1.3 jmcneill
919 1.3 jmcneill static int
920 1.23 jmcneill sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t sch, int timing)
921 1.23 jmcneill {
922 1.23 jmcneill switch (timing) {
923 1.23 jmcneill case SDMMC_TIMING_MMC_HS200:
924 1.23 jmcneill break;
925 1.23 jmcneill default:
926 1.23 jmcneill return EINVAL;
927 1.23 jmcneill }
928 1.23 jmcneill
929 1.23 jmcneill return 0;
930 1.23 jmcneill }
931 1.23 jmcneill
932 1.23 jmcneill static int
933 1.1 jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
934 1.1 jmcneill {
935 1.1 jmcneill struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
936 1.1 jmcneill bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
937 1.14 jmcneill bus_dmamap_t map;
938 1.1 jmcneill bus_size_t off;
939 1.1 jmcneill int desc, resid, seg;
940 1.1 jmcneill uint32_t val;
941 1.1 jmcneill
942 1.14 jmcneill /*
943 1.14 jmcneill * If the command includes a dma map use it, otherwise we need to
944 1.14 jmcneill * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
945 1.14 jmcneill */
946 1.14 jmcneill if (cmd->c_dmamap) {
947 1.14 jmcneill map = cmd->c_dmamap;
948 1.14 jmcneill } else {
949 1.14 jmcneill if (cmd->c_datalen > sc->sc_dmabounce_buflen)
950 1.14 jmcneill return E2BIG;
951 1.14 jmcneill map = sc->sc_dmabounce_map;
952 1.14 jmcneill
953 1.15 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
954 1.15 jmcneill memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
955 1.15 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
956 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
957 1.15 jmcneill } else {
958 1.14 jmcneill memcpy(sc->sc_dmabounce_buf, cmd->c_data,
959 1.14 jmcneill cmd->c_datalen);
960 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
961 1.14 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
962 1.14 jmcneill }
963 1.14 jmcneill }
964 1.14 jmcneill
965 1.1 jmcneill desc = 0;
966 1.14 jmcneill for (seg = 0; seg < map->dm_nsegs; seg++) {
967 1.14 jmcneill bus_addr_t paddr = map->dm_segs[seg].ds_addr;
968 1.14 jmcneill bus_size_t len = map->dm_segs[seg].ds_len;
969 1.27 riastrad resid = uimin(len, cmd->c_resid);
970 1.1 jmcneill off = 0;
971 1.1 jmcneill while (resid > 0) {
972 1.1 jmcneill if (desc == sc->sc_idma_ndesc)
973 1.1 jmcneill break;
974 1.27 riastrad len = uimin(sc->sc_config->idma_xferlen, resid);
975 1.26 jmcneill dma[desc].dma_buf_size = htole32(len);
976 1.1 jmcneill dma[desc].dma_buf_addr = htole32(paddr + off);
977 1.1 jmcneill dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
978 1.1 jmcneill SUNXI_MMC_IDMA_CONFIG_OWN);
979 1.1 jmcneill cmd->c_resid -= len;
980 1.1 jmcneill resid -= len;
981 1.1 jmcneill off += len;
982 1.1 jmcneill if (desc == 0) {
983 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
984 1.1 jmcneill }
985 1.1 jmcneill if (cmd->c_resid == 0) {
986 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
987 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
988 1.1 jmcneill dma[desc].dma_next = 0;
989 1.1 jmcneill } else {
990 1.1 jmcneill dma[desc].dma_config |=
991 1.1 jmcneill htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
992 1.1 jmcneill dma[desc].dma_next = htole32(
993 1.1 jmcneill desc_paddr + ((desc+1) *
994 1.1 jmcneill sizeof(struct sunxi_mmc_idma_descriptor)));
995 1.1 jmcneill }
996 1.1 jmcneill ++desc;
997 1.1 jmcneill }
998 1.1 jmcneill }
999 1.1 jmcneill if (desc == sc->sc_idma_ndesc) {
1000 1.1 jmcneill aprint_error_dev(sc->sc_dev,
1001 1.21 ryo "not enough descriptors for %d byte transfer! "
1002 1.21 ryo "there are %u segments with a max xfer length of %u\n",
1003 1.21 ryo cmd->c_datalen, map->dm_nsegs, sc->sc_config->idma_xferlen);
1004 1.1 jmcneill return EIO;
1005 1.1 jmcneill }
1006 1.1 jmcneill
1007 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
1008 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
1009 1.1 jmcneill
1010 1.1 jmcneill sc->sc_idma_idst = 0;
1011 1.1 jmcneill
1012 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
1013 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_config->dma_ftrglevel);
1014 1.22 jmcneill
1015 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_GCTRL);
1016 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMAEN;
1017 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
1018 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMARESET;
1019 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
1020 1.22 jmcneill
1021 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
1022 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ))
1023 1.22 jmcneill val = SUNXI_MMC_IDST_RECEIVE_INT;
1024 1.1 jmcneill else
1025 1.22 jmcneill val = 0;
1026 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
1027 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC,
1028 1.22 jmcneill SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
1029 1.1 jmcneill
1030 1.1 jmcneill return 0;
1031 1.1 jmcneill }
1032 1.1 jmcneill
1033 1.1 jmcneill static void
1034 1.14 jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
1035 1.1 jmcneill {
1036 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, 0);
1037 1.22 jmcneill
1038 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
1039 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
1040 1.14 jmcneill
1041 1.14 jmcneill if (cmd->c_dmamap == NULL) {
1042 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
1043 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
1044 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
1045 1.14 jmcneill memcpy(cmd->c_data, sc->sc_dmabounce_buf,
1046 1.14 jmcneill cmd->c_datalen);
1047 1.14 jmcneill } else {
1048 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
1049 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
1050 1.14 jmcneill }
1051 1.14 jmcneill }
1052 1.1 jmcneill }
1053 1.1 jmcneill
1054 1.1 jmcneill static void
1055 1.1 jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
1056 1.1 jmcneill {
1057 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
1058 1.1 jmcneill uint32_t cmdval = SUNXI_MMC_CMD_START;
1059 1.22 jmcneill uint32_t imask, oimask;
1060 1.2 jmcneill const bool poll = (cmd->c_flags & SCF_POLL) != 0;
1061 1.1 jmcneill int retry;
1062 1.1 jmcneill
1063 1.13 jmcneill DPRINTF(sc->sc_dev,
1064 1.2 jmcneill "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
1065 1.1 jmcneill cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
1066 1.2 jmcneill cmd->c_blklen, poll);
1067 1.1 jmcneill
1068 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
1069 1.1 jmcneill
1070 1.1 jmcneill if (cmd->c_opcode == 0)
1071 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
1072 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT)
1073 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_RSP_EXP;
1074 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136)
1075 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_LONG_RSP;
1076 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC)
1077 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
1078 1.1 jmcneill
1079 1.22 jmcneill imask = oimask = MMC_READ(sc, SUNXI_MMC_IMASK);
1080 1.22 jmcneill imask |= SUNXI_MMC_INT_ERROR;
1081 1.22 jmcneill
1082 1.1 jmcneill if (cmd->c_datalen > 0) {
1083 1.1 jmcneill unsigned int nblks;
1084 1.1 jmcneill
1085 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
1086 1.1 jmcneill if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
1087 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_WRITE;
1088 1.1 jmcneill }
1089 1.1 jmcneill
1090 1.1 jmcneill nblks = cmd->c_datalen / cmd->c_blklen;
1091 1.1 jmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
1092 1.1 jmcneill ++nblks;
1093 1.1 jmcneill
1094 1.1 jmcneill if (nblks > 1) {
1095 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
1096 1.22 jmcneill imask |= SUNXI_MMC_INT_AUTO_CMD_DONE;
1097 1.22 jmcneill } else {
1098 1.22 jmcneill imask |= SUNXI_MMC_INT_DATA_OVER;
1099 1.1 jmcneill }
1100 1.1 jmcneill
1101 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
1102 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
1103 1.22 jmcneill } else {
1104 1.22 jmcneill imask |= SUNXI_MMC_INT_CMD_DONE;
1105 1.1 jmcneill }
1106 1.1 jmcneill
1107 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
1108 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffff);
1109 1.22 jmcneill
1110 1.1 jmcneill sc->sc_intr_rint = 0;
1111 1.1 jmcneill
1112 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_A12A,
1113 1.1 jmcneill (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
1114 1.1 jmcneill
1115 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
1116 1.1 jmcneill
1117 1.13 jmcneill DPRINTF(sc->sc_dev, "cmdval = %08x\n", cmdval);
1118 1.1 jmcneill
1119 1.1 jmcneill if (cmd->c_datalen == 0) {
1120 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1121 1.1 jmcneill } else {
1122 1.1 jmcneill cmd->c_resid = cmd->c_datalen;
1123 1.1 jmcneill cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
1124 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1125 1.22 jmcneill if (cmd->c_error == 0 && ISSET(cmd->c_flags, SCF_CMD_READ)) {
1126 1.22 jmcneill const uint32_t idst_mask = SUNXI_MMC_IDST_RECEIVE_INT;
1127 1.22 jmcneill
1128 1.1 jmcneill retry = 10;
1129 1.1 jmcneill while ((sc->sc_idma_idst & idst_mask) == 0) {
1130 1.1 jmcneill if (retry-- == 0) {
1131 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1132 1.1 jmcneill break;
1133 1.1 jmcneill }
1134 1.1 jmcneill cv_timedwait(&sc->sc_idst_cv,
1135 1.1 jmcneill &sc->sc_intr_lock, hz);
1136 1.1 jmcneill }
1137 1.1 jmcneill }
1138 1.1 jmcneill }
1139 1.1 jmcneill
1140 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
1141 1.2 jmcneill SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
1142 1.1 jmcneill if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
1143 1.1 jmcneill if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
1144 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1145 1.1 jmcneill } else {
1146 1.1 jmcneill cmd->c_error = EIO;
1147 1.1 jmcneill }
1148 1.1 jmcneill }
1149 1.1 jmcneill if (cmd->c_error) {
1150 1.13 jmcneill DPRINTF(sc->sc_dev,
1151 1.1 jmcneill "cmd failed, error %d\n", cmd->c_error);
1152 1.1 jmcneill goto done;
1153 1.1 jmcneill }
1154 1.1 jmcneill
1155 1.1 jmcneill if (cmd->c_datalen > 0) {
1156 1.22 jmcneill sunxi_mmc_dma_complete(sc, cmd);
1157 1.22 jmcneill
1158 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
1159 1.1 jmcneill SUNXI_MMC_INT_ERROR|
1160 1.1 jmcneill SUNXI_MMC_INT_AUTO_CMD_DONE|
1161 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER,
1162 1.2 jmcneill hz*10, poll);
1163 1.1 jmcneill if (cmd->c_error == 0 &&
1164 1.1 jmcneill (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
1165 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1166 1.1 jmcneill }
1167 1.1 jmcneill if (cmd->c_error) {
1168 1.13 jmcneill DPRINTF(sc->sc_dev,
1169 1.1 jmcneill "data timeout, rint = %08x\n",
1170 1.1 jmcneill sc->sc_intr_rint);
1171 1.1 jmcneill cmd->c_error = ETIMEDOUT;
1172 1.1 jmcneill goto done;
1173 1.1 jmcneill }
1174 1.1 jmcneill }
1175 1.1 jmcneill
1176 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
1177 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136) {
1178 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1179 1.1 jmcneill cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
1180 1.1 jmcneill cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
1181 1.1 jmcneill cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
1182 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC) {
1183 1.1 jmcneill cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
1184 1.1 jmcneill (cmd->c_resp[1] << 24);
1185 1.1 jmcneill cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
1186 1.1 jmcneill (cmd->c_resp[2] << 24);
1187 1.1 jmcneill cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
1188 1.1 jmcneill (cmd->c_resp[3] << 24);
1189 1.1 jmcneill cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
1190 1.1 jmcneill }
1191 1.1 jmcneill } else {
1192 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1193 1.1 jmcneill }
1194 1.1 jmcneill }
1195 1.1 jmcneill
1196 1.1 jmcneill done:
1197 1.1 jmcneill cmd->c_flags |= SCF_ITSDONE;
1198 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, oimask);
1199 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffff);
1200 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, 0x337);
1201 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
1202 1.1 jmcneill
1203 1.1 jmcneill if (cmd->c_error) {
1204 1.13 jmcneill DPRINTF(sc->sc_dev, "i/o error %d\n", cmd->c_error);
1205 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1206 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) |
1207 1.1 jmcneill SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
1208 1.1 jmcneill for (retry = 0; retry < 1000; retry++) {
1209 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
1210 1.1 jmcneill break;
1211 1.1 jmcneill delay(10);
1212 1.1 jmcneill }
1213 1.1 jmcneill sunxi_mmc_update_clock(sc);
1214 1.1 jmcneill }
1215 1.1 jmcneill
1216 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1217 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
1218 1.1 jmcneill }
1219 1.1 jmcneill
1220 1.1 jmcneill static void
1221 1.1 jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
1222 1.1 jmcneill {
1223 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1224 1.11 jmcneill uint32_t imask;
1225 1.11 jmcneill
1226 1.11 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
1227 1.11 jmcneill if (enable)
1228 1.11 jmcneill imask |= SUNXI_MMC_INT_SDIO_INT;
1229 1.11 jmcneill else
1230 1.11 jmcneill imask &= ~SUNXI_MMC_INT_SDIO_INT;
1231 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
1232 1.1 jmcneill }
1233 1.1 jmcneill
1234 1.1 jmcneill static void
1235 1.1 jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
1236 1.1 jmcneill {
1237 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1238 1.11 jmcneill
1239 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, SUNXI_MMC_INT_SDIO_INT);
1240 1.1 jmcneill }
1241