sunxi_mmc.c revision 1.3 1 1.3 jmcneill /* $NetBSD: sunxi_mmc.c,v 1.3 2017/07/17 23:31:05 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.3 2017/07/17 23:31:05 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill #include <sys/gpio.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
41 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
42 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/fdt/fdtvar.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <arm/sunxi/sunxi_mmc.h>
47 1.1 jmcneill
48 1.3 jmcneill enum sunxi_mmc_timing {
49 1.3 jmcneill SUNXI_MMC_TIMING_400K,
50 1.3 jmcneill SUNXI_MMC_TIMING_25M,
51 1.3 jmcneill SUNXI_MMC_TIMING_50M,
52 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR,
53 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT,
54 1.3 jmcneill };
55 1.3 jmcneill
56 1.3 jmcneill struct sunxi_mmc_delay {
57 1.3 jmcneill u_int output_phase;
58 1.3 jmcneill u_int sample_phase;
59 1.3 jmcneill };
60 1.3 jmcneill
61 1.3 jmcneill static const struct sunxi_mmc_delay sunxi_mmc_delays[] = {
62 1.3 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
63 1.3 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
64 1.3 jmcneill [SUNXI_MMC_TIMING_50M] = { 90, 120 },
65 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 60, 120 },
66 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 90, 180 },
67 1.3 jmcneill };
68 1.3 jmcneill
69 1.1 jmcneill #define SUNXI_MMC_NDESC 16
70 1.1 jmcneill #define SUNXI_MMC_DMA_XFERLEN 0x10000
71 1.1 jmcneill #define SUNXI_MMC_DMA_FTRGLEVEL 0x20070008
72 1.1 jmcneill
73 1.1 jmcneill struct sunxi_mmc_softc;
74 1.1 jmcneill
75 1.1 jmcneill static int sunxi_mmc_match(device_t, cfdata_t, void *);
76 1.1 jmcneill static void sunxi_mmc_attach(device_t, device_t, void *);
77 1.1 jmcneill static void sunxi_mmc_attach_i(device_t);
78 1.1 jmcneill
79 1.1 jmcneill static int sunxi_mmc_intr(void *);
80 1.1 jmcneill static int sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
81 1.1 jmcneill
82 1.1 jmcneill static int sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
83 1.1 jmcneill static uint32_t sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
84 1.1 jmcneill static int sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
85 1.1 jmcneill static int sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
86 1.1 jmcneill static int sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
87 1.1 jmcneill static int sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
88 1.3 jmcneill static int sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
89 1.1 jmcneill static int sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
90 1.1 jmcneill static int sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
91 1.3 jmcneill static int sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
92 1.1 jmcneill static void sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
93 1.1 jmcneill struct sdmmc_command *);
94 1.1 jmcneill static void sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
95 1.1 jmcneill static void sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
96 1.1 jmcneill
97 1.1 jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
98 1.1 jmcneill .host_reset = sunxi_mmc_host_reset,
99 1.1 jmcneill .host_ocr = sunxi_mmc_host_ocr,
100 1.1 jmcneill .host_maxblklen = sunxi_mmc_host_maxblklen,
101 1.1 jmcneill .card_detect = sunxi_mmc_card_detect,
102 1.1 jmcneill .write_protect = sunxi_mmc_write_protect,
103 1.1 jmcneill .bus_power = sunxi_mmc_bus_power,
104 1.3 jmcneill .bus_clock_ddr = sunxi_mmc_bus_clock,
105 1.1 jmcneill .bus_width = sunxi_mmc_bus_width,
106 1.1 jmcneill .bus_rod = sunxi_mmc_bus_rod,
107 1.3 jmcneill .signal_voltage = sunxi_mmc_signal_voltage,
108 1.1 jmcneill .exec_command = sunxi_mmc_exec_command,
109 1.1 jmcneill .card_enable_intr = sunxi_mmc_card_enable_intr,
110 1.1 jmcneill .card_intr_ack = sunxi_mmc_card_intr_ack,
111 1.1 jmcneill };
112 1.1 jmcneill
113 1.1 jmcneill struct sunxi_mmc_softc {
114 1.1 jmcneill device_t sc_dev;
115 1.1 jmcneill bus_space_tag_t sc_bst;
116 1.1 jmcneill bus_space_handle_t sc_bsh;
117 1.1 jmcneill bus_dma_tag_t sc_dmat;
118 1.1 jmcneill int sc_phandle;
119 1.1 jmcneill
120 1.1 jmcneill void *sc_ih;
121 1.1 jmcneill kmutex_t sc_intr_lock;
122 1.1 jmcneill kcondvar_t sc_intr_cv;
123 1.1 jmcneill kcondvar_t sc_idst_cv;
124 1.1 jmcneill
125 1.1 jmcneill int sc_mmc_width;
126 1.1 jmcneill int sc_mmc_present;
127 1.1 jmcneill
128 1.1 jmcneill device_t sc_sdmmc_dev;
129 1.1 jmcneill
130 1.1 jmcneill uint32_t sc_dma_ftrglevel;
131 1.1 jmcneill
132 1.1 jmcneill uint32_t sc_idma_xferlen;
133 1.1 jmcneill bus_dma_segment_t sc_idma_segs[1];
134 1.1 jmcneill int sc_idma_nsegs;
135 1.1 jmcneill bus_size_t sc_idma_size;
136 1.1 jmcneill bus_dmamap_t sc_idma_map;
137 1.1 jmcneill int sc_idma_ndesc;
138 1.1 jmcneill void *sc_idma_desc;
139 1.1 jmcneill
140 1.1 jmcneill uint32_t sc_intr_rint;
141 1.1 jmcneill uint32_t sc_intr_mint;
142 1.1 jmcneill uint32_t sc_idma_idst;
143 1.1 jmcneill
144 1.1 jmcneill struct clk *sc_clk_ahb;
145 1.1 jmcneill struct clk *sc_clk_mmc;
146 1.1 jmcneill struct clk *sc_clk_output;
147 1.1 jmcneill struct clk *sc_clk_sample;
148 1.1 jmcneill
149 1.1 jmcneill struct fdtbus_reset *sc_rst_ahb;
150 1.1 jmcneill
151 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_cd;
152 1.1 jmcneill int sc_gpio_cd_inverted;
153 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_wp;
154 1.1 jmcneill int sc_gpio_wp_inverted;
155 1.3 jmcneill
156 1.3 jmcneill struct fdtbus_regulator *sc_reg_vqmmc;
157 1.1 jmcneill };
158 1.1 jmcneill
159 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
160 1.1 jmcneill sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
161 1.1 jmcneill
162 1.1 jmcneill #define MMC_WRITE(sc, reg, val) \
163 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
164 1.1 jmcneill #define MMC_READ(sc, reg) \
165 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
166 1.1 jmcneill
167 1.1 jmcneill static const char * const compatible[] = {
168 1.1 jmcneill "allwinner,sun7i-a20-mmc",
169 1.1 jmcneill NULL
170 1.1 jmcneill };
171 1.1 jmcneill
172 1.1 jmcneill static int
173 1.1 jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
174 1.1 jmcneill {
175 1.1 jmcneill struct fdt_attach_args * const faa = aux;
176 1.1 jmcneill
177 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
178 1.1 jmcneill }
179 1.1 jmcneill
180 1.1 jmcneill static void
181 1.1 jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
182 1.1 jmcneill {
183 1.1 jmcneill struct sunxi_mmc_softc * const sc = device_private(self);
184 1.1 jmcneill struct fdt_attach_args * const faa = aux;
185 1.1 jmcneill const int phandle = faa->faa_phandle;
186 1.1 jmcneill char intrstr[128];
187 1.1 jmcneill bus_addr_t addr;
188 1.1 jmcneill bus_size_t size;
189 1.1 jmcneill
190 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
191 1.1 jmcneill aprint_error(": couldn't get registers\n");
192 1.1 jmcneill return;
193 1.1 jmcneill }
194 1.1 jmcneill
195 1.1 jmcneill sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
196 1.1 jmcneill sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
197 1.1 jmcneill sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
198 1.1 jmcneill sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
199 1.1 jmcneill
200 1.1 jmcneill #if notyet
201 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
202 1.1 jmcneill sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
203 1.1 jmcneill #else
204 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
205 1.1 jmcneill #endif
206 1.1 jmcneill aprint_error(": couldn't get clocks\n");
207 1.1 jmcneill return;
208 1.1 jmcneill }
209 1.1 jmcneill
210 1.1 jmcneill sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
211 1.1 jmcneill if (sc->sc_rst_ahb == NULL) {
212 1.1 jmcneill aprint_error(": couldn't get resets\n");
213 1.1 jmcneill return;
214 1.1 jmcneill }
215 1.1 jmcneill
216 1.3 jmcneill sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
217 1.3 jmcneill
218 1.1 jmcneill if (clk_enable(sc->sc_clk_ahb) != 0 ||
219 1.1 jmcneill clk_enable(sc->sc_clk_mmc) != 0) {
220 1.1 jmcneill aprint_error(": couldn't enable clocks\n");
221 1.1 jmcneill return;
222 1.1 jmcneill }
223 1.1 jmcneill
224 1.1 jmcneill if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
225 1.1 jmcneill aprint_error(": couldn't de-assert resets\n");
226 1.1 jmcneill return;
227 1.1 jmcneill }
228 1.1 jmcneill
229 1.1 jmcneill sc->sc_dev = self;
230 1.1 jmcneill sc->sc_phandle = phandle;
231 1.1 jmcneill sc->sc_bst = faa->faa_bst;
232 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
233 1.1 jmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
234 1.1 jmcneill cv_init(&sc->sc_intr_cv, "awinmmcirq");
235 1.1 jmcneill cv_init(&sc->sc_idst_cv, "awinmmcdma");
236 1.1 jmcneill
237 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
238 1.1 jmcneill aprint_error(": couldn't map registers\n");
239 1.1 jmcneill return;
240 1.1 jmcneill }
241 1.1 jmcneill
242 1.1 jmcneill aprint_naive("\n");
243 1.1 jmcneill aprint_normal(": SD/MMC controller\n");
244 1.1 jmcneill
245 1.1 jmcneill sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
246 1.1 jmcneill GPIO_PIN_INPUT);
247 1.1 jmcneill sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
248 1.1 jmcneill GPIO_PIN_INPUT);
249 1.1 jmcneill
250 1.1 jmcneill sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
251 1.1 jmcneill sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
252 1.1 jmcneill
253 1.1 jmcneill sc->sc_dma_ftrglevel = SUNXI_MMC_DMA_FTRGLEVEL;
254 1.1 jmcneill
255 1.1 jmcneill if (sunxi_mmc_idma_setup(sc) != 0) {
256 1.1 jmcneill aprint_error_dev(self, "failed to setup DMA\n");
257 1.1 jmcneill return;
258 1.1 jmcneill }
259 1.1 jmcneill
260 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
261 1.1 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
262 1.1 jmcneill return;
263 1.1 jmcneill }
264 1.1 jmcneill
265 1.1 jmcneill sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
266 1.1 jmcneill sunxi_mmc_intr, sc);
267 1.1 jmcneill if (sc->sc_ih == NULL) {
268 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
269 1.1 jmcneill intrstr);
270 1.1 jmcneill return;
271 1.1 jmcneill }
272 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
273 1.1 jmcneill
274 1.1 jmcneill config_interrupts(self, sunxi_mmc_attach_i);
275 1.1 jmcneill }
276 1.1 jmcneill
277 1.1 jmcneill static int
278 1.1 jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
279 1.1 jmcneill {
280 1.1 jmcneill int error;
281 1.1 jmcneill
282 1.1 jmcneill sc->sc_idma_xferlen = SUNXI_MMC_DMA_XFERLEN;
283 1.1 jmcneill
284 1.1 jmcneill sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
285 1.1 jmcneill sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
286 1.1 jmcneill sc->sc_idma_ndesc;
287 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
288 1.1 jmcneill sc->sc_idma_size, sc->sc_idma_segs, 1,
289 1.1 jmcneill &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
290 1.1 jmcneill if (error)
291 1.1 jmcneill return error;
292 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
293 1.1 jmcneill sc->sc_idma_nsegs, sc->sc_idma_size,
294 1.1 jmcneill &sc->sc_idma_desc, BUS_DMA_WAITOK);
295 1.1 jmcneill if (error)
296 1.1 jmcneill goto free;
297 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
298 1.1 jmcneill sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
299 1.1 jmcneill if (error)
300 1.1 jmcneill goto unmap;
301 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
302 1.1 jmcneill sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
303 1.1 jmcneill if (error)
304 1.1 jmcneill goto destroy;
305 1.1 jmcneill return 0;
306 1.1 jmcneill
307 1.1 jmcneill destroy:
308 1.1 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
309 1.1 jmcneill unmap:
310 1.1 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
311 1.1 jmcneill free:
312 1.1 jmcneill bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
313 1.1 jmcneill return error;
314 1.1 jmcneill }
315 1.1 jmcneill
316 1.1 jmcneill static int
317 1.3 jmcneill sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
318 1.1 jmcneill {
319 1.3 jmcneill const struct sunxi_mmc_delay *delays;
320 1.3 jmcneill int error, timing;
321 1.3 jmcneill
322 1.3 jmcneill if (freq <= 400) {
323 1.3 jmcneill timing = SUNXI_MMC_TIMING_400K;
324 1.3 jmcneill } else if (freq <= 25000) {
325 1.3 jmcneill timing = SUNXI_MMC_TIMING_25M;
326 1.3 jmcneill } else if (freq <= 52000) {
327 1.3 jmcneill if (ddr) {
328 1.3 jmcneill timing = sc->sc_mmc_width == 8 ?
329 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT :
330 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR;
331 1.3 jmcneill } else {
332 1.3 jmcneill timing = SUNXI_MMC_TIMING_50M;
333 1.3 jmcneill }
334 1.3 jmcneill } else
335 1.3 jmcneill return EINVAL;
336 1.3 jmcneill
337 1.3 jmcneill delays = &sunxi_mmc_delays[timing];
338 1.3 jmcneill
339 1.3 jmcneill error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
340 1.3 jmcneill if (error != 0)
341 1.3 jmcneill return error;
342 1.3 jmcneill
343 1.3 jmcneill if (sc->sc_clk_sample) {
344 1.3 jmcneill error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
345 1.3 jmcneill if (error != 0)
346 1.3 jmcneill return error;
347 1.3 jmcneill }
348 1.3 jmcneill if (sc->sc_clk_output) {
349 1.3 jmcneill error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
350 1.3 jmcneill if (error != 0)
351 1.3 jmcneill return error;
352 1.3 jmcneill }
353 1.3 jmcneill
354 1.3 jmcneill return 0;
355 1.1 jmcneill }
356 1.1 jmcneill
357 1.1 jmcneill static void
358 1.1 jmcneill sunxi_mmc_attach_i(device_t self)
359 1.1 jmcneill {
360 1.1 jmcneill struct sunxi_mmc_softc *sc = device_private(self);
361 1.1 jmcneill struct sdmmcbus_attach_args saa;
362 1.1 jmcneill uint32_t width;
363 1.1 jmcneill
364 1.1 jmcneill sunxi_mmc_host_reset(sc);
365 1.1 jmcneill sunxi_mmc_bus_width(sc, 1);
366 1.3 jmcneill sunxi_mmc_set_clock(sc, 400, false);
367 1.1 jmcneill
368 1.1 jmcneill if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
369 1.1 jmcneill width = 4;
370 1.1 jmcneill
371 1.1 jmcneill memset(&saa, 0, sizeof(saa));
372 1.1 jmcneill saa.saa_busname = "sdmmc";
373 1.1 jmcneill saa.saa_sct = &sunxi_mmc_chip_functions;
374 1.1 jmcneill saa.saa_sch = sc;
375 1.1 jmcneill saa.saa_dmat = sc->sc_dmat;
376 1.1 jmcneill saa.saa_clkmin = 400;
377 1.1 jmcneill saa.saa_clkmax = 52000;
378 1.1 jmcneill saa.saa_caps = SMC_CAPS_DMA |
379 1.1 jmcneill SMC_CAPS_MULTI_SEG_DMA |
380 1.1 jmcneill SMC_CAPS_AUTO_STOP |
381 1.1 jmcneill SMC_CAPS_SD_HIGHSPEED |
382 1.2 jmcneill SMC_CAPS_MMC_HIGHSPEED |
383 1.3 jmcneill SMC_CAPS_MMC_DDR52 |
384 1.2 jmcneill SMC_CAPS_POLLING;
385 1.1 jmcneill if (width == 4)
386 1.1 jmcneill saa.saa_caps |= SMC_CAPS_4BIT_MODE;
387 1.1 jmcneill if (width == 8)
388 1.1 jmcneill saa.saa_caps |= SMC_CAPS_8BIT_MODE;
389 1.1 jmcneill
390 1.1 jmcneill if (sc->sc_gpio_cd)
391 1.1 jmcneill saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
392 1.1 jmcneill
393 1.1 jmcneill sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
394 1.1 jmcneill }
395 1.1 jmcneill
396 1.1 jmcneill static int
397 1.1 jmcneill sunxi_mmc_intr(void *priv)
398 1.1 jmcneill {
399 1.1 jmcneill struct sunxi_mmc_softc *sc = priv;
400 1.1 jmcneill uint32_t idst, rint, mint;
401 1.1 jmcneill
402 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
403 1.1 jmcneill idst = MMC_READ(sc, SUNXI_MMC_IDST);
404 1.1 jmcneill rint = MMC_READ(sc, SUNXI_MMC_RINT);
405 1.1 jmcneill mint = MMC_READ(sc, SUNXI_MMC_MINT);
406 1.1 jmcneill if (!idst && !rint && !mint) {
407 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
408 1.1 jmcneill return 0;
409 1.1 jmcneill }
410 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
411 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, rint);
412 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_MINT, mint);
413 1.1 jmcneill
414 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
415 1.1 jmcneill device_printf(sc->sc_dev, "mmc intr idst=%08X rint=%08X mint=%08X\n",
416 1.1 jmcneill idst, rint, mint);
417 1.1 jmcneill #endif
418 1.1 jmcneill
419 1.1 jmcneill if (idst) {
420 1.1 jmcneill sc->sc_idma_idst |= idst;
421 1.1 jmcneill cv_broadcast(&sc->sc_idst_cv);
422 1.1 jmcneill }
423 1.1 jmcneill
424 1.1 jmcneill if (rint) {
425 1.1 jmcneill sc->sc_intr_rint |= rint;
426 1.1 jmcneill cv_broadcast(&sc->sc_intr_cv);
427 1.1 jmcneill }
428 1.1 jmcneill
429 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
430 1.1 jmcneill
431 1.1 jmcneill return 1;
432 1.1 jmcneill }
433 1.1 jmcneill
434 1.1 jmcneill static int
435 1.2 jmcneill sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
436 1.2 jmcneill int timeout, bool poll)
437 1.1 jmcneill {
438 1.1 jmcneill int retry;
439 1.1 jmcneill int error;
440 1.1 jmcneill
441 1.1 jmcneill KASSERT(mutex_owned(&sc->sc_intr_lock));
442 1.1 jmcneill
443 1.1 jmcneill if (sc->sc_intr_rint & mask)
444 1.1 jmcneill return 0;
445 1.1 jmcneill
446 1.2 jmcneill if (poll)
447 1.2 jmcneill retry = timeout / hz * 1000;
448 1.2 jmcneill else
449 1.2 jmcneill retry = timeout / hz;
450 1.1 jmcneill
451 1.1 jmcneill while (retry > 0) {
452 1.2 jmcneill if (poll) {
453 1.2 jmcneill sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
454 1.2 jmcneill } else {
455 1.2 jmcneill error = cv_timedwait(&sc->sc_intr_cv,
456 1.2 jmcneill &sc->sc_intr_lock, hz);
457 1.2 jmcneill if (error && error != EWOULDBLOCK)
458 1.2 jmcneill return error;
459 1.2 jmcneill }
460 1.1 jmcneill if (sc->sc_intr_rint & mask)
461 1.1 jmcneill return 0;
462 1.2 jmcneill if (poll)
463 1.2 jmcneill delay(1000);
464 1.1 jmcneill --retry;
465 1.1 jmcneill }
466 1.1 jmcneill
467 1.1 jmcneill return ETIMEDOUT;
468 1.1 jmcneill }
469 1.1 jmcneill
470 1.1 jmcneill static int
471 1.1 jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
472 1.1 jmcneill {
473 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
474 1.1 jmcneill int retry = 1000;
475 1.1 jmcneill
476 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
477 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "host reset\n");
478 1.1 jmcneill #endif
479 1.1 jmcneill
480 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
481 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_RESET);
482 1.1 jmcneill while (--retry > 0) {
483 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
484 1.1 jmcneill break;
485 1.1 jmcneill delay(100);
486 1.1 jmcneill }
487 1.1 jmcneill
488 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
489 1.1 jmcneill
490 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK,
491 1.1 jmcneill SUNXI_MMC_INT_CMD_DONE | SUNXI_MMC_INT_ERROR |
492 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER | SUNXI_MMC_INT_AUTO_CMD_DONE);
493 1.1 jmcneill
494 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
495 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_INTEN);
496 1.1 jmcneill
497 1.1 jmcneill return 0;
498 1.1 jmcneill }
499 1.1 jmcneill
500 1.1 jmcneill static uint32_t
501 1.1 jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
502 1.1 jmcneill {
503 1.1 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
504 1.1 jmcneill }
505 1.1 jmcneill
506 1.1 jmcneill static int
507 1.1 jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
508 1.1 jmcneill {
509 1.1 jmcneill return 8192;
510 1.1 jmcneill }
511 1.1 jmcneill
512 1.1 jmcneill static int
513 1.1 jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
514 1.1 jmcneill {
515 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
516 1.1 jmcneill
517 1.1 jmcneill if (sc->sc_gpio_cd == NULL) {
518 1.1 jmcneill return 1; /* no card detect pin, assume present */
519 1.1 jmcneill } else {
520 1.1 jmcneill int v = 0, i;
521 1.1 jmcneill for (i = 0; i < 5; i++) {
522 1.1 jmcneill v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
523 1.1 jmcneill sc->sc_gpio_cd_inverted);
524 1.1 jmcneill delay(1000);
525 1.1 jmcneill }
526 1.1 jmcneill if (v == 5)
527 1.1 jmcneill sc->sc_mmc_present = 0;
528 1.1 jmcneill else if (v == 0)
529 1.1 jmcneill sc->sc_mmc_present = 1;
530 1.1 jmcneill return sc->sc_mmc_present;
531 1.1 jmcneill }
532 1.1 jmcneill }
533 1.1 jmcneill
534 1.1 jmcneill static int
535 1.1 jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
536 1.1 jmcneill {
537 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
538 1.1 jmcneill
539 1.1 jmcneill if (sc->sc_gpio_wp == NULL) {
540 1.1 jmcneill return 0; /* no write protect pin, assume rw */
541 1.1 jmcneill } else {
542 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_wp) ^
543 1.1 jmcneill sc->sc_gpio_wp_inverted;
544 1.1 jmcneill }
545 1.1 jmcneill }
546 1.1 jmcneill
547 1.1 jmcneill static int
548 1.1 jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
549 1.1 jmcneill {
550 1.1 jmcneill return 0;
551 1.1 jmcneill }
552 1.1 jmcneill
553 1.1 jmcneill static int
554 1.1 jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
555 1.1 jmcneill {
556 1.1 jmcneill uint32_t cmd;
557 1.1 jmcneill int retry;
558 1.1 jmcneill
559 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
560 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "update clock\n");
561 1.1 jmcneill #endif
562 1.1 jmcneill
563 1.1 jmcneill cmd = SUNXI_MMC_CMD_START |
564 1.1 jmcneill SUNXI_MMC_CMD_UPCLK_ONLY |
565 1.1 jmcneill SUNXI_MMC_CMD_WAIT_PRE_OVER;
566 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
567 1.1 jmcneill retry = 0xfffff;
568 1.1 jmcneill while (--retry > 0) {
569 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
570 1.1 jmcneill break;
571 1.1 jmcneill delay(10);
572 1.1 jmcneill }
573 1.1 jmcneill
574 1.1 jmcneill if (retry == 0) {
575 1.1 jmcneill aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
576 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
577 1.1 jmcneill device_printf(sc->sc_dev, "GCTRL: 0x%08x\n",
578 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL));
579 1.1 jmcneill device_printf(sc->sc_dev, "CLKCR: 0x%08x\n",
580 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CLKCR));
581 1.1 jmcneill device_printf(sc->sc_dev, "TIMEOUT: 0x%08x\n",
582 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_TIMEOUT));
583 1.1 jmcneill device_printf(sc->sc_dev, "WIDTH: 0x%08x\n",
584 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_WIDTH));
585 1.1 jmcneill device_printf(sc->sc_dev, "CMD: 0x%08x\n",
586 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CMD));
587 1.1 jmcneill device_printf(sc->sc_dev, "MINT: 0x%08x\n",
588 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_MINT));
589 1.1 jmcneill device_printf(sc->sc_dev, "RINT: 0x%08x\n",
590 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_RINT));
591 1.1 jmcneill device_printf(sc->sc_dev, "STATUS: 0x%08x\n",
592 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_STATUS));
593 1.1 jmcneill #endif
594 1.1 jmcneill return ETIMEDOUT;
595 1.1 jmcneill }
596 1.1 jmcneill
597 1.1 jmcneill return 0;
598 1.1 jmcneill }
599 1.1 jmcneill
600 1.1 jmcneill static int
601 1.3 jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
602 1.1 jmcneill {
603 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
604 1.3 jmcneill uint32_t clkcr, gctrl;
605 1.1 jmcneill
606 1.1 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
607 1.1 jmcneill if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
608 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
609 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
610 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
611 1.1 jmcneill return 1;
612 1.1 jmcneill }
613 1.1 jmcneill
614 1.1 jmcneill if (freq) {
615 1.1 jmcneill
616 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_DIV;
617 1.3 jmcneill clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
618 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
619 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
620 1.1 jmcneill return 1;
621 1.1 jmcneill
622 1.3 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
623 1.3 jmcneill if (ddr)
624 1.3 jmcneill gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
625 1.3 jmcneill else
626 1.3 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
627 1.3 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
628 1.3 jmcneill
629 1.3 jmcneill if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
630 1.1 jmcneill return 1;
631 1.1 jmcneill
632 1.1 jmcneill clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
633 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
634 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
635 1.1 jmcneill return 1;
636 1.1 jmcneill }
637 1.1 jmcneill
638 1.1 jmcneill return 0;
639 1.1 jmcneill }
640 1.1 jmcneill
641 1.1 jmcneill static int
642 1.1 jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
643 1.1 jmcneill {
644 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
645 1.1 jmcneill
646 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
647 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "width = %d\n", width);
648 1.1 jmcneill #endif
649 1.1 jmcneill
650 1.1 jmcneill switch (width) {
651 1.1 jmcneill case 1:
652 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
653 1.1 jmcneill break;
654 1.1 jmcneill case 4:
655 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
656 1.1 jmcneill break;
657 1.1 jmcneill case 8:
658 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
659 1.1 jmcneill break;
660 1.1 jmcneill default:
661 1.1 jmcneill return 1;
662 1.1 jmcneill }
663 1.1 jmcneill
664 1.1 jmcneill sc->sc_mmc_width = width;
665 1.1 jmcneill
666 1.1 jmcneill return 0;
667 1.1 jmcneill }
668 1.1 jmcneill
669 1.1 jmcneill static int
670 1.1 jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
671 1.1 jmcneill {
672 1.1 jmcneill return -1;
673 1.1 jmcneill }
674 1.1 jmcneill
675 1.1 jmcneill static int
676 1.3 jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
677 1.3 jmcneill {
678 1.3 jmcneill struct sunxi_mmc_softc *sc = sch;
679 1.3 jmcneill u_int uvol;
680 1.3 jmcneill int error;
681 1.3 jmcneill
682 1.3 jmcneill if (sc->sc_reg_vqmmc == NULL)
683 1.3 jmcneill return 0;
684 1.3 jmcneill
685 1.3 jmcneill switch (signal_voltage) {
686 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_330:
687 1.3 jmcneill uvol = 3300000;
688 1.3 jmcneill break;
689 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_180:
690 1.3 jmcneill uvol = 1800000;
691 1.3 jmcneill break;
692 1.3 jmcneill default:
693 1.3 jmcneill return EINVAL;
694 1.3 jmcneill }
695 1.3 jmcneill
696 1.3 jmcneill error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
697 1.3 jmcneill if (error != 0)
698 1.3 jmcneill return error;
699 1.3 jmcneill
700 1.3 jmcneill return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
701 1.3 jmcneill }
702 1.3 jmcneill
703 1.3 jmcneill static int
704 1.1 jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
705 1.1 jmcneill {
706 1.1 jmcneill struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
707 1.1 jmcneill bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
708 1.1 jmcneill bus_size_t off;
709 1.1 jmcneill int desc, resid, seg;
710 1.1 jmcneill uint32_t val;
711 1.1 jmcneill
712 1.1 jmcneill desc = 0;
713 1.1 jmcneill for (seg = 0; seg < cmd->c_dmamap->dm_nsegs; seg++) {
714 1.1 jmcneill bus_addr_t paddr = cmd->c_dmamap->dm_segs[seg].ds_addr;
715 1.1 jmcneill bus_size_t len = cmd->c_dmamap->dm_segs[seg].ds_len;
716 1.1 jmcneill resid = min(len, cmd->c_resid);
717 1.1 jmcneill off = 0;
718 1.1 jmcneill while (resid > 0) {
719 1.1 jmcneill if (desc == sc->sc_idma_ndesc)
720 1.1 jmcneill break;
721 1.1 jmcneill len = min(sc->sc_idma_xferlen, resid);
722 1.1 jmcneill dma[desc].dma_buf_size = htole32(len);
723 1.1 jmcneill dma[desc].dma_buf_addr = htole32(paddr + off);
724 1.1 jmcneill dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
725 1.1 jmcneill SUNXI_MMC_IDMA_CONFIG_OWN);
726 1.1 jmcneill cmd->c_resid -= len;
727 1.1 jmcneill resid -= len;
728 1.1 jmcneill off += len;
729 1.1 jmcneill if (desc == 0) {
730 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
731 1.1 jmcneill }
732 1.1 jmcneill if (cmd->c_resid == 0) {
733 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
734 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
735 1.1 jmcneill dma[desc].dma_next = 0;
736 1.1 jmcneill } else {
737 1.1 jmcneill dma[desc].dma_config |=
738 1.1 jmcneill htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
739 1.1 jmcneill dma[desc].dma_next = htole32(
740 1.1 jmcneill desc_paddr + ((desc+1) *
741 1.1 jmcneill sizeof(struct sunxi_mmc_idma_descriptor)));
742 1.1 jmcneill }
743 1.1 jmcneill ++desc;
744 1.1 jmcneill }
745 1.1 jmcneill }
746 1.1 jmcneill if (desc == sc->sc_idma_ndesc) {
747 1.1 jmcneill aprint_error_dev(sc->sc_dev,
748 1.1 jmcneill "not enough descriptors for %d byte transfer!\n",
749 1.1 jmcneill cmd->c_datalen);
750 1.1 jmcneill return EIO;
751 1.1 jmcneill }
752 1.1 jmcneill
753 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
754 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
755 1.1 jmcneill
756 1.1 jmcneill sc->sc_idma_idst = 0;
757 1.1 jmcneill
758 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_GCTRL);
759 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMAEN;
760 1.1 jmcneill val |= SUNXI_MMC_GCTRL_INTEN;
761 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
762 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMARESET;
763 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
764 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
765 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC,
766 1.1 jmcneill SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
767 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_IDIE);
768 1.1 jmcneill val &= ~(SUNXI_MMC_IDST_RECEIVE_INT|SUNXI_MMC_IDST_TRANSMIT_INT);
769 1.1 jmcneill if (cmd->c_flags & SCF_CMD_READ)
770 1.1 jmcneill val |= SUNXI_MMC_IDST_RECEIVE_INT;
771 1.1 jmcneill else
772 1.1 jmcneill val |= SUNXI_MMC_IDST_TRANSMIT_INT;
773 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
774 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
775 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_dma_ftrglevel);
776 1.1 jmcneill
777 1.1 jmcneill return 0;
778 1.1 jmcneill }
779 1.1 jmcneill
780 1.1 jmcneill static void
781 1.1 jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc)
782 1.1 jmcneill {
783 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
784 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
785 1.1 jmcneill }
786 1.1 jmcneill
787 1.1 jmcneill static void
788 1.1 jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
789 1.1 jmcneill {
790 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
791 1.1 jmcneill uint32_t cmdval = SUNXI_MMC_CMD_START;
792 1.2 jmcneill const bool poll = (cmd->c_flags & SCF_POLL) != 0;
793 1.1 jmcneill int retry;
794 1.1 jmcneill
795 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
796 1.1 jmcneill aprint_normal_dev(sc->sc_dev,
797 1.2 jmcneill "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
798 1.1 jmcneill cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
799 1.2 jmcneill cmd->c_blklen, poll);
800 1.1 jmcneill #endif
801 1.1 jmcneill
802 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
803 1.1 jmcneill
804 1.1 jmcneill if (cmd->c_opcode == 0)
805 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
806 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT)
807 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_RSP_EXP;
808 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136)
809 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_LONG_RSP;
810 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC)
811 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
812 1.1 jmcneill
813 1.1 jmcneill if (cmd->c_datalen > 0) {
814 1.1 jmcneill unsigned int nblks;
815 1.1 jmcneill
816 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
817 1.1 jmcneill if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
818 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_WRITE;
819 1.1 jmcneill }
820 1.1 jmcneill
821 1.1 jmcneill nblks = cmd->c_datalen / cmd->c_blklen;
822 1.1 jmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
823 1.1 jmcneill ++nblks;
824 1.1 jmcneill
825 1.1 jmcneill if (nblks > 1) {
826 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
827 1.1 jmcneill }
828 1.1 jmcneill
829 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
830 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
831 1.1 jmcneill }
832 1.1 jmcneill
833 1.1 jmcneill sc->sc_intr_rint = 0;
834 1.1 jmcneill
835 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_A12A,
836 1.1 jmcneill (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
837 1.1 jmcneill
838 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
839 1.1 jmcneill
840 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
841 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "cmdval = %08x\n", cmdval);
842 1.1 jmcneill #endif
843 1.1 jmcneill
844 1.1 jmcneill if (cmd->c_datalen == 0) {
845 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
846 1.1 jmcneill } else {
847 1.1 jmcneill cmd->c_resid = cmd->c_datalen;
848 1.1 jmcneill cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
849 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
850 1.1 jmcneill if (cmd->c_error == 0) {
851 1.1 jmcneill const uint32_t idst_mask =
852 1.1 jmcneill SUNXI_MMC_IDST_ERROR | SUNXI_MMC_IDST_COMPLETE;
853 1.1 jmcneill retry = 10;
854 1.1 jmcneill while ((sc->sc_idma_idst & idst_mask) == 0) {
855 1.1 jmcneill if (retry-- == 0) {
856 1.1 jmcneill cmd->c_error = ETIMEDOUT;
857 1.1 jmcneill break;
858 1.1 jmcneill }
859 1.1 jmcneill cv_timedwait(&sc->sc_idst_cv,
860 1.1 jmcneill &sc->sc_intr_lock, hz);
861 1.1 jmcneill }
862 1.1 jmcneill }
863 1.1 jmcneill sunxi_mmc_dma_complete(sc);
864 1.1 jmcneill if (sc->sc_idma_idst & SUNXI_MMC_IDST_ERROR) {
865 1.1 jmcneill cmd->c_error = EIO;
866 1.1 jmcneill } else if (!(sc->sc_idma_idst & SUNXI_MMC_IDST_COMPLETE)) {
867 1.1 jmcneill cmd->c_error = ETIMEDOUT;
868 1.1 jmcneill }
869 1.1 jmcneill if (cmd->c_error) {
870 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
871 1.1 jmcneill aprint_error_dev(sc->sc_dev,
872 1.1 jmcneill "xfer failed, error %d\n", cmd->c_error);
873 1.1 jmcneill #endif
874 1.1 jmcneill goto done;
875 1.1 jmcneill }
876 1.1 jmcneill }
877 1.1 jmcneill
878 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
879 1.2 jmcneill SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
880 1.1 jmcneill if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
881 1.1 jmcneill if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
882 1.1 jmcneill cmd->c_error = ETIMEDOUT;
883 1.1 jmcneill } else {
884 1.1 jmcneill cmd->c_error = EIO;
885 1.1 jmcneill }
886 1.1 jmcneill }
887 1.1 jmcneill if (cmd->c_error) {
888 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
889 1.1 jmcneill aprint_error_dev(sc->sc_dev,
890 1.1 jmcneill "cmd failed, error %d\n", cmd->c_error);
891 1.1 jmcneill #endif
892 1.1 jmcneill goto done;
893 1.1 jmcneill }
894 1.1 jmcneill
895 1.1 jmcneill if (cmd->c_datalen > 0) {
896 1.1 jmcneill cmd->c_error = sunxi_mmc_wait_rint(sc,
897 1.1 jmcneill SUNXI_MMC_INT_ERROR|
898 1.1 jmcneill SUNXI_MMC_INT_AUTO_CMD_DONE|
899 1.1 jmcneill SUNXI_MMC_INT_DATA_OVER,
900 1.2 jmcneill hz*10, poll);
901 1.1 jmcneill if (cmd->c_error == 0 &&
902 1.1 jmcneill (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
903 1.1 jmcneill cmd->c_error = ETIMEDOUT;
904 1.1 jmcneill }
905 1.1 jmcneill if (cmd->c_error) {
906 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
907 1.1 jmcneill aprint_error_dev(sc->sc_dev,
908 1.1 jmcneill "data timeout, rint = %08x\n",
909 1.1 jmcneill sc->sc_intr_rint);
910 1.1 jmcneill #endif
911 1.1 jmcneill cmd->c_error = ETIMEDOUT;
912 1.1 jmcneill goto done;
913 1.1 jmcneill }
914 1.1 jmcneill }
915 1.1 jmcneill
916 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
917 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136) {
918 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
919 1.1 jmcneill cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
920 1.1 jmcneill cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
921 1.1 jmcneill cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
922 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC) {
923 1.1 jmcneill cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
924 1.1 jmcneill (cmd->c_resp[1] << 24);
925 1.1 jmcneill cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
926 1.1 jmcneill (cmd->c_resp[2] << 24);
927 1.1 jmcneill cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
928 1.1 jmcneill (cmd->c_resp[3] << 24);
929 1.1 jmcneill cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
930 1.1 jmcneill }
931 1.1 jmcneill } else {
932 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
933 1.1 jmcneill }
934 1.1 jmcneill }
935 1.1 jmcneill
936 1.1 jmcneill done:
937 1.1 jmcneill cmd->c_flags |= SCF_ITSDONE;
938 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
939 1.1 jmcneill
940 1.1 jmcneill if (cmd->c_error) {
941 1.1 jmcneill #ifdef SUNXI_MMC_DEBUG
942 1.1 jmcneill aprint_error_dev(sc->sc_dev, "i/o error %d\n", cmd->c_error);
943 1.1 jmcneill #endif
944 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
945 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) |
946 1.1 jmcneill SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
947 1.1 jmcneill for (retry = 0; retry < 1000; retry++) {
948 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
949 1.1 jmcneill break;
950 1.1 jmcneill delay(10);
951 1.1 jmcneill }
952 1.1 jmcneill sunxi_mmc_update_clock(sc);
953 1.1 jmcneill }
954 1.1 jmcneill
955 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
956 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
957 1.1 jmcneill }
958 1.1 jmcneill
959 1.1 jmcneill static void
960 1.1 jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
961 1.1 jmcneill {
962 1.1 jmcneill }
963 1.1 jmcneill
964 1.1 jmcneill static void
965 1.1 jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
966 1.1 jmcneill {
967 1.1 jmcneill }
968