sunxi_mmc.c revision 1.39 1 1.39 jmcneill /* $NetBSD: sunxi_mmc.c,v 1.39 2019/10/03 15:10:32 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.13 jmcneill #include "opt_sunximmc.h"
30 1.13 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.39 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.39 2019/10/03 15:10:32 jmcneill Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill #include <sys/gpio.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
43 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
44 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/fdt/fdtvar.h>
47 1.1 jmcneill
48 1.1 jmcneill #include <arm/sunxi/sunxi_mmc.h>
49 1.1 jmcneill
50 1.13 jmcneill #ifdef SUNXI_MMC_DEBUG
51 1.13 jmcneill static int sunxi_mmc_debug = SUNXI_MMC_DEBUG;
52 1.13 jmcneill #define DPRINTF(dev, fmt, ...) \
53 1.13 jmcneill do { \
54 1.13 jmcneill if (sunxi_mmc_debug & __BIT(device_unit(dev))) \
55 1.13 jmcneill device_printf((dev), fmt, ##__VA_ARGS__); \
56 1.13 jmcneill } while (0)
57 1.13 jmcneill #else
58 1.13 jmcneill #define DPRINTF(dev, fmt, ...) ((void)0)
59 1.13 jmcneill #endif
60 1.13 jmcneill
61 1.3 jmcneill enum sunxi_mmc_timing {
62 1.3 jmcneill SUNXI_MMC_TIMING_400K,
63 1.3 jmcneill SUNXI_MMC_TIMING_25M,
64 1.3 jmcneill SUNXI_MMC_TIMING_50M,
65 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR,
66 1.3 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT,
67 1.3 jmcneill };
68 1.3 jmcneill
69 1.3 jmcneill struct sunxi_mmc_delay {
70 1.3 jmcneill u_int output_phase;
71 1.3 jmcneill u_int sample_phase;
72 1.3 jmcneill };
73 1.3 jmcneill
74 1.10 jmcneill static const struct sunxi_mmc_delay sun7i_mmc_delays[] = {
75 1.3 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
76 1.3 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
77 1.3 jmcneill [SUNXI_MMC_TIMING_50M] = { 90, 120 },
78 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 60, 120 },
79 1.3 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 90, 180 },
80 1.3 jmcneill };
81 1.3 jmcneill
82 1.10 jmcneill static const struct sunxi_mmc_delay sun9i_mmc_delays[] = {
83 1.10 jmcneill [SUNXI_MMC_TIMING_400K] = { 180, 180 },
84 1.10 jmcneill [SUNXI_MMC_TIMING_25M] = { 180, 75 },
85 1.10 jmcneill [SUNXI_MMC_TIMING_50M] = { 150, 120 },
86 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR] = { 54, 36 },
87 1.10 jmcneill [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 72, 72 },
88 1.10 jmcneill };
89 1.10 jmcneill
90 1.21 ryo #define SUNXI_MMC_NDESC 64
91 1.1 jmcneill
92 1.1 jmcneill struct sunxi_mmc_softc;
93 1.1 jmcneill
94 1.1 jmcneill static int sunxi_mmc_match(device_t, cfdata_t, void *);
95 1.1 jmcneill static void sunxi_mmc_attach(device_t, device_t, void *);
96 1.1 jmcneill static void sunxi_mmc_attach_i(device_t);
97 1.1 jmcneill
98 1.1 jmcneill static int sunxi_mmc_intr(void *);
99 1.14 jmcneill static int sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *);
100 1.1 jmcneill static int sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
101 1.38 jmcneill static void sunxi_mmc_dma_complete(struct sunxi_mmc_softc *, struct sdmmc_command *);
102 1.1 jmcneill
103 1.1 jmcneill static int sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
104 1.1 jmcneill static uint32_t sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
105 1.1 jmcneill static int sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
106 1.1 jmcneill static int sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
107 1.1 jmcneill static int sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
108 1.1 jmcneill static int sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
109 1.3 jmcneill static int sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
110 1.1 jmcneill static int sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
111 1.1 jmcneill static int sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
112 1.3 jmcneill static int sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
113 1.23 jmcneill static int sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t, int);
114 1.1 jmcneill static void sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
115 1.1 jmcneill struct sdmmc_command *);
116 1.1 jmcneill static void sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
117 1.1 jmcneill static void sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
118 1.1 jmcneill
119 1.1 jmcneill static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
120 1.1 jmcneill .host_reset = sunxi_mmc_host_reset,
121 1.1 jmcneill .host_ocr = sunxi_mmc_host_ocr,
122 1.1 jmcneill .host_maxblklen = sunxi_mmc_host_maxblklen,
123 1.1 jmcneill .card_detect = sunxi_mmc_card_detect,
124 1.1 jmcneill .write_protect = sunxi_mmc_write_protect,
125 1.1 jmcneill .bus_power = sunxi_mmc_bus_power,
126 1.3 jmcneill .bus_clock_ddr = sunxi_mmc_bus_clock,
127 1.1 jmcneill .bus_width = sunxi_mmc_bus_width,
128 1.1 jmcneill .bus_rod = sunxi_mmc_bus_rod,
129 1.3 jmcneill .signal_voltage = sunxi_mmc_signal_voltage,
130 1.23 jmcneill .execute_tuning = sunxi_mmc_execute_tuning,
131 1.1 jmcneill .exec_command = sunxi_mmc_exec_command,
132 1.1 jmcneill .card_enable_intr = sunxi_mmc_card_enable_intr,
133 1.1 jmcneill .card_intr_ack = sunxi_mmc_card_intr_ack,
134 1.1 jmcneill };
135 1.1 jmcneill
136 1.7 jmcneill struct sunxi_mmc_config {
137 1.7 jmcneill u_int idma_xferlen;
138 1.7 jmcneill u_int flags;
139 1.7 jmcneill #define SUNXI_MMC_FLAG_CALIB_REG 0x01
140 1.7 jmcneill #define SUNXI_MMC_FLAG_NEW_TIMINGS 0x02
141 1.7 jmcneill #define SUNXI_MMC_FLAG_MASK_DATA0 0x04
142 1.23 jmcneill #define SUNXI_MMC_FLAG_HS200 0x08
143 1.7 jmcneill const struct sunxi_mmc_delay *delays;
144 1.7 jmcneill uint32_t dma_ftrglevel;
145 1.7 jmcneill };
146 1.7 jmcneill
147 1.1 jmcneill struct sunxi_mmc_softc {
148 1.1 jmcneill device_t sc_dev;
149 1.1 jmcneill bus_space_tag_t sc_bst;
150 1.1 jmcneill bus_space_handle_t sc_bsh;
151 1.1 jmcneill bus_dma_tag_t sc_dmat;
152 1.1 jmcneill int sc_phandle;
153 1.1 jmcneill
154 1.1 jmcneill void *sc_ih;
155 1.1 jmcneill kmutex_t sc_intr_lock;
156 1.1 jmcneill kcondvar_t sc_intr_cv;
157 1.1 jmcneill
158 1.1 jmcneill int sc_mmc_width;
159 1.1 jmcneill int sc_mmc_present;
160 1.1 jmcneill
161 1.23 jmcneill u_int sc_max_frequency;
162 1.23 jmcneill
163 1.1 jmcneill device_t sc_sdmmc_dev;
164 1.1 jmcneill
165 1.7 jmcneill struct sunxi_mmc_config *sc_config;
166 1.1 jmcneill
167 1.1 jmcneill bus_dma_segment_t sc_idma_segs[1];
168 1.1 jmcneill int sc_idma_nsegs;
169 1.1 jmcneill bus_size_t sc_idma_size;
170 1.1 jmcneill bus_dmamap_t sc_idma_map;
171 1.1 jmcneill int sc_idma_ndesc;
172 1.1 jmcneill void *sc_idma_desc;
173 1.1 jmcneill
174 1.14 jmcneill bus_dmamap_t sc_dmabounce_map;
175 1.14 jmcneill void *sc_dmabounce_buf;
176 1.14 jmcneill size_t sc_dmabounce_buflen;
177 1.14 jmcneill
178 1.1 jmcneill struct clk *sc_clk_ahb;
179 1.1 jmcneill struct clk *sc_clk_mmc;
180 1.1 jmcneill struct clk *sc_clk_output;
181 1.1 jmcneill struct clk *sc_clk_sample;
182 1.1 jmcneill
183 1.1 jmcneill struct fdtbus_reset *sc_rst_ahb;
184 1.1 jmcneill
185 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_cd;
186 1.1 jmcneill int sc_gpio_cd_inverted;
187 1.1 jmcneill struct fdtbus_gpio_pin *sc_gpio_wp;
188 1.1 jmcneill int sc_gpio_wp_inverted;
189 1.3 jmcneill
190 1.29 jmcneill struct fdtbus_regulator *sc_reg_vmmc;
191 1.3 jmcneill struct fdtbus_regulator *sc_reg_vqmmc;
192 1.12 jmcneill
193 1.12 jmcneill struct fdtbus_mmc_pwrseq *sc_pwrseq;
194 1.17 jmcneill
195 1.17 jmcneill bool sc_non_removable;
196 1.17 jmcneill bool sc_broken_cd;
197 1.38 jmcneill
198 1.38 jmcneill uint32_t sc_intr_card;
199 1.38 jmcneill struct sdmmc_command *sc_curcmd;
200 1.38 jmcneill bool sc_wait_dma;
201 1.38 jmcneill bool sc_wait_cmd;
202 1.38 jmcneill bool sc_wait_data;
203 1.1 jmcneill };
204 1.1 jmcneill
205 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
206 1.1 jmcneill sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
207 1.1 jmcneill
208 1.1 jmcneill #define MMC_WRITE(sc, reg, val) \
209 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
210 1.1 jmcneill #define MMC_READ(sc, reg) \
211 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
212 1.1 jmcneill
213 1.9 jmcneill static const struct sunxi_mmc_config sun4i_a10_mmc_config = {
214 1.9 jmcneill .idma_xferlen = 0x2000,
215 1.9 jmcneill .dma_ftrglevel = 0x20070008,
216 1.9 jmcneill .delays = NULL,
217 1.9 jmcneill .flags = 0,
218 1.9 jmcneill };
219 1.9 jmcneill
220 1.7 jmcneill static const struct sunxi_mmc_config sun5i_a13_mmc_config = {
221 1.7 jmcneill .idma_xferlen = 0x10000,
222 1.7 jmcneill .dma_ftrglevel = 0x20070008,
223 1.7 jmcneill .delays = NULL,
224 1.7 jmcneill .flags = 0,
225 1.7 jmcneill };
226 1.7 jmcneill
227 1.7 jmcneill static const struct sunxi_mmc_config sun7i_a20_mmc_config = {
228 1.8 jmcneill .idma_xferlen = 0x2000,
229 1.7 jmcneill .dma_ftrglevel = 0x20070008,
230 1.10 jmcneill .delays = sun7i_mmc_delays,
231 1.10 jmcneill .flags = 0,
232 1.10 jmcneill };
233 1.10 jmcneill
234 1.16 jmcneill static const struct sunxi_mmc_config sun8i_a83t_emmc_config = {
235 1.16 jmcneill .idma_xferlen = 0x10000,
236 1.16 jmcneill .dma_ftrglevel = 0x20070008,
237 1.16 jmcneill .delays = NULL,
238 1.16 jmcneill .flags = SUNXI_MMC_FLAG_NEW_TIMINGS,
239 1.16 jmcneill };
240 1.16 jmcneill
241 1.10 jmcneill static const struct sunxi_mmc_config sun9i_a80_mmc_config = {
242 1.10 jmcneill .idma_xferlen = 0x10000,
243 1.10 jmcneill .dma_ftrglevel = 0x200f0010,
244 1.10 jmcneill .delays = sun9i_mmc_delays,
245 1.7 jmcneill .flags = 0,
246 1.7 jmcneill };
247 1.7 jmcneill
248 1.7 jmcneill static const struct sunxi_mmc_config sun50i_a64_mmc_config = {
249 1.7 jmcneill .idma_xferlen = 0x10000,
250 1.7 jmcneill .dma_ftrglevel = 0x20070008,
251 1.7 jmcneill .delays = NULL,
252 1.7 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
253 1.7 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
254 1.7 jmcneill SUNXI_MMC_FLAG_MASK_DATA0,
255 1.7 jmcneill };
256 1.7 jmcneill
257 1.18 jmcneill static const struct sunxi_mmc_config sun50i_a64_emmc_config = {
258 1.19 jakllsch .idma_xferlen = 0x2000,
259 1.18 jmcneill .dma_ftrglevel = 0x20070008,
260 1.18 jmcneill .delays = NULL,
261 1.28 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
262 1.28 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
263 1.28 jmcneill SUNXI_MMC_FLAG_HS200,
264 1.18 jmcneill };
265 1.18 jmcneill
266 1.20 jmcneill static const struct sunxi_mmc_config sun50i_h6_mmc_config = {
267 1.20 jmcneill .idma_xferlen = 0x10000,
268 1.20 jmcneill .dma_ftrglevel = 0x20070008,
269 1.20 jmcneill .delays = NULL,
270 1.20 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG |
271 1.20 jmcneill SUNXI_MMC_FLAG_NEW_TIMINGS |
272 1.20 jmcneill SUNXI_MMC_FLAG_MASK_DATA0,
273 1.20 jmcneill };
274 1.20 jmcneill
275 1.20 jmcneill static const struct sunxi_mmc_config sun50i_h6_emmc_config = {
276 1.20 jmcneill .idma_xferlen = 0x2000,
277 1.20 jmcneill .dma_ftrglevel = 0x20070008,
278 1.20 jmcneill .delays = NULL,
279 1.20 jmcneill .flags = SUNXI_MMC_FLAG_CALIB_REG,
280 1.20 jmcneill };
281 1.20 jmcneill
282 1.7 jmcneill static const struct of_compat_data compat_data[] = {
283 1.9 jmcneill { "allwinner,sun4i-a10-mmc", (uintptr_t)&sun4i_a10_mmc_config },
284 1.7 jmcneill { "allwinner,sun5i-a13-mmc", (uintptr_t)&sun5i_a13_mmc_config },
285 1.7 jmcneill { "allwinner,sun7i-a20-mmc", (uintptr_t)&sun7i_a20_mmc_config },
286 1.16 jmcneill { "allwinner,sun8i-a83t-emmc", (uintptr_t)&sun8i_a83t_emmc_config },
287 1.10 jmcneill { "allwinner,sun9i-a80-mmc", (uintptr_t)&sun9i_a80_mmc_config },
288 1.7 jmcneill { "allwinner,sun50i-a64-mmc", (uintptr_t)&sun50i_a64_mmc_config },
289 1.18 jmcneill { "allwinner,sun50i-a64-emmc", (uintptr_t)&sun50i_a64_emmc_config },
290 1.20 jmcneill { "allwinner,sun50i-h6-mmc", (uintptr_t)&sun50i_h6_mmc_config },
291 1.20 jmcneill { "allwinner,sun50i-h6-emmc", (uintptr_t)&sun50i_h6_emmc_config },
292 1.7 jmcneill { NULL }
293 1.1 jmcneill };
294 1.1 jmcneill
295 1.1 jmcneill static int
296 1.1 jmcneill sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
297 1.1 jmcneill {
298 1.1 jmcneill struct fdt_attach_args * const faa = aux;
299 1.1 jmcneill
300 1.7 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
301 1.1 jmcneill }
302 1.1 jmcneill
303 1.1 jmcneill static void
304 1.1 jmcneill sunxi_mmc_attach(device_t parent, device_t self, void *aux)
305 1.1 jmcneill {
306 1.1 jmcneill struct sunxi_mmc_softc * const sc = device_private(self);
307 1.1 jmcneill struct fdt_attach_args * const faa = aux;
308 1.1 jmcneill const int phandle = faa->faa_phandle;
309 1.1 jmcneill char intrstr[128];
310 1.1 jmcneill bus_addr_t addr;
311 1.1 jmcneill bus_size_t size;
312 1.1 jmcneill
313 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
314 1.1 jmcneill aprint_error(": couldn't get registers\n");
315 1.1 jmcneill return;
316 1.1 jmcneill }
317 1.1 jmcneill
318 1.1 jmcneill sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
319 1.1 jmcneill sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
320 1.1 jmcneill sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
321 1.1 jmcneill sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
322 1.1 jmcneill
323 1.1 jmcneill #if notyet
324 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
325 1.1 jmcneill sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
326 1.1 jmcneill #else
327 1.1 jmcneill if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
328 1.1 jmcneill #endif
329 1.1 jmcneill aprint_error(": couldn't get clocks\n");
330 1.1 jmcneill return;
331 1.1 jmcneill }
332 1.1 jmcneill
333 1.1 jmcneill sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
334 1.1 jmcneill
335 1.12 jmcneill sc->sc_pwrseq = fdtbus_mmc_pwrseq_get(phandle);
336 1.12 jmcneill
337 1.1 jmcneill if (clk_enable(sc->sc_clk_ahb) != 0 ||
338 1.1 jmcneill clk_enable(sc->sc_clk_mmc) != 0) {
339 1.1 jmcneill aprint_error(": couldn't enable clocks\n");
340 1.1 jmcneill return;
341 1.1 jmcneill }
342 1.1 jmcneill
343 1.5 jmcneill if (sc->sc_rst_ahb != NULL) {
344 1.5 jmcneill if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
345 1.5 jmcneill aprint_error(": couldn't de-assert resets\n");
346 1.5 jmcneill return;
347 1.5 jmcneill }
348 1.1 jmcneill }
349 1.1 jmcneill
350 1.1 jmcneill sc->sc_dev = self;
351 1.1 jmcneill sc->sc_phandle = phandle;
352 1.7 jmcneill sc->sc_config = (void *)of_search_compatible(phandle, compat_data)->data;
353 1.1 jmcneill sc->sc_bst = faa->faa_bst;
354 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
355 1.1 jmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
356 1.38 jmcneill cv_init(&sc->sc_intr_cv, "sunximmcirq");
357 1.1 jmcneill
358 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
359 1.1 jmcneill aprint_error(": couldn't map registers\n");
360 1.1 jmcneill return;
361 1.1 jmcneill }
362 1.1 jmcneill
363 1.33 jmcneill sc->sc_reg_vmmc = fdtbus_regulator_acquire(phandle, "vmmc-supply");
364 1.33 jmcneill if (sc->sc_reg_vmmc != NULL && fdtbus_regulator_enable(sc->sc_reg_vmmc)) {
365 1.33 jmcneill aprint_error(": couldn't enable vmmc-supply\n");
366 1.33 jmcneill return;
367 1.33 jmcneill }
368 1.33 jmcneill
369 1.1 jmcneill aprint_naive("\n");
370 1.1 jmcneill aprint_normal(": SD/MMC controller\n");
371 1.1 jmcneill
372 1.29 jmcneill sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
373 1.29 jmcneill
374 1.1 jmcneill sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
375 1.1 jmcneill GPIO_PIN_INPUT);
376 1.1 jmcneill sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
377 1.1 jmcneill GPIO_PIN_INPUT);
378 1.1 jmcneill
379 1.1 jmcneill sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
380 1.1 jmcneill sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
381 1.1 jmcneill
382 1.17 jmcneill sc->sc_non_removable = of_hasprop(phandle, "non-removable");
383 1.17 jmcneill sc->sc_broken_cd = of_hasprop(phandle, "broken-cd");
384 1.17 jmcneill
385 1.23 jmcneill if (of_getprop_uint32(phandle, "max-frequency", &sc->sc_max_frequency))
386 1.23 jmcneill sc->sc_max_frequency = 52000000;
387 1.23 jmcneill
388 1.14 jmcneill if (sunxi_mmc_dmabounce_setup(sc) != 0 ||
389 1.14 jmcneill sunxi_mmc_idma_setup(sc) != 0) {
390 1.1 jmcneill aprint_error_dev(self, "failed to setup DMA\n");
391 1.1 jmcneill return;
392 1.1 jmcneill }
393 1.1 jmcneill
394 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
395 1.1 jmcneill aprint_error_dev(self, "failed to decode interrupt\n");
396 1.1 jmcneill return;
397 1.1 jmcneill }
398 1.1 jmcneill
399 1.1 jmcneill sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
400 1.1 jmcneill sunxi_mmc_intr, sc);
401 1.1 jmcneill if (sc->sc_ih == NULL) {
402 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n",
403 1.1 jmcneill intrstr);
404 1.1 jmcneill return;
405 1.1 jmcneill }
406 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
407 1.1 jmcneill
408 1.1 jmcneill config_interrupts(self, sunxi_mmc_attach_i);
409 1.1 jmcneill }
410 1.1 jmcneill
411 1.1 jmcneill static int
412 1.14 jmcneill sunxi_mmc_dmabounce_setup(struct sunxi_mmc_softc *sc)
413 1.14 jmcneill {
414 1.14 jmcneill bus_dma_segment_t ds[1];
415 1.14 jmcneill int error, rseg;
416 1.14 jmcneill
417 1.14 jmcneill sc->sc_dmabounce_buflen = sunxi_mmc_host_maxblklen(sc);
418 1.14 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_dmabounce_buflen, 0,
419 1.14 jmcneill sc->sc_dmabounce_buflen, ds, 1, &rseg, BUS_DMA_WAITOK);
420 1.14 jmcneill if (error)
421 1.14 jmcneill return error;
422 1.14 jmcneill error = bus_dmamem_map(sc->sc_dmat, ds, 1, sc->sc_dmabounce_buflen,
423 1.14 jmcneill &sc->sc_dmabounce_buf, BUS_DMA_WAITOK);
424 1.14 jmcneill if (error)
425 1.14 jmcneill goto free;
426 1.14 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_dmabounce_buflen, 1,
427 1.14 jmcneill sc->sc_dmabounce_buflen, 0, BUS_DMA_WAITOK, &sc->sc_dmabounce_map);
428 1.14 jmcneill if (error)
429 1.14 jmcneill goto unmap;
430 1.14 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmabounce_map,
431 1.14 jmcneill sc->sc_dmabounce_buf, sc->sc_dmabounce_buflen, NULL,
432 1.14 jmcneill BUS_DMA_WAITOK);
433 1.14 jmcneill if (error)
434 1.14 jmcneill goto destroy;
435 1.14 jmcneill return 0;
436 1.14 jmcneill
437 1.14 jmcneill destroy:
438 1.14 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmabounce_map);
439 1.14 jmcneill unmap:
440 1.14 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_dmabounce_buf,
441 1.14 jmcneill sc->sc_dmabounce_buflen);
442 1.14 jmcneill free:
443 1.14 jmcneill bus_dmamem_free(sc->sc_dmat, ds, rseg);
444 1.14 jmcneill return error;
445 1.14 jmcneill }
446 1.14 jmcneill
447 1.14 jmcneill static int
448 1.1 jmcneill sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
449 1.1 jmcneill {
450 1.1 jmcneill int error;
451 1.1 jmcneill
452 1.1 jmcneill sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
453 1.1 jmcneill sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
454 1.1 jmcneill sc->sc_idma_ndesc;
455 1.1 jmcneill error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
456 1.1 jmcneill sc->sc_idma_size, sc->sc_idma_segs, 1,
457 1.1 jmcneill &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
458 1.1 jmcneill if (error)
459 1.1 jmcneill return error;
460 1.1 jmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
461 1.1 jmcneill sc->sc_idma_nsegs, sc->sc_idma_size,
462 1.1 jmcneill &sc->sc_idma_desc, BUS_DMA_WAITOK);
463 1.1 jmcneill if (error)
464 1.1 jmcneill goto free;
465 1.1 jmcneill error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
466 1.1 jmcneill sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
467 1.1 jmcneill if (error)
468 1.1 jmcneill goto unmap;
469 1.1 jmcneill error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
470 1.1 jmcneill sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
471 1.1 jmcneill if (error)
472 1.1 jmcneill goto destroy;
473 1.1 jmcneill return 0;
474 1.1 jmcneill
475 1.1 jmcneill destroy:
476 1.1 jmcneill bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
477 1.1 jmcneill unmap:
478 1.1 jmcneill bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
479 1.1 jmcneill free:
480 1.1 jmcneill bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
481 1.1 jmcneill return error;
482 1.1 jmcneill }
483 1.1 jmcneill
484 1.1 jmcneill static int
485 1.37 bouyer sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr, bool dbl)
486 1.1 jmcneill {
487 1.3 jmcneill const struct sunxi_mmc_delay *delays;
488 1.24 jmcneill int error, timing = SUNXI_MMC_TIMING_400K;
489 1.3 jmcneill
490 1.23 jmcneill if (sc->sc_config->delays) {
491 1.23 jmcneill if (freq <= 400) {
492 1.23 jmcneill timing = SUNXI_MMC_TIMING_400K;
493 1.23 jmcneill } else if (freq <= 25000) {
494 1.23 jmcneill timing = SUNXI_MMC_TIMING_25M;
495 1.23 jmcneill } else if (freq <= 52000) {
496 1.23 jmcneill if (ddr) {
497 1.23 jmcneill timing = sc->sc_mmc_width == 8 ?
498 1.23 jmcneill SUNXI_MMC_TIMING_50M_DDR_8BIT :
499 1.23 jmcneill SUNXI_MMC_TIMING_50M_DDR;
500 1.23 jmcneill } else {
501 1.23 jmcneill timing = SUNXI_MMC_TIMING_50M;
502 1.23 jmcneill }
503 1.23 jmcneill } else
504 1.23 jmcneill return EINVAL;
505 1.23 jmcneill }
506 1.23 jmcneill if (sc->sc_max_frequency) {
507 1.23 jmcneill if (freq * 1000 > sc->sc_max_frequency)
508 1.23 jmcneill return EINVAL;
509 1.23 jmcneill }
510 1.3 jmcneill
511 1.37 bouyer error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << dbl);
512 1.3 jmcneill if (error != 0)
513 1.3 jmcneill return error;
514 1.3 jmcneill
515 1.7 jmcneill if (sc->sc_config->delays == NULL)
516 1.7 jmcneill return 0;
517 1.7 jmcneill
518 1.7 jmcneill delays = &sc->sc_config->delays[timing];
519 1.7 jmcneill
520 1.3 jmcneill if (sc->sc_clk_sample) {
521 1.3 jmcneill error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
522 1.3 jmcneill if (error != 0)
523 1.3 jmcneill return error;
524 1.3 jmcneill }
525 1.3 jmcneill if (sc->sc_clk_output) {
526 1.3 jmcneill error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
527 1.3 jmcneill if (error != 0)
528 1.3 jmcneill return error;
529 1.3 jmcneill }
530 1.3 jmcneill
531 1.3 jmcneill return 0;
532 1.1 jmcneill }
533 1.1 jmcneill
534 1.1 jmcneill static void
535 1.32 jmcneill sunxi_mmc_hw_reset(struct sunxi_mmc_softc *sc)
536 1.32 jmcneill {
537 1.32 jmcneill MMC_WRITE(sc, SUNXI_MMC_HWRST, 0);
538 1.32 jmcneill delay(1000);
539 1.32 jmcneill MMC_WRITE(sc, SUNXI_MMC_HWRST, 1);
540 1.32 jmcneill delay(1000);
541 1.32 jmcneill }
542 1.32 jmcneill
543 1.32 jmcneill static void
544 1.1 jmcneill sunxi_mmc_attach_i(device_t self)
545 1.1 jmcneill {
546 1.1 jmcneill struct sunxi_mmc_softc *sc = device_private(self);
547 1.23 jmcneill const u_int flags = sc->sc_config->flags;
548 1.1 jmcneill struct sdmmcbus_attach_args saa;
549 1.1 jmcneill uint32_t width;
550 1.1 jmcneill
551 1.12 jmcneill if (sc->sc_pwrseq)
552 1.12 jmcneill fdtbus_mmc_pwrseq_pre_power_on(sc->sc_pwrseq);
553 1.12 jmcneill
554 1.32 jmcneill if (of_hasprop(sc->sc_phandle, "cap-mmc-hw-reset"))
555 1.32 jmcneill sunxi_mmc_hw_reset(sc);
556 1.32 jmcneill
557 1.1 jmcneill sunxi_mmc_host_reset(sc);
558 1.1 jmcneill sunxi_mmc_bus_width(sc, 1);
559 1.37 bouyer sunxi_mmc_set_clock(sc, 400, false, false);
560 1.1 jmcneill
561 1.12 jmcneill if (sc->sc_pwrseq)
562 1.12 jmcneill fdtbus_mmc_pwrseq_post_power_on(sc->sc_pwrseq);
563 1.12 jmcneill
564 1.1 jmcneill if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
565 1.1 jmcneill width = 4;
566 1.1 jmcneill
567 1.1 jmcneill memset(&saa, 0, sizeof(saa));
568 1.1 jmcneill saa.saa_busname = "sdmmc";
569 1.1 jmcneill saa.saa_sct = &sunxi_mmc_chip_functions;
570 1.1 jmcneill saa.saa_sch = sc;
571 1.1 jmcneill saa.saa_dmat = sc->sc_dmat;
572 1.1 jmcneill saa.saa_clkmin = 400;
573 1.23 jmcneill saa.saa_clkmax = sc->sc_max_frequency / 1000;
574 1.1 jmcneill saa.saa_caps = SMC_CAPS_DMA |
575 1.1 jmcneill SMC_CAPS_MULTI_SEG_DMA |
576 1.1 jmcneill SMC_CAPS_AUTO_STOP |
577 1.1 jmcneill SMC_CAPS_SD_HIGHSPEED |
578 1.2 jmcneill SMC_CAPS_MMC_HIGHSPEED |
579 1.2 jmcneill SMC_CAPS_POLLING;
580 1.25 jmcneill
581 1.25 jmcneill if (sc->sc_config->delays || (flags & SUNXI_MMC_FLAG_NEW_TIMINGS))
582 1.25 jmcneill saa.saa_caps |= SMC_CAPS_MMC_DDR52;
583 1.25 jmcneill
584 1.23 jmcneill if (flags & SUNXI_MMC_FLAG_HS200)
585 1.23 jmcneill saa.saa_caps |= SMC_CAPS_MMC_HS200;
586 1.25 jmcneill
587 1.1 jmcneill if (width == 4)
588 1.1 jmcneill saa.saa_caps |= SMC_CAPS_4BIT_MODE;
589 1.1 jmcneill if (width == 8)
590 1.1 jmcneill saa.saa_caps |= SMC_CAPS_8BIT_MODE;
591 1.1 jmcneill
592 1.1 jmcneill if (sc->sc_gpio_cd)
593 1.1 jmcneill saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
594 1.1 jmcneill
595 1.1 jmcneill sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
596 1.1 jmcneill }
597 1.1 jmcneill
598 1.1 jmcneill static int
599 1.1 jmcneill sunxi_mmc_intr(void *priv)
600 1.1 jmcneill {
601 1.1 jmcneill struct sunxi_mmc_softc *sc = priv;
602 1.38 jmcneill struct sdmmc_command *cmd;
603 1.38 jmcneill uint32_t idst, mint, imask;
604 1.1 jmcneill
605 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
606 1.1 jmcneill idst = MMC_READ(sc, SUNXI_MMC_IDST);
607 1.38 jmcneill mint = MMC_READ(sc, SUNXI_MMC_MINT);
608 1.38 jmcneill if (!idst && !mint) {
609 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
610 1.1 jmcneill return 0;
611 1.1 jmcneill }
612 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
613 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, mint);
614 1.38 jmcneill
615 1.38 jmcneill cmd = sc->sc_curcmd;
616 1.1 jmcneill
617 1.38 jmcneill DPRINTF(sc->sc_dev, "mmc intr idst=%08X mint=%08X\n",
618 1.38 jmcneill idst, mint);
619 1.38 jmcneill
620 1.38 jmcneill /* Handle SDIO card interrupt */
621 1.38 jmcneill if ((mint & SUNXI_MMC_INT_SDIO_INT) != 0) {
622 1.38 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
623 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~SUNXI_MMC_INT_SDIO_INT);
624 1.38 jmcneill sdmmc_card_intr(sc->sc_sdmmc_dev);
625 1.38 jmcneill }
626 1.1 jmcneill
627 1.38 jmcneill /* Error interrupts take priority over command and transfer interrupts */
628 1.38 jmcneill if (cmd != NULL && (mint & SUNXI_MMC_INT_ERROR) != 0) {
629 1.38 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
630 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~SUNXI_MMC_INT_ERROR);
631 1.38 jmcneill if ((mint & SUNXI_MMC_INT_RESP_TIMEOUT) != 0) {
632 1.38 jmcneill cmd->c_error = ETIMEDOUT;
633 1.38 jmcneill /* Wait for command to complete */
634 1.38 jmcneill sc->sc_wait_data = sc->sc_wait_dma = false;
635 1.38 jmcneill if (cmd->c_opcode != SD_IO_SEND_OP_COND &&
636 1.39 jmcneill cmd->c_opcode != SD_IO_RW_DIRECT &&
637 1.39 jmcneill !ISSET(cmd->c_flags, SCF_TOUT_OK))
638 1.38 jmcneill device_printf(sc->sc_dev, "host controller timeout, mint=0x%08x\n", mint);
639 1.38 jmcneill } else {
640 1.38 jmcneill device_printf(sc->sc_dev, "host controller error, mint=0x%08x\n", mint);
641 1.38 jmcneill cmd->c_error = EIO;
642 1.38 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
643 1.38 jmcneill goto done;
644 1.38 jmcneill }
645 1.38 jmcneill }
646 1.38 jmcneill
647 1.38 jmcneill if (cmd != NULL && (idst & SUNXI_MMC_IDST_RECEIVE_INT) != 0) {
648 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, 0);
649 1.38 jmcneill if (sc->sc_wait_dma == false)
650 1.38 jmcneill device_printf(sc->sc_dev, "unexpected DMA receive interrupt\n");
651 1.38 jmcneill sc->sc_wait_dma = false;
652 1.1 jmcneill }
653 1.1 jmcneill
654 1.38 jmcneill if (cmd != NULL && (mint & SUNXI_MMC_INT_CMD_DONE) != 0) {
655 1.22 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
656 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~SUNXI_MMC_INT_CMD_DONE);
657 1.38 jmcneill if (sc->sc_wait_cmd == false)
658 1.38 jmcneill device_printf(sc->sc_dev, "unexpected command complete interrupt\n");
659 1.38 jmcneill sc->sc_wait_cmd = false;
660 1.1 jmcneill }
661 1.1 jmcneill
662 1.38 jmcneill const uint32_t dmadone_mask = SUNXI_MMC_INT_AUTO_CMD_DONE|SUNXI_MMC_INT_DATA_OVER;
663 1.38 jmcneill if (cmd != NULL && (mint & dmadone_mask) != 0) {
664 1.35 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
665 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask & ~dmadone_mask);
666 1.38 jmcneill if (sc->sc_wait_data == false)
667 1.38 jmcneill device_printf(sc->sc_dev, "unexpected data complete interrupt\n");
668 1.38 jmcneill sc->sc_wait_data = false;
669 1.38 jmcneill }
670 1.38 jmcneill
671 1.38 jmcneill if (cmd != NULL &&
672 1.38 jmcneill sc->sc_wait_dma == false &&
673 1.38 jmcneill sc->sc_wait_cmd == false &&
674 1.38 jmcneill sc->sc_wait_data == false) {
675 1.38 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
676 1.38 jmcneill }
677 1.38 jmcneill
678 1.38 jmcneill done:
679 1.38 jmcneill if (cmd != NULL && ISSET(cmd->c_flags, SCF_ITSDONE)) {
680 1.38 jmcneill cv_broadcast(&sc->sc_intr_cv);
681 1.11 jmcneill }
682 1.11 jmcneill
683 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
684 1.1 jmcneill
685 1.1 jmcneill return 1;
686 1.1 jmcneill }
687 1.1 jmcneill
688 1.1 jmcneill static int
689 1.1 jmcneill sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
690 1.1 jmcneill {
691 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
692 1.22 jmcneill uint32_t gctrl;
693 1.1 jmcneill int retry = 1000;
694 1.1 jmcneill
695 1.13 jmcneill DPRINTF(sc->sc_dev, "host reset\n");
696 1.1 jmcneill
697 1.22 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
698 1.22 jmcneill gctrl |= SUNXI_MMC_GCTRL_RESET;
699 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
700 1.1 jmcneill while (--retry > 0) {
701 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
702 1.1 jmcneill break;
703 1.1 jmcneill delay(100);
704 1.1 jmcneill }
705 1.1 jmcneill
706 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
707 1.1 jmcneill
708 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, 0);
709 1.22 jmcneill
710 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, 0xffffffff);
711 1.1 jmcneill
712 1.22 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
713 1.22 jmcneill gctrl |= SUNXI_MMC_GCTRL_INTEN;
714 1.22 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_WAIT_MEM_ACCESS_DONE;
715 1.22 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_ACCESS_BY_AHB;
716 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
717 1.1 jmcneill
718 1.1 jmcneill return 0;
719 1.1 jmcneill }
720 1.1 jmcneill
721 1.1 jmcneill static uint32_t
722 1.1 jmcneill sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
723 1.1 jmcneill {
724 1.1 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
725 1.1 jmcneill }
726 1.1 jmcneill
727 1.1 jmcneill static int
728 1.1 jmcneill sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
729 1.1 jmcneill {
730 1.1 jmcneill return 8192;
731 1.1 jmcneill }
732 1.1 jmcneill
733 1.1 jmcneill static int
734 1.1 jmcneill sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
735 1.1 jmcneill {
736 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
737 1.1 jmcneill
738 1.17 jmcneill if (sc->sc_non_removable || sc->sc_broken_cd) {
739 1.17 jmcneill /*
740 1.17 jmcneill * Non-removable or broken card detect flag set in
741 1.17 jmcneill * DT, assume always present
742 1.17 jmcneill */
743 1.17 jmcneill return 1;
744 1.17 jmcneill } else if (sc->sc_gpio_cd != NULL) {
745 1.17 jmcneill /* Use card detect GPIO */
746 1.1 jmcneill int v = 0, i;
747 1.1 jmcneill for (i = 0; i < 5; i++) {
748 1.1 jmcneill v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
749 1.1 jmcneill sc->sc_gpio_cd_inverted);
750 1.1 jmcneill delay(1000);
751 1.1 jmcneill }
752 1.1 jmcneill if (v == 5)
753 1.1 jmcneill sc->sc_mmc_present = 0;
754 1.1 jmcneill else if (v == 0)
755 1.1 jmcneill sc->sc_mmc_present = 1;
756 1.1 jmcneill return sc->sc_mmc_present;
757 1.17 jmcneill } else {
758 1.17 jmcneill /* Use CARD_PRESENT field of SD_STATUS register */
759 1.17 jmcneill const uint32_t present = MMC_READ(sc, SUNXI_MMC_STATUS) &
760 1.17 jmcneill SUNXI_MMC_STATUS_CARD_PRESENT;
761 1.17 jmcneill return present != 0;
762 1.1 jmcneill }
763 1.1 jmcneill }
764 1.1 jmcneill
765 1.1 jmcneill static int
766 1.1 jmcneill sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
767 1.1 jmcneill {
768 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
769 1.1 jmcneill
770 1.1 jmcneill if (sc->sc_gpio_wp == NULL) {
771 1.1 jmcneill return 0; /* no write protect pin, assume rw */
772 1.1 jmcneill } else {
773 1.1 jmcneill return fdtbus_gpio_read(sc->sc_gpio_wp) ^
774 1.1 jmcneill sc->sc_gpio_wp_inverted;
775 1.1 jmcneill }
776 1.1 jmcneill }
777 1.1 jmcneill
778 1.1 jmcneill static int
779 1.1 jmcneill sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
780 1.1 jmcneill {
781 1.1 jmcneill return 0;
782 1.1 jmcneill }
783 1.1 jmcneill
784 1.1 jmcneill static int
785 1.1 jmcneill sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
786 1.1 jmcneill {
787 1.1 jmcneill uint32_t cmd;
788 1.1 jmcneill int retry;
789 1.1 jmcneill
790 1.13 jmcneill DPRINTF(sc->sc_dev, "update clock\n");
791 1.1 jmcneill
792 1.1 jmcneill cmd = SUNXI_MMC_CMD_START |
793 1.1 jmcneill SUNXI_MMC_CMD_UPCLK_ONLY |
794 1.1 jmcneill SUNXI_MMC_CMD_WAIT_PRE_OVER;
795 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
796 1.31 jmcneill retry = 100000;
797 1.1 jmcneill while (--retry > 0) {
798 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
799 1.1 jmcneill break;
800 1.1 jmcneill delay(10);
801 1.1 jmcneill }
802 1.1 jmcneill
803 1.1 jmcneill if (retry == 0) {
804 1.1 jmcneill aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
805 1.13 jmcneill DPRINTF(sc->sc_dev, "GCTRL: 0x%08x\n",
806 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL));
807 1.13 jmcneill DPRINTF(sc->sc_dev, "CLKCR: 0x%08x\n",
808 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CLKCR));
809 1.13 jmcneill DPRINTF(sc->sc_dev, "TIMEOUT: 0x%08x\n",
810 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_TIMEOUT));
811 1.13 jmcneill DPRINTF(sc->sc_dev, "WIDTH: 0x%08x\n",
812 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_WIDTH));
813 1.13 jmcneill DPRINTF(sc->sc_dev, "CMD: 0x%08x\n",
814 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_CMD));
815 1.13 jmcneill DPRINTF(sc->sc_dev, "MINT: 0x%08x\n",
816 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_MINT));
817 1.13 jmcneill DPRINTF(sc->sc_dev, "RINT: 0x%08x\n",
818 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_RINT));
819 1.13 jmcneill DPRINTF(sc->sc_dev, "STATUS: 0x%08x\n",
820 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_STATUS));
821 1.1 jmcneill return ETIMEDOUT;
822 1.1 jmcneill }
823 1.1 jmcneill
824 1.1 jmcneill return 0;
825 1.1 jmcneill }
826 1.1 jmcneill
827 1.1 jmcneill static int
828 1.3 jmcneill sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
829 1.1 jmcneill {
830 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
831 1.7 jmcneill uint32_t clkcr, gctrl, ntsr;
832 1.7 jmcneill const u_int flags = sc->sc_config->flags;
833 1.37 bouyer bool dbl = 0;
834 1.1 jmcneill
835 1.1 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
836 1.1 jmcneill if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
837 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
838 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
839 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
840 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
841 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
842 1.1 jmcneill return 1;
843 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
844 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
845 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
846 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
847 1.7 jmcneill }
848 1.1 jmcneill }
849 1.1 jmcneill
850 1.1 jmcneill if (freq) {
851 1.37 bouyer /* For 8bits ddr in old timing modes, and all ddr in new
852 1.37 bouyer * timing modes, the module clock has to be 2x the card clock.
853 1.37 bouyer */
854 1.37 bouyer if (ddr && ((flags & SUNXI_MMC_FLAG_NEW_TIMINGS) ||
855 1.37 bouyer sc->sc_mmc_width == 8))
856 1.37 bouyer dbl = 1;
857 1.1 jmcneill
858 1.1 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_DIV;
859 1.37 bouyer clkcr |= __SHIFTIN(dbl, SUNXI_MMC_CLKCR_DIV);
860 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
861 1.7 jmcneill
862 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_NEW_TIMINGS) {
863 1.7 jmcneill ntsr = MMC_READ(sc, SUNXI_MMC_NTSR);
864 1.7 jmcneill ntsr |= SUNXI_MMC_NTSR_MODE_SELECT;
865 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_NTSR, ntsr);
866 1.7 jmcneill }
867 1.7 jmcneill
868 1.7 jmcneill if (flags & SUNXI_MMC_FLAG_CALIB_REG)
869 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_SAMP_DL, SUNXI_MMC_SAMP_DL_SW_EN);
870 1.7 jmcneill
871 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
872 1.1 jmcneill return 1;
873 1.1 jmcneill
874 1.3 jmcneill gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
875 1.3 jmcneill if (ddr)
876 1.3 jmcneill gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
877 1.3 jmcneill else
878 1.3 jmcneill gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
879 1.3 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
880 1.3 jmcneill
881 1.37 bouyer if (sunxi_mmc_set_clock(sc, freq, ddr, dbl) != 0)
882 1.1 jmcneill return 1;
883 1.1 jmcneill
884 1.1 jmcneill clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
885 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0)
886 1.7 jmcneill clkcr |= SUNXI_MMC_CLKCR_MASK_DATA0;
887 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
888 1.1 jmcneill if (sunxi_mmc_update_clock(sc) != 0)
889 1.1 jmcneill return 1;
890 1.7 jmcneill if (flags & SUNXI_MMC_CLKCR_MASK_DATA0) {
891 1.7 jmcneill clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
892 1.7 jmcneill clkcr &= ~SUNXI_MMC_CLKCR_MASK_DATA0;
893 1.7 jmcneill MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
894 1.7 jmcneill }
895 1.1 jmcneill }
896 1.1 jmcneill
897 1.1 jmcneill return 0;
898 1.1 jmcneill }
899 1.1 jmcneill
900 1.1 jmcneill static int
901 1.1 jmcneill sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
902 1.1 jmcneill {
903 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
904 1.1 jmcneill
905 1.13 jmcneill DPRINTF(sc->sc_dev, "width = %d\n", width);
906 1.1 jmcneill
907 1.1 jmcneill switch (width) {
908 1.1 jmcneill case 1:
909 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
910 1.1 jmcneill break;
911 1.1 jmcneill case 4:
912 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
913 1.1 jmcneill break;
914 1.1 jmcneill case 8:
915 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
916 1.1 jmcneill break;
917 1.1 jmcneill default:
918 1.1 jmcneill return 1;
919 1.1 jmcneill }
920 1.1 jmcneill
921 1.1 jmcneill sc->sc_mmc_width = width;
922 1.1 jmcneill
923 1.1 jmcneill return 0;
924 1.1 jmcneill }
925 1.1 jmcneill
926 1.1 jmcneill static int
927 1.1 jmcneill sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
928 1.1 jmcneill {
929 1.1 jmcneill return -1;
930 1.1 jmcneill }
931 1.1 jmcneill
932 1.1 jmcneill static int
933 1.3 jmcneill sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
934 1.3 jmcneill {
935 1.3 jmcneill struct sunxi_mmc_softc *sc = sch;
936 1.3 jmcneill u_int uvol;
937 1.3 jmcneill int error;
938 1.3 jmcneill
939 1.3 jmcneill if (sc->sc_reg_vqmmc == NULL)
940 1.3 jmcneill return 0;
941 1.3 jmcneill
942 1.3 jmcneill switch (signal_voltage) {
943 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_330:
944 1.3 jmcneill uvol = 3300000;
945 1.3 jmcneill break;
946 1.3 jmcneill case SDMMC_SIGNAL_VOLTAGE_180:
947 1.3 jmcneill uvol = 1800000;
948 1.3 jmcneill break;
949 1.3 jmcneill default:
950 1.3 jmcneill return EINVAL;
951 1.3 jmcneill }
952 1.3 jmcneill
953 1.30 jmcneill error = fdtbus_regulator_supports_voltage(sc->sc_reg_vqmmc, uvol, uvol);
954 1.30 jmcneill if (error != 0)
955 1.30 jmcneill return 0;
956 1.30 jmcneill
957 1.3 jmcneill error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
958 1.3 jmcneill if (error != 0)
959 1.3 jmcneill return error;
960 1.3 jmcneill
961 1.3 jmcneill return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
962 1.3 jmcneill }
963 1.3 jmcneill
964 1.3 jmcneill static int
965 1.23 jmcneill sunxi_mmc_execute_tuning(sdmmc_chipset_handle_t sch, int timing)
966 1.23 jmcneill {
967 1.23 jmcneill switch (timing) {
968 1.23 jmcneill case SDMMC_TIMING_MMC_HS200:
969 1.23 jmcneill break;
970 1.23 jmcneill default:
971 1.23 jmcneill return EINVAL;
972 1.23 jmcneill }
973 1.23 jmcneill
974 1.23 jmcneill return 0;
975 1.23 jmcneill }
976 1.23 jmcneill
977 1.23 jmcneill static int
978 1.1 jmcneill sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
979 1.1 jmcneill {
980 1.1 jmcneill struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
981 1.1 jmcneill bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
982 1.14 jmcneill bus_dmamap_t map;
983 1.1 jmcneill bus_size_t off;
984 1.1 jmcneill int desc, resid, seg;
985 1.1 jmcneill uint32_t val;
986 1.1 jmcneill
987 1.14 jmcneill /*
988 1.14 jmcneill * If the command includes a dma map use it, otherwise we need to
989 1.14 jmcneill * bounce. This can happen for SDIO IO_RW_EXTENDED (CMD53) commands.
990 1.14 jmcneill */
991 1.14 jmcneill if (cmd->c_dmamap) {
992 1.14 jmcneill map = cmd->c_dmamap;
993 1.14 jmcneill } else {
994 1.14 jmcneill if (cmd->c_datalen > sc->sc_dmabounce_buflen)
995 1.14 jmcneill return E2BIG;
996 1.14 jmcneill map = sc->sc_dmabounce_map;
997 1.14 jmcneill
998 1.15 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
999 1.15 jmcneill memset(sc->sc_dmabounce_buf, 0, cmd->c_datalen);
1000 1.15 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
1001 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREREAD);
1002 1.15 jmcneill } else {
1003 1.14 jmcneill memcpy(sc->sc_dmabounce_buf, cmd->c_data,
1004 1.14 jmcneill cmd->c_datalen);
1005 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
1006 1.14 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_PREWRITE);
1007 1.14 jmcneill }
1008 1.14 jmcneill }
1009 1.14 jmcneill
1010 1.1 jmcneill desc = 0;
1011 1.14 jmcneill for (seg = 0; seg < map->dm_nsegs; seg++) {
1012 1.14 jmcneill bus_addr_t paddr = map->dm_segs[seg].ds_addr;
1013 1.14 jmcneill bus_size_t len = map->dm_segs[seg].ds_len;
1014 1.27 riastrad resid = uimin(len, cmd->c_resid);
1015 1.1 jmcneill off = 0;
1016 1.1 jmcneill while (resid > 0) {
1017 1.1 jmcneill if (desc == sc->sc_idma_ndesc)
1018 1.1 jmcneill break;
1019 1.27 riastrad len = uimin(sc->sc_config->idma_xferlen, resid);
1020 1.26 jmcneill dma[desc].dma_buf_size = htole32(len);
1021 1.1 jmcneill dma[desc].dma_buf_addr = htole32(paddr + off);
1022 1.1 jmcneill dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
1023 1.1 jmcneill SUNXI_MMC_IDMA_CONFIG_OWN);
1024 1.1 jmcneill cmd->c_resid -= len;
1025 1.1 jmcneill resid -= len;
1026 1.1 jmcneill off += len;
1027 1.1 jmcneill if (desc == 0) {
1028 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
1029 1.1 jmcneill }
1030 1.1 jmcneill if (cmd->c_resid == 0) {
1031 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
1032 1.1 jmcneill dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
1033 1.1 jmcneill dma[desc].dma_next = 0;
1034 1.1 jmcneill } else {
1035 1.1 jmcneill dma[desc].dma_config |=
1036 1.1 jmcneill htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
1037 1.1 jmcneill dma[desc].dma_next = htole32(
1038 1.1 jmcneill desc_paddr + ((desc+1) *
1039 1.1 jmcneill sizeof(struct sunxi_mmc_idma_descriptor)));
1040 1.1 jmcneill }
1041 1.1 jmcneill ++desc;
1042 1.1 jmcneill }
1043 1.1 jmcneill }
1044 1.1 jmcneill if (desc == sc->sc_idma_ndesc) {
1045 1.1 jmcneill aprint_error_dev(sc->sc_dev,
1046 1.21 ryo "not enough descriptors for %d byte transfer! "
1047 1.21 ryo "there are %u segments with a max xfer length of %u\n",
1048 1.21 ryo cmd->c_datalen, map->dm_nsegs, sc->sc_config->idma_xferlen);
1049 1.1 jmcneill return EIO;
1050 1.1 jmcneill }
1051 1.1 jmcneill
1052 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
1053 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
1054 1.1 jmcneill
1055 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
1056 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_config->dma_ftrglevel);
1057 1.22 jmcneill
1058 1.1 jmcneill val = MMC_READ(sc, SUNXI_MMC_GCTRL);
1059 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMAEN;
1060 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
1061 1.1 jmcneill val |= SUNXI_MMC_GCTRL_DMARESET;
1062 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
1063 1.22 jmcneill
1064 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
1065 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ))
1066 1.22 jmcneill val = SUNXI_MMC_IDST_RECEIVE_INT;
1067 1.1 jmcneill else
1068 1.22 jmcneill val = 0;
1069 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
1070 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC,
1071 1.22 jmcneill SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
1072 1.1 jmcneill
1073 1.1 jmcneill return 0;
1074 1.1 jmcneill }
1075 1.1 jmcneill
1076 1.1 jmcneill static void
1077 1.14 jmcneill sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
1078 1.1 jmcneill {
1079 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_DMAC, 0);
1080 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDIE, 0);
1081 1.22 jmcneill
1082 1.1 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
1083 1.1 jmcneill sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
1084 1.14 jmcneill
1085 1.14 jmcneill if (cmd->c_dmamap == NULL) {
1086 1.14 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
1087 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
1088 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTREAD);
1089 1.14 jmcneill memcpy(cmd->c_data, sc->sc_dmabounce_buf,
1090 1.14 jmcneill cmd->c_datalen);
1091 1.14 jmcneill } else {
1092 1.14 jmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmabounce_map,
1093 1.15 jmcneill 0, cmd->c_datalen, BUS_DMASYNC_POSTWRITE);
1094 1.14 jmcneill }
1095 1.14 jmcneill }
1096 1.1 jmcneill }
1097 1.1 jmcneill
1098 1.1 jmcneill static void
1099 1.1 jmcneill sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
1100 1.1 jmcneill {
1101 1.1 jmcneill struct sunxi_mmc_softc *sc = sch;
1102 1.1 jmcneill uint32_t cmdval = SUNXI_MMC_CMD_START;
1103 1.38 jmcneill uint32_t imask;
1104 1.38 jmcneill int retry, error;
1105 1.1 jmcneill
1106 1.13 jmcneill DPRINTF(sc->sc_dev,
1107 1.38 jmcneill "opcode %d flags 0x%x data %p datalen %d blklen %d\n",
1108 1.1 jmcneill cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
1109 1.38 jmcneill cmd->c_blklen);
1110 1.1 jmcneill
1111 1.1 jmcneill mutex_enter(&sc->sc_intr_lock);
1112 1.38 jmcneill if (sc->sc_curcmd != NULL) {
1113 1.38 jmcneill device_printf(sc->sc_dev,
1114 1.38 jmcneill "WARNING: driver submitted a command while the controller was busy\n");
1115 1.38 jmcneill cmd->c_error = EBUSY;
1116 1.38 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
1117 1.38 jmcneill mutex_exit(&sc->sc_intr_lock);
1118 1.38 jmcneill return;
1119 1.38 jmcneill }
1120 1.38 jmcneill sc->sc_curcmd = cmd;
1121 1.1 jmcneill
1122 1.1 jmcneill if (cmd->c_opcode == 0)
1123 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
1124 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT)
1125 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_RSP_EXP;
1126 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136)
1127 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_LONG_RSP;
1128 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC)
1129 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
1130 1.1 jmcneill
1131 1.38 jmcneill imask = SUNXI_MMC_INT_ERROR | SUNXI_MMC_INT_CMD_DONE;
1132 1.22 jmcneill
1133 1.1 jmcneill if (cmd->c_datalen > 0) {
1134 1.1 jmcneill unsigned int nblks;
1135 1.1 jmcneill
1136 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
1137 1.1 jmcneill if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
1138 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_WRITE;
1139 1.1 jmcneill }
1140 1.1 jmcneill
1141 1.1 jmcneill nblks = cmd->c_datalen / cmd->c_blklen;
1142 1.1 jmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
1143 1.1 jmcneill ++nblks;
1144 1.1 jmcneill
1145 1.1 jmcneill if (nblks > 1) {
1146 1.1 jmcneill cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
1147 1.22 jmcneill imask |= SUNXI_MMC_INT_AUTO_CMD_DONE;
1148 1.22 jmcneill } else {
1149 1.22 jmcneill imask |= SUNXI_MMC_INT_DATA_OVER;
1150 1.1 jmcneill }
1151 1.1 jmcneill
1152 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
1153 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
1154 1.1 jmcneill }
1155 1.1 jmcneill
1156 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask | sc->sc_intr_card);
1157 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, 0x7fff);
1158 1.1 jmcneill
1159 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_A12A,
1160 1.1 jmcneill (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
1161 1.1 jmcneill
1162 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
1163 1.1 jmcneill
1164 1.38 jmcneill cmd->c_resid = cmd->c_datalen;
1165 1.38 jmcneill if (cmd->c_resid > 0) {
1166 1.1 jmcneill cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
1167 1.38 jmcneill if (cmd->c_error != 0) {
1168 1.38 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
1169 1.38 jmcneill goto done;
1170 1.1 jmcneill }
1171 1.38 jmcneill sc->sc_wait_dma = ISSET(cmd->c_flags, SCF_CMD_READ);
1172 1.38 jmcneill sc->sc_wait_data = true;
1173 1.38 jmcneill } else {
1174 1.38 jmcneill sc->sc_wait_dma = false;
1175 1.38 jmcneill sc->sc_wait_data = false;
1176 1.1 jmcneill }
1177 1.38 jmcneill sc->sc_wait_cmd = true;
1178 1.1 jmcneill
1179 1.38 jmcneill DPRINTF(sc->sc_dev, "cmdval = %08x\n", cmdval);
1180 1.38 jmcneill
1181 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
1182 1.22 jmcneill
1183 1.38 jmcneill struct bintime timeout = { .sec = 15, .frac = 0 };
1184 1.38 jmcneill const struct bintime epsilon = { .sec = 1, .frac = 0 };
1185 1.38 jmcneill while (!ISSET(cmd->c_flags, SCF_ITSDONE)) {
1186 1.38 jmcneill error = cv_timedwaitbt(&sc->sc_intr_cv,
1187 1.38 jmcneill &sc->sc_intr_lock, &timeout, &epsilon);
1188 1.38 jmcneill if (error != 0) {
1189 1.38 jmcneill cmd->c_error = error;
1190 1.38 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
1191 1.1 jmcneill goto done;
1192 1.1 jmcneill }
1193 1.1 jmcneill }
1194 1.1 jmcneill
1195 1.38 jmcneill if (cmd->c_error == 0 && cmd->c_datalen > 0)
1196 1.38 jmcneill sunxi_mmc_dma_complete(sc, cmd);
1197 1.38 jmcneill
1198 1.1 jmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
1199 1.1 jmcneill if (cmd->c_flags & SCF_RSP_136) {
1200 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1201 1.1 jmcneill cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
1202 1.1 jmcneill cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
1203 1.1 jmcneill cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
1204 1.1 jmcneill if (cmd->c_flags & SCF_RSP_CRC) {
1205 1.1 jmcneill cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
1206 1.1 jmcneill (cmd->c_resp[1] << 24);
1207 1.1 jmcneill cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
1208 1.1 jmcneill (cmd->c_resp[2] << 24);
1209 1.1 jmcneill cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
1210 1.1 jmcneill (cmd->c_resp[3] << 24);
1211 1.1 jmcneill cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
1212 1.1 jmcneill }
1213 1.1 jmcneill } else {
1214 1.1 jmcneill cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
1215 1.1 jmcneill }
1216 1.1 jmcneill }
1217 1.1 jmcneill
1218 1.1 jmcneill done:
1219 1.38 jmcneill KASSERT(ISSET(cmd->c_flags, SCF_ITSDONE));
1220 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, sc->sc_intr_card);
1221 1.38 jmcneill MMC_WRITE(sc, SUNXI_MMC_RINT, 0x7fff);
1222 1.22 jmcneill MMC_WRITE(sc, SUNXI_MMC_IDST, 0x337);
1223 1.38 jmcneill sc->sc_curcmd = NULL;
1224 1.1 jmcneill mutex_exit(&sc->sc_intr_lock);
1225 1.1 jmcneill
1226 1.1 jmcneill if (cmd->c_error) {
1227 1.13 jmcneill DPRINTF(sc->sc_dev, "i/o error %d\n", cmd->c_error);
1228 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1229 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) |
1230 1.1 jmcneill SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
1231 1.1 jmcneill for (retry = 0; retry < 1000; retry++) {
1232 1.1 jmcneill if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
1233 1.1 jmcneill break;
1234 1.1 jmcneill delay(10);
1235 1.1 jmcneill }
1236 1.1 jmcneill sunxi_mmc_update_clock(sc);
1237 1.1 jmcneill }
1238 1.1 jmcneill
1239 1.1 jmcneill MMC_WRITE(sc, SUNXI_MMC_GCTRL,
1240 1.1 jmcneill MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
1241 1.1 jmcneill }
1242 1.1 jmcneill
1243 1.1 jmcneill static void
1244 1.1 jmcneill sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
1245 1.1 jmcneill {
1246 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1247 1.11 jmcneill uint32_t imask;
1248 1.11 jmcneill
1249 1.35 jmcneill mutex_enter(&sc->sc_intr_lock);
1250 1.11 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
1251 1.11 jmcneill if (enable)
1252 1.11 jmcneill imask |= SUNXI_MMC_INT_SDIO_INT;
1253 1.11 jmcneill else
1254 1.11 jmcneill imask &= ~SUNXI_MMC_INT_SDIO_INT;
1255 1.35 jmcneill sc->sc_intr_card = imask & SUNXI_MMC_INT_SDIO_INT;
1256 1.11 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask);
1257 1.35 jmcneill mutex_exit(&sc->sc_intr_lock);
1258 1.1 jmcneill }
1259 1.1 jmcneill
1260 1.1 jmcneill static void
1261 1.1 jmcneill sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
1262 1.1 jmcneill {
1263 1.11 jmcneill struct sunxi_mmc_softc *sc = sch;
1264 1.35 jmcneill uint32_t imask;
1265 1.11 jmcneill
1266 1.35 jmcneill mutex_enter(&sc->sc_intr_lock);
1267 1.35 jmcneill imask = MMC_READ(sc, SUNXI_MMC_IMASK);
1268 1.35 jmcneill MMC_WRITE(sc, SUNXI_MMC_IMASK, imask | sc->sc_intr_card);
1269 1.35 jmcneill mutex_exit(&sc->sc_intr_lock);
1270 1.1 jmcneill }
1271