1 1.48 thorpej /* $NetBSD: sunxi_platform.c,v 1.48 2025/09/06 21:02:41 thorpej Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include "opt_soc.h" 30 1.1 jmcneill #include "opt_multiprocessor.h" 31 1.28 skrll #include "opt_console.h" 32 1.1 jmcneill 33 1.1 jmcneill #include <sys/cdefs.h> 34 1.48 thorpej __KERNEL_RCSID(0, "$NetBSD: sunxi_platform.c,v 1.48 2025/09/06 21:02:41 thorpej Exp $"); 35 1.1 jmcneill 36 1.1 jmcneill #include <sys/param.h> 37 1.1 jmcneill #include <sys/bus.h> 38 1.1 jmcneill #include <sys/cpu.h> 39 1.1 jmcneill #include <sys/device.h> 40 1.1 jmcneill #include <sys/termios.h> 41 1.1 jmcneill 42 1.1 jmcneill #include <dev/fdt/fdtvar.h> 43 1.48 thorpej #include <dev/fdt/fdt_platform.h> 44 1.47 skrll 45 1.1 jmcneill #include <arm/fdt/arm_fdtvar.h> 46 1.1 jmcneill 47 1.1 jmcneill #include <uvm/uvm_extern.h> 48 1.1 jmcneill 49 1.1 jmcneill #include <machine/bootconfig.h> 50 1.1 jmcneill #include <arm/cpufunc.h> 51 1.1 jmcneill 52 1.1 jmcneill #include <arm/cortex/gtmr_var.h> 53 1.1 jmcneill #include <arm/cortex/gic_reg.h> 54 1.1 jmcneill 55 1.1 jmcneill #include <dev/ic/ns16550reg.h> 56 1.1 jmcneill #include <dev/ic/comreg.h> 57 1.1 jmcneill 58 1.1 jmcneill #include <arm/arm/psci.h> 59 1.26 ryo #include <arm/fdt/psci_fdtvar.h> 60 1.1 jmcneill 61 1.1 jmcneill #include <arm/sunxi/sunxi_platform.h> 62 1.1 jmcneill 63 1.32 jmcneill #if defined(SOC_SUNXI_MC) 64 1.32 jmcneill #include <arm/sunxi/sunxi_mc_smp.h> 65 1.32 jmcneill #endif 66 1.32 jmcneill 67 1.8 jmcneill #include <libfdt.h> 68 1.8 jmcneill 69 1.1 jmcneill #define SUNXI_REF_FREQ 24000000 70 1.1 jmcneill 71 1.7 jmcneill #define SUN4I_TIMER_BASE 0x01c20c00 72 1.7 jmcneill #define SUN4I_TIMER_SIZE 0x90 73 1.15 jmcneill #define SUN4I_TIMER_1_CTRL 0x20 74 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_CLK_SRC __BITS(3,2) 75 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M 1 76 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_RELOAD __BIT(1) 77 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_EN __BIT(0) 78 1.15 jmcneill #define SUN4I_TIMER_1_INTV_VALUE 0x24 79 1.15 jmcneill #define SUN4I_TIMER_1_VAL 0x28 80 1.7 jmcneill 81 1.7 jmcneill #define SUN4I_WDT_BASE 0x01c20c90 82 1.7 jmcneill #define SUN4I_WDT_SIZE 0x10 83 1.7 jmcneill #define SUN4I_WDT_CTRL 0x00 84 1.7 jmcneill #define SUN4I_WDT_CTRL_KEY (0x333 << 1) 85 1.7 jmcneill #define SUN4I_WDT_CTRL_RESTART __BIT(0) 86 1.7 jmcneill #define SUN4I_WDT_MODE 0x04 87 1.7 jmcneill #define SUN4I_WDT_MODE_RST_EN __BIT(1) 88 1.7 jmcneill #define SUN4I_WDT_MODE_EN __BIT(0) 89 1.7 jmcneill 90 1.3 jmcneill #define SUN6I_WDT_BASE 0x01c20ca0 91 1.3 jmcneill #define SUN6I_WDT_SIZE 0x20 92 1.3 jmcneill #define SUN6I_WDT_CFG 0x14 93 1.7 jmcneill #define SUN6I_WDT_CFG_SYS __BIT(0) 94 1.3 jmcneill #define SUN6I_WDT_MODE 0x18 95 1.7 jmcneill #define SUN6I_WDT_MODE_EN __BIT(0) 96 1.1 jmcneill 97 1.10 jmcneill #define SUN9I_WDT_BASE 0x06000ca0 98 1.10 jmcneill #define SUN9I_WDT_SIZE 0x20 99 1.10 jmcneill #define SUN9I_WDT_CFG 0x14 100 1.10 jmcneill #define SUN9I_WDT_CFG_SYS __BIT(0) 101 1.10 jmcneill #define SUN9I_WDT_MODE 0x18 102 1.10 jmcneill #define SUN9I_WDT_MODE_EN __BIT(0) 103 1.10 jmcneill 104 1.20 jmcneill #define SUN50I_H6_WDT_BASE 0x01c20ca0 105 1.20 jmcneill #define SUN50I_H6_WDT_SIZE 0x20 106 1.20 jmcneill #define SUN50I_H6_WDT_CFG 0x14 107 1.20 jmcneill #define SUN50I_H6_WDT_CFG_SYS __BIT(0) 108 1.20 jmcneill #define SUN50I_H6_WDT_MODE 0x18 109 1.20 jmcneill #define SUN50I_H6_WDT_MODE_EN __BIT(0) 110 1.20 jmcneill 111 1.21 ryo extern struct arm32_bus_dma_tag arm_generic_dma_tag; 112 1.22 ryo extern struct bus_space arm_generic_bs_tag; 113 1.22 ryo 114 1.22 ryo #define sunxi_dma_tag arm_generic_dma_tag 115 1.22 ryo #define sunxi_bs_tag arm_generic_bs_tag 116 1.1 jmcneill 117 1.37 mrg static bus_space_handle_t reset_bsh; 118 1.37 mrg 119 1.1 jmcneill static const struct pmap_devmap * 120 1.1 jmcneill sunxi_platform_devmap(void) 121 1.1 jmcneill { 122 1.1 jmcneill static const struct pmap_devmap devmap[] = { 123 1.1 jmcneill DEVMAP_ENTRY(SUNXI_CORE_VBASE, 124 1.1 jmcneill SUNXI_CORE_PBASE, 125 1.1 jmcneill SUNXI_CORE_SIZE), 126 1.1 jmcneill DEVMAP_ENTRY_END 127 1.17 skrll }; 128 1.1 jmcneill 129 1.1 jmcneill return devmap; 130 1.1 jmcneill } 131 1.1 jmcneill 132 1.34 jmcneill #define SUNXI_MC_CPU_VBASE (SUNXI_CORE_VBASE + SUNXI_CORE_SIZE) 133 1.34 jmcneill #define SUNXI_MC_CPU_PBASE 0x01700000 134 1.34 jmcneill #define SUNXI_MC_CPU_SIZE 0x00100000 135 1.32 jmcneill 136 1.32 jmcneill static const struct pmap_devmap * 137 1.32 jmcneill sun8i_a83t_platform_devmap(void) 138 1.32 jmcneill { 139 1.32 jmcneill static const struct pmap_devmap devmap[] = { 140 1.32 jmcneill DEVMAP_ENTRY(SUNXI_CORE_VBASE, 141 1.32 jmcneill SUNXI_CORE_PBASE, 142 1.32 jmcneill SUNXI_CORE_SIZE), 143 1.34 jmcneill DEVMAP_ENTRY(SUNXI_MC_CPU_VBASE, 144 1.34 jmcneill SUNXI_MC_CPU_PBASE, 145 1.34 jmcneill SUNXI_MC_CPU_SIZE), 146 1.32 jmcneill DEVMAP_ENTRY_END 147 1.32 jmcneill }; 148 1.32 jmcneill 149 1.32 jmcneill return devmap; 150 1.32 jmcneill } 151 1.32 jmcneill 152 1.34 jmcneill #define SUN9I_A80_PRCM_VBASE (SUNXI_MC_CPU_VBASE + SUNXI_MC_CPU_PBASE) 153 1.34 jmcneill #define SUN9I_A80_PRCM_PBASE 0x08000000 154 1.34 jmcneill #define SUN9I_A80_PRCM_SIZE 0x00100000 155 1.34 jmcneill 156 1.34 jmcneill static const struct pmap_devmap * 157 1.34 jmcneill sun9i_a80_platform_devmap(void) 158 1.34 jmcneill { 159 1.34 jmcneill static const struct pmap_devmap devmap[] = { 160 1.34 jmcneill DEVMAP_ENTRY(SUNXI_CORE_VBASE, 161 1.34 jmcneill SUNXI_CORE_PBASE, 162 1.34 jmcneill SUNXI_CORE_SIZE), 163 1.34 jmcneill DEVMAP_ENTRY(SUNXI_MC_CPU_VBASE, 164 1.34 jmcneill SUNXI_MC_CPU_PBASE, 165 1.34 jmcneill SUNXI_MC_CPU_SIZE), 166 1.34 jmcneill DEVMAP_ENTRY(SUN9I_A80_PRCM_VBASE, 167 1.34 jmcneill SUN9I_A80_PRCM_PBASE, 168 1.34 jmcneill SUN9I_A80_PRCM_SIZE), 169 1.34 jmcneill DEVMAP_ENTRY_END 170 1.34 jmcneill }; 171 1.34 jmcneill 172 1.34 jmcneill return devmap; 173 1.34 jmcneill } 174 1.34 jmcneill 175 1.34 jmcneill 176 1.1 jmcneill static void 177 1.1 jmcneill sunxi_platform_init_attach_args(struct fdt_attach_args *faa) 178 1.1 jmcneill { 179 1.22 ryo faa->faa_bst = &sunxi_bs_tag; 180 1.22 ryo faa->faa_dmat = &sunxi_dma_tag; 181 1.1 jmcneill } 182 1.1 jmcneill 183 1.22 ryo void sunxi_platform_early_putchar(char); 184 1.22 ryo 185 1.39 skrll void __noasan 186 1.1 jmcneill sunxi_platform_early_putchar(char c) 187 1.1 jmcneill { 188 1.1 jmcneill #ifdef CONSADDR 189 1.22 ryo #define CONSADDR_VA ((CONSADDR - SUNXI_CORE_PBASE) + SUNXI_CORE_VBASE) 190 1.22 ryo volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ? 191 1.22 ryo (volatile uint32_t *)CONSADDR_VA : 192 1.22 ryo (volatile uint32_t *)CONSADDR; 193 1.1 jmcneill 194 1.14 jakllsch while ((le32toh(uartaddr[com_lsr]) & LSR_TXRDY) == 0) 195 1.1 jmcneill ; 196 1.1 jmcneill 197 1.14 jakllsch uartaddr[com_data] = htole32(c); 198 1.1 jmcneill #endif 199 1.1 jmcneill } 200 1.1 jmcneill 201 1.1 jmcneill static void 202 1.1 jmcneill sunxi_platform_device_register(device_t self, void *aux) 203 1.1 jmcneill { 204 1.18 jmcneill prop_dictionary_t prop = device_properties(self); 205 1.35 jmcneill int val; 206 1.18 jmcneill 207 1.18 jmcneill if (device_is_a(self, "rgephy")) { 208 1.19 jmcneill /* Pine64+ and NanoPi NEO Plus2 gigabit ethernet workaround */ 209 1.41 thorpej static const struct device_compatible_entry compat_data[] = { 210 1.41 thorpej { .compat = "pine64,pine64-plus" }, 211 1.41 thorpej { .compat = "friendlyarm,nanopi-neo-plus2" }, 212 1.41 thorpej DEVICE_COMPAT_EOL 213 1.19 jmcneill }; 214 1.41 thorpej if (of_compatible_match(OF_finddevice("/"), compat_data)) { 215 1.18 jmcneill prop_dictionary_set_bool(prop, "no-rx-delay", true); 216 1.18 jmcneill } 217 1.18 jmcneill } 218 1.27 jmcneill 219 1.27 jmcneill if (device_is_a(self, "armgtmr")) { 220 1.27 jmcneill /* Allwinner A64 has an unstable architectural timer */ 221 1.41 thorpej static const struct device_compatible_entry compat_data[] = { 222 1.41 thorpej { .compat = "allwinner,sun50i-a64" }, 223 1.36 mrg /* Cubietruck Plus triggers this problem as well. */ 224 1.41 thorpej { .compat = "allwinner,sun8i-a83t" }, 225 1.41 thorpej DEVICE_COMPAT_EOL 226 1.27 jmcneill }; 227 1.41 thorpej if (of_compatible_match(OF_finddevice("/"), compat_data)) { 228 1.27 jmcneill prop_dictionary_set_bool(prop, "sun50i-a64-unstable-timer", true); 229 1.27 jmcneill } 230 1.27 jmcneill } 231 1.35 jmcneill 232 1.38 jmcneill if (device_is_a(self, "sunxidrm") || device_is_a(self, "dwhdmi")) { 233 1.35 jmcneill if (get_bootconf_option(boot_args, "nomodeset", BOOTOPT_TYPE_BOOLEAN, &val)) 234 1.35 jmcneill if (val) 235 1.35 jmcneill prop_dictionary_set_bool(prop, "disabled", true); 236 1.35 jmcneill } 237 1.38 jmcneill 238 1.38 jmcneill if (device_is_a(self, "sun50ia64ccu0")) { 239 1.38 jmcneill if (get_bootconf_option(boot_args, "nomodeset", BOOTOPT_TYPE_BOOLEAN, &val)) 240 1.38 jmcneill if (val) 241 1.38 jmcneill prop_dictionary_set_bool(prop, "nomodeset", true); 242 1.38 jmcneill } 243 1.44 tnn 244 1.44 tnn if (device_is_a(self, "com")) { 245 1.44 tnn static const struct device_compatible_entry compat_data[] = { 246 1.45 tnn { .compat = "allwinner,sun4i-a10", .value = 64 }, 247 1.45 tnn { .compat = "allwinner,sun5i-a13", .value = 64 }, 248 1.45 tnn { .compat = "allwinner,sun6i-a31", .value = 64 }, 249 1.45 tnn { .compat = "allwinner,sun7i-a20", .value = 64 }, 250 1.45 tnn { .compat = "allwinner,sun8i-h2-plus", .value = 64 }, 251 1.45 tnn { .compat = "allwinner,sun8i-h3", .value = 64 }, 252 1.45 tnn { .compat = "allwinner,sun8i-a83t", .value = 64 }, 253 1.45 tnn { .compat = "allwinner,sun9i-a80", .value = 64 }, 254 1.45 tnn { .compat = "allwinner,sun50i-a64", .value = 64 }, 255 1.45 tnn { .compat = "allwinner,sun50i-h5", .value = 64 }, 256 1.45 tnn { .compat = "allwinner,sun50i-h6", .value = 256 }, 257 1.44 tnn DEVICE_COMPAT_EOL 258 1.44 tnn }; 259 1.45 tnn const struct device_compatible_entry *dce = 260 1.45 tnn of_compatible_lookup(OF_finddevice("/"), compat_data); 261 1.45 tnn if (dce != NULL) 262 1.45 tnn prop_dictionary_set_uint(prop, "fifolen", dce->value); 263 1.44 tnn } 264 1.1 jmcneill } 265 1.1 jmcneill 266 1.3 jmcneill static u_int 267 1.3 jmcneill sunxi_platform_uart_freq(void) 268 1.3 jmcneill { 269 1.3 jmcneill return SUNXI_REF_FREQ; 270 1.3 jmcneill } 271 1.3 jmcneill 272 1.1 jmcneill static void 273 1.8 jmcneill sunxi_platform_bootstrap(void) 274 1.8 jmcneill { 275 1.30 skrll arm_fdt_cpu_bootstrap(); 276 1.30 skrll 277 1.23 bouyer void *fdt_data = __UNCONST(fdtbus_get_data()); 278 1.23 bouyer const int chosen_off = fdt_path_offset(fdt_data, "/chosen"); 279 1.23 bouyer if (chosen_off < 0) 280 1.23 bouyer return; 281 1.23 bouyer 282 1.8 jmcneill if (match_bootconf_option(boot_args, "console", "fb")) { 283 1.8 jmcneill const int framebuffer_off = 284 1.8 jmcneill fdt_path_offset(fdt_data, "/chosen/framebuffer"); 285 1.23 bouyer if (framebuffer_off >= 0) { 286 1.22 ryo const char *status = fdt_getprop(fdt_data, 287 1.22 ryo framebuffer_off, "status", NULL); 288 1.22 ryo if (status == NULL || strncmp(status, "ok", 2) == 0) { 289 1.22 ryo fdt_setprop_string(fdt_data, chosen_off, 290 1.22 ryo "stdout-path", "/chosen/framebuffer"); 291 1.22 ryo } 292 1.22 ryo } 293 1.23 bouyer } else if (match_bootconf_option(boot_args, "console", "serial")) { 294 1.23 bouyer fdt_setprop_string(fdt_data, chosen_off, 295 1.23 bouyer "stdout-path", "serial0:115200n8"); 296 1.8 jmcneill } 297 1.7 jmcneill } 298 1.7 jmcneill 299 1.37 mrg static void 300 1.37 mrg sun4i_platform_bootstrap(void) 301 1.37 mrg { 302 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag; 303 1.37 mrg 304 1.37 mrg sunxi_platform_bootstrap(); 305 1.37 mrg bus_space_map(bst, SUN4I_WDT_BASE, SUN4I_WDT_SIZE, 0, &reset_bsh); 306 1.37 mrg } 307 1.37 mrg 308 1.37 mrg static void 309 1.37 mrg sun6i_platform_bootstrap(void) 310 1.37 mrg { 311 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag; 312 1.37 mrg 313 1.37 mrg sunxi_platform_bootstrap(); 314 1.37 mrg bus_space_map(bst, SUN6I_WDT_BASE, SUN6I_WDT_SIZE, 0, &reset_bsh); 315 1.37 mrg } 316 1.37 mrg 317 1.37 mrg static void 318 1.37 mrg sun9i_platform_bootstrap(void) 319 1.37 mrg { 320 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag; 321 1.37 mrg 322 1.37 mrg sunxi_platform_bootstrap(); 323 1.37 mrg bus_space_map(bst, SUN9I_WDT_BASE, SUN9I_WDT_SIZE, 0, &reset_bsh); 324 1.37 mrg } 325 1.37 mrg 326 1.37 mrg static void 327 1.37 mrg sun50i_h6_platform_bootstrap(void) 328 1.37 mrg { 329 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag; 330 1.37 mrg 331 1.37 mrg sunxi_platform_bootstrap(); 332 1.37 mrg bus_space_map(bst, SUN50I_H6_WDT_BASE, SUN50I_H6_WDT_SIZE, 0, &reset_bsh); 333 1.37 mrg } 334 1.37 mrg 335 1.33 jmcneill #if defined(SOC_SUNXI_MC) 336 1.33 jmcneill static int 337 1.34 jmcneill cpu_enable_sun8i_a83t(int phandle) 338 1.32 jmcneill { 339 1.33 jmcneill uint64_t mpidr; 340 1.32 jmcneill 341 1.33 jmcneill fdtbus_get_reg64(phandle, 0, &mpidr, NULL); 342 1.32 jmcneill 343 1.34 jmcneill return sun8i_a83t_smp_enable(mpidr); 344 1.33 jmcneill } 345 1.34 jmcneill ARM_CPU_METHOD(sun8i_a83t, "allwinner,sun8i-a83t-smp", cpu_enable_sun8i_a83t); 346 1.34 jmcneill 347 1.34 jmcneill static int 348 1.34 jmcneill cpu_enable_sun9i_a80(int phandle) 349 1.34 jmcneill { 350 1.34 jmcneill uint64_t mpidr; 351 1.34 jmcneill 352 1.34 jmcneill fdtbus_get_reg64(phandle, 0, &mpidr, NULL); 353 1.34 jmcneill 354 1.34 jmcneill return sun9i_a80_smp_enable(mpidr); 355 1.34 jmcneill } 356 1.34 jmcneill ARM_CPU_METHOD(sun9i_a80, "allwinner,sun9i-a80-smp", cpu_enable_sun9i_a80); 357 1.32 jmcneill #endif 358 1.32 jmcneill 359 1.7 jmcneill static void 360 1.7 jmcneill sun4i_platform_reset(void) 361 1.7 jmcneill { 362 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag; 363 1.7 jmcneill 364 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN4I_WDT_CTRL, 365 1.7 jmcneill SUN4I_WDT_CTRL_KEY | SUN4I_WDT_CTRL_RESTART); 366 1.7 jmcneill for (;;) { 367 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN4I_WDT_MODE, 368 1.7 jmcneill SUN4I_WDT_MODE_EN | SUN4I_WDT_MODE_RST_EN); 369 1.7 jmcneill } 370 1.7 jmcneill } 371 1.7 jmcneill 372 1.7 jmcneill static void 373 1.7 jmcneill sun4i_platform_delay(u_int n) 374 1.7 jmcneill { 375 1.22 ryo static bus_space_tag_t bst = &sunxi_bs_tag; 376 1.7 jmcneill static bus_space_handle_t bsh = 0; 377 1.12 jmcneill const long incs_per_us = SUNXI_REF_FREQ / 1000000; 378 1.12 jmcneill long ticks = n * incs_per_us; 379 1.7 jmcneill uint32_t cur, prev; 380 1.7 jmcneill 381 1.15 jmcneill if (bsh == 0) { 382 1.7 jmcneill bus_space_map(bst, SUN4I_TIMER_BASE, SUN4I_TIMER_SIZE, 0, &bsh); 383 1.7 jmcneill 384 1.15 jmcneill /* Enable Timer 1 */ 385 1.15 jmcneill bus_space_write_4(bst, bsh, SUN4I_TIMER_1_INTV_VALUE, ~0U); 386 1.15 jmcneill bus_space_write_4(bst, bsh, SUN4I_TIMER_1_CTRL, 387 1.15 jmcneill SUN4I_TIMER_1_CTRL_EN | 388 1.15 jmcneill SUN4I_TIMER_1_CTRL_RELOAD | 389 1.15 jmcneill __SHIFTIN(SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M, 390 1.15 jmcneill SUN4I_TIMER_1_CTRL_CLK_SRC)); 391 1.15 jmcneill } 392 1.15 jmcneill 393 1.15 jmcneill prev = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL); 394 1.7 jmcneill while (ticks > 0) { 395 1.15 jmcneill cur = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL); 396 1.7 jmcneill if (cur > prev) 397 1.7 jmcneill ticks -= (cur - prev); 398 1.7 jmcneill else 399 1.7 jmcneill ticks -= (~0U - cur + prev); 400 1.7 jmcneill prev = cur; 401 1.7 jmcneill } 402 1.7 jmcneill } 403 1.7 jmcneill 404 1.7 jmcneill static void 405 1.3 jmcneill sun6i_platform_reset(void) 406 1.1 jmcneill { 407 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag; 408 1.1 jmcneill 409 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN6I_WDT_CFG, SUN6I_WDT_CFG_SYS); 410 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN6I_WDT_MODE, SUN6I_WDT_MODE_EN); 411 1.1 jmcneill } 412 1.1 jmcneill 413 1.10 jmcneill static void 414 1.10 jmcneill sun9i_platform_reset(void) 415 1.10 jmcneill { 416 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag; 417 1.10 jmcneill 418 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN9I_WDT_CFG, SUN9I_WDT_CFG_SYS); 419 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN9I_WDT_MODE, SUN9I_WDT_MODE_EN); 420 1.10 jmcneill } 421 1.10 jmcneill 422 1.20 jmcneill static void 423 1.20 jmcneill sun50i_h6_platform_reset(void) 424 1.20 jmcneill { 425 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag; 426 1.20 jmcneill 427 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN50I_H6_WDT_CFG, SUN50I_H6_WDT_CFG_SYS); 428 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN50I_H6_WDT_MODE, SUN50I_H6_WDT_MODE_EN); 429 1.20 jmcneill } 430 1.20 jmcneill 431 1.47 skrll static const struct fdt_platform sun4i_platform = { 432 1.47 skrll .fp_devmap = sunxi_platform_devmap, 433 1.47 skrll .fp_bootstrap = sun4i_platform_bootstrap, 434 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 435 1.47 skrll .fp_device_register = sunxi_platform_device_register, 436 1.47 skrll .fp_reset = sun4i_platform_reset, 437 1.47 skrll .fp_delay = sun4i_platform_delay, 438 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 439 1.9 jmcneill }; 440 1.9 jmcneill 441 1.47 skrll FDT_PLATFORM(sun4i_a10, "allwinner,sun4i-a10", &sun4i_platform); 442 1.9 jmcneill 443 1.47 skrll static const struct fdt_platform sun5i_platform = { 444 1.47 skrll .fp_devmap = sunxi_platform_devmap, 445 1.47 skrll .fp_bootstrap = sun4i_platform_bootstrap, 446 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 447 1.47 skrll .fp_device_register = sunxi_platform_device_register, 448 1.47 skrll .fp_reset = sun4i_platform_reset, 449 1.47 skrll .fp_delay = sun4i_platform_delay, 450 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 451 1.7 jmcneill }; 452 1.7 jmcneill 453 1.47 skrll FDT_PLATFORM(sun5i_a13, "allwinner,sun5i-a13", &sun5i_platform); 454 1.47 skrll FDT_PLATFORM(sun5i_gr8, "nextthing,gr8", &sun5i_platform); 455 1.6 jmcneill 456 1.47 skrll static const struct fdt_platform sun6i_platform = { 457 1.47 skrll .fp_devmap = sunxi_platform_devmap, 458 1.47 skrll .fp_bootstrap = sun6i_platform_bootstrap, 459 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 460 1.47 skrll .fp_device_register = sunxi_platform_device_register, 461 1.47 skrll .fp_reset = sun6i_platform_reset, 462 1.47 skrll .fp_delay = gtmr_delay, 463 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 464 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 465 1.6 jmcneill }; 466 1.6 jmcneill 467 1.47 skrll FDT_PLATFORM(sun6i_a31, "allwinner,sun6i-a31", &sun6i_platform); 468 1.6 jmcneill 469 1.47 skrll static const struct fdt_platform sun7i_platform = { 470 1.47 skrll .fp_devmap = sunxi_platform_devmap, 471 1.47 skrll .fp_bootstrap = sun4i_platform_bootstrap, 472 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 473 1.47 skrll .fp_device_register = sunxi_platform_device_register, 474 1.47 skrll .fp_reset = sun4i_platform_reset, 475 1.47 skrll .fp_delay = sun4i_platform_delay, 476 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 477 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 478 1.9 jmcneill }; 479 1.9 jmcneill 480 1.47 skrll FDT_PLATFORM(sun7i_a20, "allwinner,sun7i-a20", &sun7i_platform); 481 1.9 jmcneill 482 1.47 skrll static const struct fdt_platform sun8i_platform = { 483 1.47 skrll .fp_devmap = sunxi_platform_devmap, 484 1.47 skrll .fp_bootstrap = sun6i_platform_bootstrap, 485 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 486 1.47 skrll .fp_device_register = sunxi_platform_device_register, 487 1.47 skrll .fp_reset = sun6i_platform_reset, 488 1.47 skrll .fp_delay = gtmr_delay, 489 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 490 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 491 1.3 jmcneill }; 492 1.3 jmcneill 493 1.47 skrll FDT_PLATFORM(sun8i_h2plus, "allwinner,sun8i-h2-plus", &sun8i_platform); 494 1.47 skrll FDT_PLATFORM(sun8i_h3, "allwinner,sun8i-h3", &sun8i_platform); 495 1.47 skrll FDT_PLATFORM(sun8i_v3s, "allwinner,sun8i-v3s", &sun8i_platform); 496 1.47 skrll 497 1.47 skrll static const struct fdt_platform sun8i_a83t_platform = { 498 1.47 skrll .fp_devmap = sun8i_a83t_platform_devmap, 499 1.47 skrll .fp_bootstrap = sun6i_platform_bootstrap, 500 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 501 1.47 skrll .fp_device_register = sunxi_platform_device_register, 502 1.47 skrll .fp_reset = sun6i_platform_reset, 503 1.47 skrll .fp_delay = gtmr_delay, 504 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 505 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 506 1.32 jmcneill }; 507 1.32 jmcneill 508 1.47 skrll FDT_PLATFORM(sun8i_a83t, "allwinner,sun8i-a83t", &sun8i_a83t_platform); 509 1.1 jmcneill 510 1.47 skrll static const struct fdt_platform sun9i_platform = { 511 1.47 skrll .fp_devmap = sun9i_a80_platform_devmap, 512 1.47 skrll .fp_bootstrap = sun9i_platform_bootstrap, 513 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 514 1.47 skrll .fp_device_register = sunxi_platform_device_register, 515 1.47 skrll .fp_reset = sun9i_platform_reset, 516 1.47 skrll .fp_delay = gtmr_delay, 517 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 518 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 519 1.10 jmcneill }; 520 1.10 jmcneill 521 1.47 skrll FDT_PLATFORM(sun9i_a80, "allwinner,sun9i-a80", &sun9i_platform); 522 1.10 jmcneill 523 1.47 skrll static const struct fdt_platform sun50i_platform = { 524 1.47 skrll .fp_devmap = sunxi_platform_devmap, 525 1.47 skrll .fp_bootstrap = sun6i_platform_bootstrap, 526 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 527 1.47 skrll .fp_device_register = sunxi_platform_device_register, 528 1.47 skrll .fp_reset = sun6i_platform_reset, 529 1.47 skrll .fp_delay = gtmr_delay, 530 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 531 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 532 1.1 jmcneill }; 533 1.1 jmcneill 534 1.47 skrll FDT_PLATFORM(sun50i_a64, "allwinner,sun50i-a64", &sun50i_platform); 535 1.47 skrll FDT_PLATFORM(sun50i_h5, "allwinner,sun50i-h5", &sun50i_platform); 536 1.20 jmcneill 537 1.47 skrll static const struct fdt_platform sun50i_h6_platform = { 538 1.47 skrll .fp_devmap = sunxi_platform_devmap, 539 1.47 skrll .fp_bootstrap = sun50i_h6_platform_bootstrap, 540 1.47 skrll .fp_init_attach_args = sunxi_platform_init_attach_args, 541 1.47 skrll .fp_device_register = sunxi_platform_device_register, 542 1.47 skrll .fp_reset = sun50i_h6_platform_reset, 543 1.47 skrll .fp_delay = gtmr_delay, 544 1.47 skrll .fp_uart_freq = sunxi_platform_uart_freq, 545 1.47 skrll .fp_mpstart = arm_fdt_cpu_mpstart, 546 1.20 jmcneill }; 547 1.20 jmcneill 548 1.47 skrll FDT_PLATFORM(sun50i_h6, "allwinner,sun50i-h6", &sun50i_h6_platform); 549