Home | History | Annotate | Line # | Download | only in sunxi
sunxi_platform.c revision 1.32
      1  1.32  jmcneill /* $NetBSD: sunxi_platform.c,v 1.32 2019/01/03 11:01:59 jmcneill Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #include "opt_soc.h"
     30   1.1  jmcneill #include "opt_multiprocessor.h"
     31  1.28     skrll #include "opt_console.h"
     32   1.1  jmcneill 
     33   1.1  jmcneill #include <sys/cdefs.h>
     34  1.32  jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_platform.c,v 1.32 2019/01/03 11:01:59 jmcneill Exp $");
     35   1.1  jmcneill 
     36   1.1  jmcneill #include <sys/param.h>
     37   1.1  jmcneill #include <sys/bus.h>
     38   1.1  jmcneill #include <sys/cpu.h>
     39   1.1  jmcneill #include <sys/device.h>
     40   1.1  jmcneill #include <sys/termios.h>
     41   1.1  jmcneill 
     42   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     43   1.1  jmcneill #include <arm/fdt/arm_fdtvar.h>
     44   1.1  jmcneill 
     45   1.1  jmcneill #include <uvm/uvm_extern.h>
     46   1.1  jmcneill 
     47   1.1  jmcneill #include <machine/bootconfig.h>
     48   1.1  jmcneill #include <arm/cpufunc.h>
     49   1.1  jmcneill 
     50   1.1  jmcneill #include <arm/cortex/gtmr_var.h>
     51   1.1  jmcneill #include <arm/cortex/gic_reg.h>
     52   1.1  jmcneill 
     53   1.1  jmcneill #include <dev/ic/ns16550reg.h>
     54   1.1  jmcneill #include <dev/ic/comreg.h>
     55   1.1  jmcneill 
     56   1.1  jmcneill #include <arm/arm/psci.h>
     57  1.26       ryo #include <arm/fdt/psci_fdtvar.h>
     58   1.1  jmcneill 
     59   1.1  jmcneill #include <arm/sunxi/sunxi_platform.h>
     60   1.1  jmcneill 
     61  1.32  jmcneill #if defined(SOC_SUNXI_MC)
     62  1.32  jmcneill #include <arm/sunxi/sunxi_mc_smp.h>
     63  1.32  jmcneill #endif
     64  1.32  jmcneill 
     65   1.8  jmcneill #include <libfdt.h>
     66   1.8  jmcneill 
     67   1.1  jmcneill #define	SUNXI_REF_FREQ	24000000
     68   1.1  jmcneill 
     69   1.7  jmcneill #define	SUN4I_TIMER_BASE	0x01c20c00
     70   1.7  jmcneill #define	SUN4I_TIMER_SIZE	0x90
     71  1.15  jmcneill #define	SUN4I_TIMER_1_CTRL	0x20
     72  1.15  jmcneill #define	 SUN4I_TIMER_1_CTRL_CLK_SRC	__BITS(3,2)
     73  1.15  jmcneill #define	 SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M	1
     74  1.15  jmcneill #define	 SUN4I_TIMER_1_CTRL_RELOAD	__BIT(1)
     75  1.15  jmcneill #define	 SUN4I_TIMER_1_CTRL_EN		__BIT(0)
     76  1.15  jmcneill #define	SUN4I_TIMER_1_INTV_VALUE 0x24
     77  1.15  jmcneill #define	SUN4I_TIMER_1_VAL	0x28
     78   1.7  jmcneill 
     79   1.7  jmcneill #define	SUN4I_WDT_BASE		0x01c20c90
     80   1.7  jmcneill #define	SUN4I_WDT_SIZE		0x10
     81   1.7  jmcneill #define	SUN4I_WDT_CTRL		0x00
     82   1.7  jmcneill #define	 SUN4I_WDT_CTRL_KEY	(0x333 << 1)
     83   1.7  jmcneill #define	 SUN4I_WDT_CTRL_RESTART	__BIT(0)
     84   1.7  jmcneill #define	SUN4I_WDT_MODE		0x04
     85   1.7  jmcneill #define	 SUN4I_WDT_MODE_RST_EN	__BIT(1)
     86   1.7  jmcneill #define	 SUN4I_WDT_MODE_EN	__BIT(0)
     87   1.7  jmcneill 
     88   1.3  jmcneill #define	SUN6I_WDT_BASE		0x01c20ca0
     89   1.3  jmcneill #define	SUN6I_WDT_SIZE		0x20
     90   1.3  jmcneill #define	SUN6I_WDT_CFG		0x14
     91   1.7  jmcneill #define	 SUN6I_WDT_CFG_SYS	__BIT(0)
     92   1.3  jmcneill #define	SUN6I_WDT_MODE		0x18
     93   1.7  jmcneill #define	 SUN6I_WDT_MODE_EN	__BIT(0)
     94   1.1  jmcneill 
     95  1.10  jmcneill #define	SUN9I_WDT_BASE		0x06000ca0
     96  1.10  jmcneill #define	SUN9I_WDT_SIZE		0x20
     97  1.10  jmcneill #define	SUN9I_WDT_CFG		0x14
     98  1.10  jmcneill #define	 SUN9I_WDT_CFG_SYS	__BIT(0)
     99  1.10  jmcneill #define	SUN9I_WDT_MODE		0x18
    100  1.10  jmcneill #define	 SUN9I_WDT_MODE_EN	__BIT(0)
    101  1.10  jmcneill 
    102  1.20  jmcneill #define	SUN50I_H6_WDT_BASE	0x01c20ca0
    103  1.20  jmcneill #define	SUN50I_H6_WDT_SIZE	0x20
    104  1.20  jmcneill #define	SUN50I_H6_WDT_CFG	0x14
    105  1.20  jmcneill #define	 SUN50I_H6_WDT_CFG_SYS	__BIT(0)
    106  1.20  jmcneill #define	SUN50I_H6_WDT_MODE	0x18
    107  1.20  jmcneill #define	 SUN50I_H6_WDT_MODE_EN	__BIT(0)
    108  1.20  jmcneill 
    109  1.21       ryo extern struct arm32_bus_dma_tag arm_generic_dma_tag;
    110  1.22       ryo extern struct bus_space arm_generic_bs_tag;
    111  1.22       ryo extern struct bus_space arm_generic_a4x_bs_tag;
    112  1.22       ryo 
    113  1.22       ryo #define	sunxi_dma_tag		arm_generic_dma_tag
    114  1.22       ryo #define	sunxi_bs_tag		arm_generic_bs_tag
    115  1.22       ryo #define	sunxi_a4x_bs_tag	arm_generic_a4x_bs_tag
    116   1.1  jmcneill 
    117   1.1  jmcneill static const struct pmap_devmap *
    118   1.1  jmcneill sunxi_platform_devmap(void)
    119   1.1  jmcneill {
    120   1.1  jmcneill 	static const struct pmap_devmap devmap[] = {
    121   1.1  jmcneill 		DEVMAP_ENTRY(SUNXI_CORE_VBASE,
    122   1.1  jmcneill 			     SUNXI_CORE_PBASE,
    123   1.1  jmcneill 			     SUNXI_CORE_SIZE),
    124   1.1  jmcneill 		DEVMAP_ENTRY_END
    125  1.17     skrll 	};
    126   1.1  jmcneill 
    127   1.1  jmcneill 	return devmap;
    128   1.1  jmcneill }
    129   1.1  jmcneill 
    130  1.32  jmcneill #define	SUN8I_A83T_CPU_VBASE	(SUNXI_CORE_VBASE + SUNXI_CORE_SIZE)
    131  1.32  jmcneill #define	SUN8I_A83T_CPU_PBASE	0x01700000
    132  1.32  jmcneill #define	SUN8I_A83T_CPU_SIZE	0x00100000
    133  1.32  jmcneill 
    134  1.32  jmcneill static const struct pmap_devmap *
    135  1.32  jmcneill sun8i_a83t_platform_devmap(void)
    136  1.32  jmcneill {
    137  1.32  jmcneill 	static const struct pmap_devmap devmap[] = {
    138  1.32  jmcneill 		DEVMAP_ENTRY(SUNXI_CORE_VBASE,
    139  1.32  jmcneill 			     SUNXI_CORE_PBASE,
    140  1.32  jmcneill 			     SUNXI_CORE_SIZE),
    141  1.32  jmcneill 		DEVMAP_ENTRY(SUN8I_A83T_CPU_VBASE,
    142  1.32  jmcneill 			     SUN8I_A83T_CPU_PBASE,
    143  1.32  jmcneill 			     SUN8I_A83T_CPU_SIZE),
    144  1.32  jmcneill 		DEVMAP_ENTRY_END
    145  1.32  jmcneill 	};
    146  1.32  jmcneill 
    147  1.32  jmcneill 	return devmap;
    148  1.32  jmcneill }
    149  1.32  jmcneill 
    150   1.1  jmcneill static void
    151   1.1  jmcneill sunxi_platform_init_attach_args(struct fdt_attach_args *faa)
    152   1.1  jmcneill {
    153  1.22       ryo 	faa->faa_bst = &sunxi_bs_tag;
    154  1.22       ryo 	faa->faa_a4x_bst = &sunxi_a4x_bs_tag;
    155  1.22       ryo 	faa->faa_dmat = &sunxi_dma_tag;
    156   1.1  jmcneill }
    157   1.1  jmcneill 
    158  1.22       ryo void sunxi_platform_early_putchar(char);
    159  1.22       ryo 
    160  1.22       ryo void
    161   1.1  jmcneill sunxi_platform_early_putchar(char c)
    162   1.1  jmcneill {
    163   1.1  jmcneill #ifdef CONSADDR
    164  1.22       ryo #define CONSADDR_VA	((CONSADDR - SUNXI_CORE_PBASE) + SUNXI_CORE_VBASE)
    165  1.22       ryo 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
    166  1.22       ryo 	    (volatile uint32_t *)CONSADDR_VA :
    167  1.22       ryo 	    (volatile uint32_t *)CONSADDR;
    168   1.1  jmcneill 
    169  1.14  jakllsch 	while ((le32toh(uartaddr[com_lsr]) & LSR_TXRDY) == 0)
    170   1.1  jmcneill 		;
    171   1.1  jmcneill 
    172  1.14  jakllsch 	uartaddr[com_data] = htole32(c);
    173   1.1  jmcneill #endif
    174   1.1  jmcneill }
    175   1.1  jmcneill 
    176   1.1  jmcneill static void
    177   1.1  jmcneill sunxi_platform_device_register(device_t self, void *aux)
    178   1.1  jmcneill {
    179  1.18  jmcneill 	prop_dictionary_t prop = device_properties(self);
    180  1.18  jmcneill 
    181  1.18  jmcneill 	if (device_is_a(self, "rgephy")) {
    182  1.19  jmcneill 		/* Pine64+ and NanoPi NEO Plus2 gigabit ethernet workaround */
    183  1.19  jmcneill 		const char * compat[] = {
    184  1.19  jmcneill 			"pine64,pine64-plus",
    185  1.19  jmcneill 			"friendlyarm,nanopi-neo-plus2",
    186  1.19  jmcneill 			NULL
    187  1.19  jmcneill 		};
    188  1.18  jmcneill 		if (of_match_compatible(OF_finddevice("/"), compat)) {
    189  1.18  jmcneill 			prop_dictionary_set_bool(prop, "no-rx-delay", true);
    190  1.18  jmcneill 		}
    191  1.18  jmcneill 	}
    192  1.27  jmcneill 
    193  1.27  jmcneill 	if (device_is_a(self, "armgtmr")) {
    194  1.27  jmcneill 		/* Allwinner A64 has an unstable architectural timer */
    195  1.27  jmcneill 		const char * compat[] = {
    196  1.27  jmcneill 			"allwinner,sun50i-a64",
    197  1.27  jmcneill 			NULL
    198  1.27  jmcneill 		};
    199  1.27  jmcneill 		if (of_match_compatible(OF_finddevice("/"), compat)) {
    200  1.27  jmcneill 			prop_dictionary_set_bool(prop, "sun50i-a64-unstable-timer", true);
    201  1.27  jmcneill 		}
    202  1.27  jmcneill 	}
    203   1.1  jmcneill }
    204   1.1  jmcneill 
    205   1.3  jmcneill static u_int
    206   1.3  jmcneill sunxi_platform_uart_freq(void)
    207   1.3  jmcneill {
    208   1.3  jmcneill 	return SUNXI_REF_FREQ;
    209   1.3  jmcneill }
    210   1.3  jmcneill 
    211   1.1  jmcneill static void
    212   1.8  jmcneill sunxi_platform_bootstrap(void)
    213   1.8  jmcneill {
    214  1.30     skrll 	arm_fdt_cpu_bootstrap();
    215  1.30     skrll 
    216  1.23    bouyer 	void *fdt_data = __UNCONST(fdtbus_get_data());
    217  1.23    bouyer 	const int chosen_off = fdt_path_offset(fdt_data, "/chosen");
    218  1.23    bouyer 	if (chosen_off < 0)
    219  1.23    bouyer 		return;
    220  1.23    bouyer 
    221   1.8  jmcneill 	if (match_bootconf_option(boot_args, "console", "fb")) {
    222   1.8  jmcneill 		const int framebuffer_off =
    223   1.8  jmcneill 		    fdt_path_offset(fdt_data, "/chosen/framebuffer");
    224  1.23    bouyer 		if (framebuffer_off >= 0) {
    225  1.22       ryo 			const char *status = fdt_getprop(fdt_data,
    226  1.22       ryo 			    framebuffer_off, "status", NULL);
    227  1.22       ryo 			if (status == NULL || strncmp(status, "ok", 2) == 0) {
    228  1.22       ryo 				fdt_setprop_string(fdt_data, chosen_off,
    229  1.22       ryo 				    "stdout-path", "/chosen/framebuffer");
    230  1.22       ryo 			}
    231  1.22       ryo 		}
    232  1.23    bouyer 	} else if (match_bootconf_option(boot_args, "console", "serial")) {
    233  1.23    bouyer 		fdt_setprop_string(fdt_data, chosen_off,
    234  1.23    bouyer 		    "stdout-path", "serial0:115200n8");
    235   1.8  jmcneill 	}
    236   1.7  jmcneill }
    237   1.7  jmcneill 
    238  1.32  jmcneill static void
    239  1.32  jmcneill sunxi_mc_platform_mpstart(void)
    240  1.32  jmcneill {
    241  1.32  jmcneill 	uint32_t started = 0;
    242  1.32  jmcneill 
    243  1.32  jmcneill #if defined(MULTIPROCESSOR) && defined(SOC_SUNXI_MC)
    244  1.32  jmcneill 	const char *method;
    245  1.32  jmcneill 	uint64_t mpidr, bp_mpidr;
    246  1.32  jmcneill 	u_int cpuindex;
    247  1.32  jmcneill 	int child;
    248  1.32  jmcneill 
    249  1.32  jmcneill 	const int cpus = OF_finddevice("/cpus");
    250  1.32  jmcneill 	if (cpus == -1)
    251  1.32  jmcneill 		return;
    252  1.32  jmcneill 
    253  1.32  jmcneill 	/* MPIDR affinity levels of boot processor. */
    254  1.32  jmcneill 	bp_mpidr = cpu_mpidr_aff_read();
    255  1.32  jmcneill 
    256  1.32  jmcneill 	cpuindex = 1;
    257  1.32  jmcneill 	for (child = OF_child(cpus); child; child = OF_peer(child)) {
    258  1.32  jmcneill 		if (fdtbus_get_reg64(child, 0, &mpidr, NULL) != 0)
    259  1.32  jmcneill 			continue;
    260  1.32  jmcneill 		if (mpidr == bp_mpidr)
    261  1.32  jmcneill 			continue;
    262  1.32  jmcneill 
    263  1.32  jmcneill 		method = fdtbus_get_string(child, "enable-method");
    264  1.32  jmcneill 		if (method == NULL)
    265  1.32  jmcneill 			method = fdtbus_get_string(cpus, "enable-method");
    266  1.32  jmcneill 		if (method == NULL)
    267  1.32  jmcneill 			continue;
    268  1.32  jmcneill 
    269  1.32  jmcneill 		if (sunxi_mc_smp_match(method) != 0) {
    270  1.32  jmcneill 			if (sunxi_mc_smp_enable(mpidr) != 0)
    271  1.32  jmcneill 				continue;
    272  1.32  jmcneill 
    273  1.32  jmcneill 			started |= __BIT(cpuindex);
    274  1.32  jmcneill 			cpuindex++;
    275  1.32  jmcneill 			for (u_int i = 0x100000; i > 0; i--) {
    276  1.32  jmcneill 				membar_consumer();
    277  1.32  jmcneill 				if (arm_cpu_hatched & __BIT(cpuindex))
    278  1.32  jmcneill 					break;
    279  1.32  jmcneill 			}
    280  1.32  jmcneill 		}
    281  1.32  jmcneill 	}
    282  1.32  jmcneill #endif
    283  1.32  jmcneill 
    284  1.32  jmcneill 	if (started == 0)
    285  1.32  jmcneill 		arm_fdt_cpu_mpstart();
    286  1.32  jmcneill }
    287  1.29     skrll 
    288   1.7  jmcneill static void
    289   1.7  jmcneill sun4i_platform_reset(void)
    290   1.7  jmcneill {
    291  1.22       ryo 	bus_space_tag_t bst = &sunxi_bs_tag;
    292   1.7  jmcneill 	bus_space_handle_t bsh;
    293   1.7  jmcneill 
    294   1.7  jmcneill 	bus_space_map(bst, SUN4I_WDT_BASE, SUN4I_WDT_SIZE, 0, &bsh);
    295   1.7  jmcneill 
    296   1.7  jmcneill 	bus_space_write_4(bst, bsh, SUN4I_WDT_CTRL,
    297   1.7  jmcneill 	    SUN4I_WDT_CTRL_KEY | SUN4I_WDT_CTRL_RESTART);
    298   1.7  jmcneill 	for (;;) {
    299   1.7  jmcneill 		bus_space_write_4(bst, bsh, SUN4I_WDT_MODE,
    300   1.7  jmcneill 		    SUN4I_WDT_MODE_EN | SUN4I_WDT_MODE_RST_EN);
    301   1.7  jmcneill 	}
    302   1.7  jmcneill }
    303   1.7  jmcneill 
    304   1.7  jmcneill static void
    305   1.7  jmcneill sun4i_platform_delay(u_int n)
    306   1.7  jmcneill {
    307  1.22       ryo 	static bus_space_tag_t bst = &sunxi_bs_tag;
    308   1.7  jmcneill 	static bus_space_handle_t bsh = 0;
    309  1.12  jmcneill 	const long incs_per_us = SUNXI_REF_FREQ / 1000000;
    310  1.12  jmcneill 	long ticks = n * incs_per_us;
    311   1.7  jmcneill 	uint32_t cur, prev;
    312   1.7  jmcneill 
    313  1.15  jmcneill 	if (bsh == 0) {
    314   1.7  jmcneill 		bus_space_map(bst, SUN4I_TIMER_BASE, SUN4I_TIMER_SIZE, 0, &bsh);
    315   1.7  jmcneill 
    316  1.15  jmcneill 		/* Enable Timer 1 */
    317  1.15  jmcneill 		bus_space_write_4(bst, bsh, SUN4I_TIMER_1_INTV_VALUE, ~0U);
    318  1.15  jmcneill 		bus_space_write_4(bst, bsh, SUN4I_TIMER_1_CTRL,
    319  1.15  jmcneill 		    SUN4I_TIMER_1_CTRL_EN |
    320  1.15  jmcneill 		    SUN4I_TIMER_1_CTRL_RELOAD |
    321  1.15  jmcneill 		    __SHIFTIN(SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M,
    322  1.15  jmcneill 			      SUN4I_TIMER_1_CTRL_CLK_SRC));
    323  1.15  jmcneill 	}
    324  1.15  jmcneill 
    325  1.15  jmcneill 	prev = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL);
    326   1.7  jmcneill 	while (ticks > 0) {
    327  1.15  jmcneill 		cur = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL);
    328   1.7  jmcneill 		if (cur > prev)
    329   1.7  jmcneill 			ticks -= (cur - prev);
    330   1.7  jmcneill 		else
    331   1.7  jmcneill 			ticks -= (~0U - cur + prev);
    332   1.7  jmcneill 		prev = cur;
    333   1.7  jmcneill 	}
    334   1.7  jmcneill }
    335   1.7  jmcneill 
    336   1.7  jmcneill static void
    337   1.3  jmcneill sun6i_platform_reset(void)
    338   1.1  jmcneill {
    339  1.22       ryo 	bus_space_tag_t bst = &sunxi_bs_tag;
    340   1.1  jmcneill 	bus_space_handle_t bsh;
    341   1.1  jmcneill 
    342   1.3  jmcneill 	bus_space_map(bst, SUN6I_WDT_BASE, SUN6I_WDT_SIZE, 0, &bsh);
    343   1.1  jmcneill 
    344   1.3  jmcneill 	bus_space_write_4(bst, bsh, SUN6I_WDT_CFG, SUN6I_WDT_CFG_SYS);
    345   1.3  jmcneill 	bus_space_write_4(bst, bsh, SUN6I_WDT_MODE, SUN6I_WDT_MODE_EN);
    346   1.1  jmcneill }
    347   1.1  jmcneill 
    348  1.10  jmcneill static void
    349  1.10  jmcneill sun9i_platform_reset(void)
    350  1.10  jmcneill {
    351  1.22       ryo 	bus_space_tag_t bst = &sunxi_bs_tag;
    352  1.10  jmcneill 	bus_space_handle_t bsh;
    353  1.10  jmcneill 
    354  1.10  jmcneill 	bus_space_map(bst, SUN9I_WDT_BASE, SUN9I_WDT_SIZE, 0, &bsh);
    355  1.10  jmcneill 
    356  1.10  jmcneill 	bus_space_write_4(bst, bsh, SUN9I_WDT_CFG, SUN9I_WDT_CFG_SYS);
    357  1.10  jmcneill 	bus_space_write_4(bst, bsh, SUN9I_WDT_MODE, SUN9I_WDT_MODE_EN);
    358  1.10  jmcneill }
    359  1.10  jmcneill 
    360  1.20  jmcneill static void
    361  1.20  jmcneill sun50i_h6_platform_reset(void)
    362  1.20  jmcneill {
    363  1.22       ryo 	bus_space_tag_t bst = &sunxi_bs_tag;
    364  1.20  jmcneill 	bus_space_handle_t bsh;
    365  1.20  jmcneill 
    366  1.20  jmcneill 	bus_space_map(bst, SUN50I_H6_WDT_BASE, SUN50I_H6_WDT_SIZE, 0, &bsh);
    367  1.20  jmcneill 
    368  1.20  jmcneill 	bus_space_write_4(bst, bsh, SUN50I_H6_WDT_CFG, SUN50I_H6_WDT_CFG_SYS);
    369  1.20  jmcneill 	bus_space_write_4(bst, bsh, SUN50I_H6_WDT_MODE, SUN50I_H6_WDT_MODE_EN);
    370  1.20  jmcneill }
    371  1.20  jmcneill 
    372   1.9  jmcneill static const struct arm_platform sun4i_platform = {
    373  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    374  1.25     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    375  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    376  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    377  1.25     skrll 	.ap_reset = sun4i_platform_reset,
    378  1.25     skrll 	.ap_delay = sun4i_platform_delay,
    379  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    380   1.9  jmcneill };
    381   1.9  jmcneill 
    382   1.9  jmcneill ARM_PLATFORM(sun4i_a10, "allwinner,sun4i-a10", &sun4i_platform);
    383   1.9  jmcneill 
    384   1.7  jmcneill static const struct arm_platform sun5i_platform = {
    385  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    386  1.25     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    387  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    388  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    389  1.25     skrll 	.ap_reset = sun4i_platform_reset,
    390  1.25     skrll 	.ap_delay = sun4i_platform_delay,
    391  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    392   1.7  jmcneill };
    393   1.7  jmcneill 
    394   1.7  jmcneill ARM_PLATFORM(sun5i_a13, "allwinner,sun5i-a13", &sun5i_platform);
    395  1.16  jmcneill ARM_PLATFORM(sun5i_gr8, "nextthing,gr8", &sun5i_platform);
    396   1.6  jmcneill 
    397   1.6  jmcneill static const struct arm_platform sun6i_platform = {
    398  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    399  1.29     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    400  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    401  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    402  1.25     skrll 	.ap_reset = sun6i_platform_reset,
    403  1.25     skrll 	.ap_delay = gtmr_delay,
    404  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    405  1.29     skrll 	.ap_mpstart = arm_fdt_cpu_mpstart,
    406   1.6  jmcneill };
    407   1.6  jmcneill 
    408   1.6  jmcneill ARM_PLATFORM(sun6i_a31, "allwinner,sun6i-a31", &sun6i_platform);
    409   1.6  jmcneill 
    410   1.9  jmcneill static const struct arm_platform sun7i_platform = {
    411  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    412  1.29     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    413  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    414  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    415  1.25     skrll 	.ap_reset = sun4i_platform_reset,
    416  1.25     skrll 	.ap_delay = sun4i_platform_delay,
    417  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    418  1.29     skrll 	.ap_mpstart = arm_fdt_cpu_mpstart,
    419   1.9  jmcneill };
    420   1.9  jmcneill 
    421   1.9  jmcneill ARM_PLATFORM(sun7i_a20, "allwinner,sun7i-a20", &sun7i_platform);
    422   1.9  jmcneill 
    423   1.3  jmcneill static const struct arm_platform sun8i_platform = {
    424  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    425  1.29     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    426  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    427  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    428  1.25     skrll 	.ap_reset = sun6i_platform_reset,
    429  1.25     skrll 	.ap_delay = gtmr_delay,
    430  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    431  1.29     skrll 	.ap_mpstart = arm_fdt_cpu_mpstart,
    432   1.3  jmcneill };
    433   1.3  jmcneill 
    434   1.5  jmcneill ARM_PLATFORM(sun8i_h2plus, "allwinner,sun8i-h2-plus", &sun8i_platform);
    435   1.3  jmcneill ARM_PLATFORM(sun8i_h3, "allwinner,sun8i-h3", &sun8i_platform);
    436  1.32  jmcneill 
    437  1.32  jmcneill static const struct arm_platform sun8i_a83t_platform = {
    438  1.32  jmcneill 	.ap_devmap = sun8i_a83t_platform_devmap,
    439  1.32  jmcneill 	.ap_bootstrap = sunxi_platform_bootstrap,
    440  1.32  jmcneill 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    441  1.32  jmcneill 	.ap_device_register = sunxi_platform_device_register,
    442  1.32  jmcneill 	.ap_reset = sun6i_platform_reset,
    443  1.32  jmcneill 	.ap_delay = gtmr_delay,
    444  1.32  jmcneill 	.ap_uart_freq = sunxi_platform_uart_freq,
    445  1.32  jmcneill 	.ap_mpstart = sunxi_mc_platform_mpstart,
    446  1.32  jmcneill };
    447  1.32  jmcneill 
    448  1.32  jmcneill ARM_PLATFORM(sun8i_a83t, "allwinner,sun8i-a83t", &sun8i_a83t_platform);
    449   1.1  jmcneill 
    450  1.10  jmcneill static const struct arm_platform sun9i_platform = {
    451  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    452  1.25     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    453  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    454  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    455  1.25     skrll 	.ap_reset = sun9i_platform_reset,
    456  1.25     skrll 	.ap_delay = gtmr_delay,
    457  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    458  1.29     skrll 	.ap_mpstart = arm_fdt_cpu_mpstart,
    459  1.10  jmcneill };
    460  1.10  jmcneill 
    461  1.10  jmcneill ARM_PLATFORM(sun9i_a80, "allwinner,sun9i-a80", &sun9i_platform);
    462  1.10  jmcneill 
    463   1.6  jmcneill static const struct arm_platform sun50i_platform = {
    464  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    465  1.29     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    466  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    467  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    468  1.25     skrll 	.ap_reset = sun6i_platform_reset,
    469  1.25     skrll 	.ap_delay = gtmr_delay,
    470  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    471  1.29     skrll 	.ap_mpstart = arm_fdt_cpu_mpstart,
    472   1.1  jmcneill };
    473   1.1  jmcneill 
    474   1.6  jmcneill ARM_PLATFORM(sun50i_a64, "allwinner,sun50i-a64", &sun50i_platform);
    475  1.11  jmcneill ARM_PLATFORM(sun50i_h5, "allwinner,sun50i-h5", &sun50i_platform);
    476  1.20  jmcneill 
    477  1.20  jmcneill static const struct arm_platform sun50i_h6_platform = {
    478  1.25     skrll 	.ap_devmap = sunxi_platform_devmap,
    479  1.29     skrll 	.ap_bootstrap = sunxi_platform_bootstrap,
    480  1.25     skrll 	.ap_init_attach_args = sunxi_platform_init_attach_args,
    481  1.25     skrll 	.ap_device_register = sunxi_platform_device_register,
    482  1.25     skrll 	.ap_reset = sun50i_h6_platform_reset,
    483  1.25     skrll 	.ap_delay = gtmr_delay,
    484  1.25     skrll 	.ap_uart_freq = sunxi_platform_uart_freq,
    485  1.29     skrll 	.ap_mpstart = arm_fdt_cpu_mpstart,
    486  1.20  jmcneill };
    487  1.20  jmcneill 
    488  1.20  jmcneill ARM_PLATFORM(sun50i_h6, "allwinner,sun50i-h6", &sun50i_h6_platform);
    489