sunxi_platform.c revision 1.45 1 1.45 tnn /* $NetBSD: sunxi_platform.c,v 1.45 2021/07/31 11:34:40 tnn Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_soc.h"
30 1.1 jmcneill #include "opt_multiprocessor.h"
31 1.28 skrll #include "opt_console.h"
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/cdefs.h>
34 1.45 tnn __KERNEL_RCSID(0, "$NetBSD: sunxi_platform.c,v 1.45 2021/07/31 11:34:40 tnn Exp $");
35 1.1 jmcneill
36 1.1 jmcneill #include <sys/param.h>
37 1.1 jmcneill #include <sys/bus.h>
38 1.1 jmcneill #include <sys/cpu.h>
39 1.1 jmcneill #include <sys/device.h>
40 1.1 jmcneill #include <sys/termios.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/fdt/fdtvar.h>
43 1.1 jmcneill #include <arm/fdt/arm_fdtvar.h>
44 1.1 jmcneill
45 1.1 jmcneill #include <uvm/uvm_extern.h>
46 1.1 jmcneill
47 1.1 jmcneill #include <machine/bootconfig.h>
48 1.1 jmcneill #include <arm/cpufunc.h>
49 1.1 jmcneill
50 1.1 jmcneill #include <arm/cortex/gtmr_var.h>
51 1.1 jmcneill #include <arm/cortex/gic_reg.h>
52 1.1 jmcneill
53 1.1 jmcneill #include <dev/ic/ns16550reg.h>
54 1.1 jmcneill #include <dev/ic/comreg.h>
55 1.1 jmcneill
56 1.1 jmcneill #include <arm/arm/psci.h>
57 1.26 ryo #include <arm/fdt/psci_fdtvar.h>
58 1.1 jmcneill
59 1.1 jmcneill #include <arm/sunxi/sunxi_platform.h>
60 1.1 jmcneill
61 1.32 jmcneill #if defined(SOC_SUNXI_MC)
62 1.32 jmcneill #include <arm/sunxi/sunxi_mc_smp.h>
63 1.32 jmcneill #endif
64 1.32 jmcneill
65 1.8 jmcneill #include <libfdt.h>
66 1.8 jmcneill
67 1.1 jmcneill #define SUNXI_REF_FREQ 24000000
68 1.1 jmcneill
69 1.7 jmcneill #define SUN4I_TIMER_BASE 0x01c20c00
70 1.7 jmcneill #define SUN4I_TIMER_SIZE 0x90
71 1.15 jmcneill #define SUN4I_TIMER_1_CTRL 0x20
72 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_CLK_SRC __BITS(3,2)
73 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M 1
74 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_RELOAD __BIT(1)
75 1.15 jmcneill #define SUN4I_TIMER_1_CTRL_EN __BIT(0)
76 1.15 jmcneill #define SUN4I_TIMER_1_INTV_VALUE 0x24
77 1.15 jmcneill #define SUN4I_TIMER_1_VAL 0x28
78 1.7 jmcneill
79 1.7 jmcneill #define SUN4I_WDT_BASE 0x01c20c90
80 1.7 jmcneill #define SUN4I_WDT_SIZE 0x10
81 1.7 jmcneill #define SUN4I_WDT_CTRL 0x00
82 1.7 jmcneill #define SUN4I_WDT_CTRL_KEY (0x333 << 1)
83 1.7 jmcneill #define SUN4I_WDT_CTRL_RESTART __BIT(0)
84 1.7 jmcneill #define SUN4I_WDT_MODE 0x04
85 1.7 jmcneill #define SUN4I_WDT_MODE_RST_EN __BIT(1)
86 1.7 jmcneill #define SUN4I_WDT_MODE_EN __BIT(0)
87 1.7 jmcneill
88 1.3 jmcneill #define SUN6I_WDT_BASE 0x01c20ca0
89 1.3 jmcneill #define SUN6I_WDT_SIZE 0x20
90 1.3 jmcneill #define SUN6I_WDT_CFG 0x14
91 1.7 jmcneill #define SUN6I_WDT_CFG_SYS __BIT(0)
92 1.3 jmcneill #define SUN6I_WDT_MODE 0x18
93 1.7 jmcneill #define SUN6I_WDT_MODE_EN __BIT(0)
94 1.1 jmcneill
95 1.10 jmcneill #define SUN9I_WDT_BASE 0x06000ca0
96 1.10 jmcneill #define SUN9I_WDT_SIZE 0x20
97 1.10 jmcneill #define SUN9I_WDT_CFG 0x14
98 1.10 jmcneill #define SUN9I_WDT_CFG_SYS __BIT(0)
99 1.10 jmcneill #define SUN9I_WDT_MODE 0x18
100 1.10 jmcneill #define SUN9I_WDT_MODE_EN __BIT(0)
101 1.10 jmcneill
102 1.20 jmcneill #define SUN50I_H6_WDT_BASE 0x01c20ca0
103 1.20 jmcneill #define SUN50I_H6_WDT_SIZE 0x20
104 1.20 jmcneill #define SUN50I_H6_WDT_CFG 0x14
105 1.20 jmcneill #define SUN50I_H6_WDT_CFG_SYS __BIT(0)
106 1.20 jmcneill #define SUN50I_H6_WDT_MODE 0x18
107 1.20 jmcneill #define SUN50I_H6_WDT_MODE_EN __BIT(0)
108 1.20 jmcneill
109 1.21 ryo extern struct arm32_bus_dma_tag arm_generic_dma_tag;
110 1.22 ryo extern struct bus_space arm_generic_bs_tag;
111 1.22 ryo
112 1.22 ryo #define sunxi_dma_tag arm_generic_dma_tag
113 1.22 ryo #define sunxi_bs_tag arm_generic_bs_tag
114 1.1 jmcneill
115 1.37 mrg static bus_space_handle_t reset_bsh;
116 1.37 mrg
117 1.1 jmcneill static const struct pmap_devmap *
118 1.1 jmcneill sunxi_platform_devmap(void)
119 1.1 jmcneill {
120 1.1 jmcneill static const struct pmap_devmap devmap[] = {
121 1.1 jmcneill DEVMAP_ENTRY(SUNXI_CORE_VBASE,
122 1.1 jmcneill SUNXI_CORE_PBASE,
123 1.1 jmcneill SUNXI_CORE_SIZE),
124 1.1 jmcneill DEVMAP_ENTRY_END
125 1.17 skrll };
126 1.1 jmcneill
127 1.1 jmcneill return devmap;
128 1.1 jmcneill }
129 1.1 jmcneill
130 1.34 jmcneill #define SUNXI_MC_CPU_VBASE (SUNXI_CORE_VBASE + SUNXI_CORE_SIZE)
131 1.34 jmcneill #define SUNXI_MC_CPU_PBASE 0x01700000
132 1.34 jmcneill #define SUNXI_MC_CPU_SIZE 0x00100000
133 1.32 jmcneill
134 1.32 jmcneill static const struct pmap_devmap *
135 1.32 jmcneill sun8i_a83t_platform_devmap(void)
136 1.32 jmcneill {
137 1.32 jmcneill static const struct pmap_devmap devmap[] = {
138 1.32 jmcneill DEVMAP_ENTRY(SUNXI_CORE_VBASE,
139 1.32 jmcneill SUNXI_CORE_PBASE,
140 1.32 jmcneill SUNXI_CORE_SIZE),
141 1.34 jmcneill DEVMAP_ENTRY(SUNXI_MC_CPU_VBASE,
142 1.34 jmcneill SUNXI_MC_CPU_PBASE,
143 1.34 jmcneill SUNXI_MC_CPU_SIZE),
144 1.32 jmcneill DEVMAP_ENTRY_END
145 1.32 jmcneill };
146 1.32 jmcneill
147 1.32 jmcneill return devmap;
148 1.32 jmcneill }
149 1.32 jmcneill
150 1.34 jmcneill #define SUN9I_A80_PRCM_VBASE (SUNXI_MC_CPU_VBASE + SUNXI_MC_CPU_PBASE)
151 1.34 jmcneill #define SUN9I_A80_PRCM_PBASE 0x08000000
152 1.34 jmcneill #define SUN9I_A80_PRCM_SIZE 0x00100000
153 1.34 jmcneill
154 1.34 jmcneill static const struct pmap_devmap *
155 1.34 jmcneill sun9i_a80_platform_devmap(void)
156 1.34 jmcneill {
157 1.34 jmcneill static const struct pmap_devmap devmap[] = {
158 1.34 jmcneill DEVMAP_ENTRY(SUNXI_CORE_VBASE,
159 1.34 jmcneill SUNXI_CORE_PBASE,
160 1.34 jmcneill SUNXI_CORE_SIZE),
161 1.34 jmcneill DEVMAP_ENTRY(SUNXI_MC_CPU_VBASE,
162 1.34 jmcneill SUNXI_MC_CPU_PBASE,
163 1.34 jmcneill SUNXI_MC_CPU_SIZE),
164 1.34 jmcneill DEVMAP_ENTRY(SUN9I_A80_PRCM_VBASE,
165 1.34 jmcneill SUN9I_A80_PRCM_PBASE,
166 1.34 jmcneill SUN9I_A80_PRCM_SIZE),
167 1.34 jmcneill DEVMAP_ENTRY_END
168 1.34 jmcneill };
169 1.34 jmcneill
170 1.34 jmcneill return devmap;
171 1.34 jmcneill }
172 1.34 jmcneill
173 1.34 jmcneill
174 1.1 jmcneill static void
175 1.1 jmcneill sunxi_platform_init_attach_args(struct fdt_attach_args *faa)
176 1.1 jmcneill {
177 1.22 ryo faa->faa_bst = &sunxi_bs_tag;
178 1.22 ryo faa->faa_dmat = &sunxi_dma_tag;
179 1.1 jmcneill }
180 1.1 jmcneill
181 1.22 ryo void sunxi_platform_early_putchar(char);
182 1.22 ryo
183 1.39 skrll void __noasan
184 1.1 jmcneill sunxi_platform_early_putchar(char c)
185 1.1 jmcneill {
186 1.1 jmcneill #ifdef CONSADDR
187 1.22 ryo #define CONSADDR_VA ((CONSADDR - SUNXI_CORE_PBASE) + SUNXI_CORE_VBASE)
188 1.22 ryo volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
189 1.22 ryo (volatile uint32_t *)CONSADDR_VA :
190 1.22 ryo (volatile uint32_t *)CONSADDR;
191 1.1 jmcneill
192 1.14 jakllsch while ((le32toh(uartaddr[com_lsr]) & LSR_TXRDY) == 0)
193 1.1 jmcneill ;
194 1.1 jmcneill
195 1.14 jakllsch uartaddr[com_data] = htole32(c);
196 1.1 jmcneill #endif
197 1.1 jmcneill }
198 1.1 jmcneill
199 1.1 jmcneill static void
200 1.1 jmcneill sunxi_platform_device_register(device_t self, void *aux)
201 1.1 jmcneill {
202 1.18 jmcneill prop_dictionary_t prop = device_properties(self);
203 1.35 jmcneill int val;
204 1.18 jmcneill
205 1.18 jmcneill if (device_is_a(self, "rgephy")) {
206 1.19 jmcneill /* Pine64+ and NanoPi NEO Plus2 gigabit ethernet workaround */
207 1.41 thorpej static const struct device_compatible_entry compat_data[] = {
208 1.41 thorpej { .compat = "pine64,pine64-plus" },
209 1.41 thorpej { .compat = "friendlyarm,nanopi-neo-plus2" },
210 1.41 thorpej DEVICE_COMPAT_EOL
211 1.19 jmcneill };
212 1.41 thorpej if (of_compatible_match(OF_finddevice("/"), compat_data)) {
213 1.18 jmcneill prop_dictionary_set_bool(prop, "no-rx-delay", true);
214 1.18 jmcneill }
215 1.18 jmcneill }
216 1.27 jmcneill
217 1.27 jmcneill if (device_is_a(self, "armgtmr")) {
218 1.27 jmcneill /* Allwinner A64 has an unstable architectural timer */
219 1.41 thorpej static const struct device_compatible_entry compat_data[] = {
220 1.41 thorpej { .compat = "allwinner,sun50i-a64" },
221 1.36 mrg /* Cubietruck Plus triggers this problem as well. */
222 1.41 thorpej { .compat = "allwinner,sun8i-a83t" },
223 1.41 thorpej DEVICE_COMPAT_EOL
224 1.27 jmcneill };
225 1.41 thorpej if (of_compatible_match(OF_finddevice("/"), compat_data)) {
226 1.27 jmcneill prop_dictionary_set_bool(prop, "sun50i-a64-unstable-timer", true);
227 1.27 jmcneill }
228 1.27 jmcneill }
229 1.35 jmcneill
230 1.38 jmcneill if (device_is_a(self, "sunxidrm") || device_is_a(self, "dwhdmi")) {
231 1.35 jmcneill if (get_bootconf_option(boot_args, "nomodeset", BOOTOPT_TYPE_BOOLEAN, &val))
232 1.35 jmcneill if (val)
233 1.35 jmcneill prop_dictionary_set_bool(prop, "disabled", true);
234 1.35 jmcneill }
235 1.38 jmcneill
236 1.38 jmcneill if (device_is_a(self, "sun50ia64ccu0")) {
237 1.38 jmcneill if (get_bootconf_option(boot_args, "nomodeset", BOOTOPT_TYPE_BOOLEAN, &val))
238 1.38 jmcneill if (val)
239 1.38 jmcneill prop_dictionary_set_bool(prop, "nomodeset", true);
240 1.38 jmcneill }
241 1.44 tnn
242 1.44 tnn if (device_is_a(self, "com")) {
243 1.44 tnn static const struct device_compatible_entry compat_data[] = {
244 1.45 tnn { .compat = "allwinner,sun4i-a10", .value = 64 },
245 1.45 tnn { .compat = "allwinner,sun5i-a13", .value = 64 },
246 1.45 tnn { .compat = "allwinner,sun6i-a31", .value = 64 },
247 1.45 tnn { .compat = "allwinner,sun7i-a20", .value = 64 },
248 1.45 tnn { .compat = "allwinner,sun8i-h2-plus", .value = 64 },
249 1.45 tnn { .compat = "allwinner,sun8i-h3", .value = 64 },
250 1.45 tnn { .compat = "allwinner,sun8i-a83t", .value = 64 },
251 1.45 tnn { .compat = "allwinner,sun9i-a80", .value = 64 },
252 1.45 tnn { .compat = "allwinner,sun50i-a64", .value = 64 },
253 1.45 tnn { .compat = "allwinner,sun50i-h5", .value = 64 },
254 1.45 tnn { .compat = "allwinner,sun50i-h6", .value = 256 },
255 1.44 tnn DEVICE_COMPAT_EOL
256 1.44 tnn };
257 1.45 tnn const struct device_compatible_entry *dce =
258 1.45 tnn of_compatible_lookup(OF_finddevice("/"), compat_data);
259 1.45 tnn if (dce != NULL)
260 1.45 tnn prop_dictionary_set_uint(prop, "fifolen", dce->value);
261 1.44 tnn }
262 1.1 jmcneill }
263 1.1 jmcneill
264 1.3 jmcneill static u_int
265 1.3 jmcneill sunxi_platform_uart_freq(void)
266 1.3 jmcneill {
267 1.3 jmcneill return SUNXI_REF_FREQ;
268 1.3 jmcneill }
269 1.3 jmcneill
270 1.1 jmcneill static void
271 1.8 jmcneill sunxi_platform_bootstrap(void)
272 1.8 jmcneill {
273 1.30 skrll arm_fdt_cpu_bootstrap();
274 1.30 skrll
275 1.23 bouyer void *fdt_data = __UNCONST(fdtbus_get_data());
276 1.23 bouyer const int chosen_off = fdt_path_offset(fdt_data, "/chosen");
277 1.23 bouyer if (chosen_off < 0)
278 1.23 bouyer return;
279 1.23 bouyer
280 1.8 jmcneill if (match_bootconf_option(boot_args, "console", "fb")) {
281 1.8 jmcneill const int framebuffer_off =
282 1.8 jmcneill fdt_path_offset(fdt_data, "/chosen/framebuffer");
283 1.23 bouyer if (framebuffer_off >= 0) {
284 1.22 ryo const char *status = fdt_getprop(fdt_data,
285 1.22 ryo framebuffer_off, "status", NULL);
286 1.22 ryo if (status == NULL || strncmp(status, "ok", 2) == 0) {
287 1.22 ryo fdt_setprop_string(fdt_data, chosen_off,
288 1.22 ryo "stdout-path", "/chosen/framebuffer");
289 1.22 ryo }
290 1.22 ryo }
291 1.23 bouyer } else if (match_bootconf_option(boot_args, "console", "serial")) {
292 1.23 bouyer fdt_setprop_string(fdt_data, chosen_off,
293 1.23 bouyer "stdout-path", "serial0:115200n8");
294 1.8 jmcneill }
295 1.7 jmcneill }
296 1.7 jmcneill
297 1.37 mrg static void
298 1.37 mrg sun4i_platform_bootstrap(void)
299 1.37 mrg {
300 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag;
301 1.37 mrg
302 1.37 mrg sunxi_platform_bootstrap();
303 1.37 mrg bus_space_map(bst, SUN4I_WDT_BASE, SUN4I_WDT_SIZE, 0, &reset_bsh);
304 1.37 mrg }
305 1.37 mrg
306 1.37 mrg static void
307 1.37 mrg sun6i_platform_bootstrap(void)
308 1.37 mrg {
309 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag;
310 1.37 mrg
311 1.37 mrg sunxi_platform_bootstrap();
312 1.37 mrg bus_space_map(bst, SUN6I_WDT_BASE, SUN6I_WDT_SIZE, 0, &reset_bsh);
313 1.37 mrg }
314 1.37 mrg
315 1.37 mrg static void
316 1.37 mrg sun9i_platform_bootstrap(void)
317 1.37 mrg {
318 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag;
319 1.37 mrg
320 1.37 mrg sunxi_platform_bootstrap();
321 1.37 mrg bus_space_map(bst, SUN9I_WDT_BASE, SUN9I_WDT_SIZE, 0, &reset_bsh);
322 1.37 mrg }
323 1.37 mrg
324 1.37 mrg static void
325 1.37 mrg sun50i_h6_platform_bootstrap(void)
326 1.37 mrg {
327 1.37 mrg bus_space_tag_t bst = &sunxi_bs_tag;
328 1.37 mrg
329 1.37 mrg sunxi_platform_bootstrap();
330 1.37 mrg bus_space_map(bst, SUN50I_H6_WDT_BASE, SUN50I_H6_WDT_SIZE, 0, &reset_bsh);
331 1.37 mrg }
332 1.37 mrg
333 1.33 jmcneill #if defined(SOC_SUNXI_MC)
334 1.33 jmcneill static int
335 1.34 jmcneill cpu_enable_sun8i_a83t(int phandle)
336 1.32 jmcneill {
337 1.33 jmcneill uint64_t mpidr;
338 1.32 jmcneill
339 1.33 jmcneill fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
340 1.32 jmcneill
341 1.34 jmcneill return sun8i_a83t_smp_enable(mpidr);
342 1.33 jmcneill }
343 1.34 jmcneill ARM_CPU_METHOD(sun8i_a83t, "allwinner,sun8i-a83t-smp", cpu_enable_sun8i_a83t);
344 1.34 jmcneill
345 1.34 jmcneill static int
346 1.34 jmcneill cpu_enable_sun9i_a80(int phandle)
347 1.34 jmcneill {
348 1.34 jmcneill uint64_t mpidr;
349 1.34 jmcneill
350 1.34 jmcneill fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
351 1.34 jmcneill
352 1.34 jmcneill return sun9i_a80_smp_enable(mpidr);
353 1.34 jmcneill }
354 1.34 jmcneill ARM_CPU_METHOD(sun9i_a80, "allwinner,sun9i-a80-smp", cpu_enable_sun9i_a80);
355 1.32 jmcneill #endif
356 1.32 jmcneill
357 1.7 jmcneill static void
358 1.7 jmcneill sun4i_platform_reset(void)
359 1.7 jmcneill {
360 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag;
361 1.7 jmcneill
362 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN4I_WDT_CTRL,
363 1.7 jmcneill SUN4I_WDT_CTRL_KEY | SUN4I_WDT_CTRL_RESTART);
364 1.7 jmcneill for (;;) {
365 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN4I_WDT_MODE,
366 1.7 jmcneill SUN4I_WDT_MODE_EN | SUN4I_WDT_MODE_RST_EN);
367 1.7 jmcneill }
368 1.7 jmcneill }
369 1.7 jmcneill
370 1.7 jmcneill static void
371 1.7 jmcneill sun4i_platform_delay(u_int n)
372 1.7 jmcneill {
373 1.22 ryo static bus_space_tag_t bst = &sunxi_bs_tag;
374 1.7 jmcneill static bus_space_handle_t bsh = 0;
375 1.12 jmcneill const long incs_per_us = SUNXI_REF_FREQ / 1000000;
376 1.12 jmcneill long ticks = n * incs_per_us;
377 1.7 jmcneill uint32_t cur, prev;
378 1.7 jmcneill
379 1.15 jmcneill if (bsh == 0) {
380 1.7 jmcneill bus_space_map(bst, SUN4I_TIMER_BASE, SUN4I_TIMER_SIZE, 0, &bsh);
381 1.7 jmcneill
382 1.15 jmcneill /* Enable Timer 1 */
383 1.15 jmcneill bus_space_write_4(bst, bsh, SUN4I_TIMER_1_INTV_VALUE, ~0U);
384 1.15 jmcneill bus_space_write_4(bst, bsh, SUN4I_TIMER_1_CTRL,
385 1.15 jmcneill SUN4I_TIMER_1_CTRL_EN |
386 1.15 jmcneill SUN4I_TIMER_1_CTRL_RELOAD |
387 1.15 jmcneill __SHIFTIN(SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M,
388 1.15 jmcneill SUN4I_TIMER_1_CTRL_CLK_SRC));
389 1.15 jmcneill }
390 1.15 jmcneill
391 1.15 jmcneill prev = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL);
392 1.7 jmcneill while (ticks > 0) {
393 1.15 jmcneill cur = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL);
394 1.7 jmcneill if (cur > prev)
395 1.7 jmcneill ticks -= (cur - prev);
396 1.7 jmcneill else
397 1.7 jmcneill ticks -= (~0U - cur + prev);
398 1.7 jmcneill prev = cur;
399 1.7 jmcneill }
400 1.7 jmcneill }
401 1.7 jmcneill
402 1.7 jmcneill static void
403 1.3 jmcneill sun6i_platform_reset(void)
404 1.1 jmcneill {
405 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag;
406 1.1 jmcneill
407 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN6I_WDT_CFG, SUN6I_WDT_CFG_SYS);
408 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN6I_WDT_MODE, SUN6I_WDT_MODE_EN);
409 1.1 jmcneill }
410 1.1 jmcneill
411 1.10 jmcneill static void
412 1.10 jmcneill sun9i_platform_reset(void)
413 1.10 jmcneill {
414 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag;
415 1.10 jmcneill
416 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN9I_WDT_CFG, SUN9I_WDT_CFG_SYS);
417 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN9I_WDT_MODE, SUN9I_WDT_MODE_EN);
418 1.10 jmcneill }
419 1.10 jmcneill
420 1.20 jmcneill static void
421 1.20 jmcneill sun50i_h6_platform_reset(void)
422 1.20 jmcneill {
423 1.22 ryo bus_space_tag_t bst = &sunxi_bs_tag;
424 1.20 jmcneill
425 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN50I_H6_WDT_CFG, SUN50I_H6_WDT_CFG_SYS);
426 1.37 mrg bus_space_write_4(bst, reset_bsh, SUN50I_H6_WDT_MODE, SUN50I_H6_WDT_MODE_EN);
427 1.20 jmcneill }
428 1.20 jmcneill
429 1.9 jmcneill static const struct arm_platform sun4i_platform = {
430 1.25 skrll .ap_devmap = sunxi_platform_devmap,
431 1.37 mrg .ap_bootstrap = sun4i_platform_bootstrap,
432 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
433 1.25 skrll .ap_device_register = sunxi_platform_device_register,
434 1.25 skrll .ap_reset = sun4i_platform_reset,
435 1.25 skrll .ap_delay = sun4i_platform_delay,
436 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
437 1.9 jmcneill };
438 1.9 jmcneill
439 1.9 jmcneill ARM_PLATFORM(sun4i_a10, "allwinner,sun4i-a10", &sun4i_platform);
440 1.9 jmcneill
441 1.7 jmcneill static const struct arm_platform sun5i_platform = {
442 1.25 skrll .ap_devmap = sunxi_platform_devmap,
443 1.37 mrg .ap_bootstrap = sun4i_platform_bootstrap,
444 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
445 1.25 skrll .ap_device_register = sunxi_platform_device_register,
446 1.25 skrll .ap_reset = sun4i_platform_reset,
447 1.25 skrll .ap_delay = sun4i_platform_delay,
448 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
449 1.7 jmcneill };
450 1.7 jmcneill
451 1.7 jmcneill ARM_PLATFORM(sun5i_a13, "allwinner,sun5i-a13", &sun5i_platform);
452 1.16 jmcneill ARM_PLATFORM(sun5i_gr8, "nextthing,gr8", &sun5i_platform);
453 1.6 jmcneill
454 1.6 jmcneill static const struct arm_platform sun6i_platform = {
455 1.25 skrll .ap_devmap = sunxi_platform_devmap,
456 1.37 mrg .ap_bootstrap = sun6i_platform_bootstrap,
457 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
458 1.25 skrll .ap_device_register = sunxi_platform_device_register,
459 1.25 skrll .ap_reset = sun6i_platform_reset,
460 1.25 skrll .ap_delay = gtmr_delay,
461 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
462 1.29 skrll .ap_mpstart = arm_fdt_cpu_mpstart,
463 1.6 jmcneill };
464 1.6 jmcneill
465 1.6 jmcneill ARM_PLATFORM(sun6i_a31, "allwinner,sun6i-a31", &sun6i_platform);
466 1.6 jmcneill
467 1.9 jmcneill static const struct arm_platform sun7i_platform = {
468 1.25 skrll .ap_devmap = sunxi_platform_devmap,
469 1.37 mrg .ap_bootstrap = sun4i_platform_bootstrap,
470 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
471 1.25 skrll .ap_device_register = sunxi_platform_device_register,
472 1.25 skrll .ap_reset = sun4i_platform_reset,
473 1.25 skrll .ap_delay = sun4i_platform_delay,
474 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
475 1.29 skrll .ap_mpstart = arm_fdt_cpu_mpstart,
476 1.9 jmcneill };
477 1.9 jmcneill
478 1.9 jmcneill ARM_PLATFORM(sun7i_a20, "allwinner,sun7i-a20", &sun7i_platform);
479 1.9 jmcneill
480 1.3 jmcneill static const struct arm_platform sun8i_platform = {
481 1.25 skrll .ap_devmap = sunxi_platform_devmap,
482 1.37 mrg .ap_bootstrap = sun6i_platform_bootstrap,
483 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
484 1.25 skrll .ap_device_register = sunxi_platform_device_register,
485 1.25 skrll .ap_reset = sun6i_platform_reset,
486 1.25 skrll .ap_delay = gtmr_delay,
487 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
488 1.29 skrll .ap_mpstart = arm_fdt_cpu_mpstart,
489 1.3 jmcneill };
490 1.3 jmcneill
491 1.5 jmcneill ARM_PLATFORM(sun8i_h2plus, "allwinner,sun8i-h2-plus", &sun8i_platform);
492 1.3 jmcneill ARM_PLATFORM(sun8i_h3, "allwinner,sun8i-h3", &sun8i_platform);
493 1.32 jmcneill
494 1.32 jmcneill static const struct arm_platform sun8i_a83t_platform = {
495 1.32 jmcneill .ap_devmap = sun8i_a83t_platform_devmap,
496 1.37 mrg .ap_bootstrap = sun6i_platform_bootstrap,
497 1.32 jmcneill .ap_init_attach_args = sunxi_platform_init_attach_args,
498 1.32 jmcneill .ap_device_register = sunxi_platform_device_register,
499 1.32 jmcneill .ap_reset = sun6i_platform_reset,
500 1.32 jmcneill .ap_delay = gtmr_delay,
501 1.32 jmcneill .ap_uart_freq = sunxi_platform_uart_freq,
502 1.33 jmcneill .ap_mpstart = arm_fdt_cpu_mpstart,
503 1.32 jmcneill };
504 1.32 jmcneill
505 1.32 jmcneill ARM_PLATFORM(sun8i_a83t, "allwinner,sun8i-a83t", &sun8i_a83t_platform);
506 1.1 jmcneill
507 1.10 jmcneill static const struct arm_platform sun9i_platform = {
508 1.34 jmcneill .ap_devmap = sun9i_a80_platform_devmap,
509 1.37 mrg .ap_bootstrap = sun9i_platform_bootstrap,
510 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
511 1.25 skrll .ap_device_register = sunxi_platform_device_register,
512 1.25 skrll .ap_reset = sun9i_platform_reset,
513 1.25 skrll .ap_delay = gtmr_delay,
514 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
515 1.29 skrll .ap_mpstart = arm_fdt_cpu_mpstart,
516 1.10 jmcneill };
517 1.10 jmcneill
518 1.10 jmcneill ARM_PLATFORM(sun9i_a80, "allwinner,sun9i-a80", &sun9i_platform);
519 1.10 jmcneill
520 1.6 jmcneill static const struct arm_platform sun50i_platform = {
521 1.25 skrll .ap_devmap = sunxi_platform_devmap,
522 1.37 mrg .ap_bootstrap = sun6i_platform_bootstrap,
523 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
524 1.25 skrll .ap_device_register = sunxi_platform_device_register,
525 1.25 skrll .ap_reset = sun6i_platform_reset,
526 1.25 skrll .ap_delay = gtmr_delay,
527 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
528 1.29 skrll .ap_mpstart = arm_fdt_cpu_mpstart,
529 1.1 jmcneill };
530 1.1 jmcneill
531 1.6 jmcneill ARM_PLATFORM(sun50i_a64, "allwinner,sun50i-a64", &sun50i_platform);
532 1.11 jmcneill ARM_PLATFORM(sun50i_h5, "allwinner,sun50i-h5", &sun50i_platform);
533 1.20 jmcneill
534 1.20 jmcneill static const struct arm_platform sun50i_h6_platform = {
535 1.25 skrll .ap_devmap = sunxi_platform_devmap,
536 1.37 mrg .ap_bootstrap = sun50i_h6_platform_bootstrap,
537 1.25 skrll .ap_init_attach_args = sunxi_platform_init_attach_args,
538 1.25 skrll .ap_device_register = sunxi_platform_device_register,
539 1.25 skrll .ap_reset = sun50i_h6_platform_reset,
540 1.25 skrll .ap_delay = gtmr_delay,
541 1.25 skrll .ap_uart_freq = sunxi_platform_uart_freq,
542 1.29 skrll .ap_mpstart = arm_fdt_cpu_mpstart,
543 1.20 jmcneill };
544 1.20 jmcneill
545 1.20 jmcneill ARM_PLATFORM(sun50i_h6, "allwinner,sun50i-h6", &sun50i_h6_platform);
546