sunxi_tcon.c revision 1.1 1 1.1 bouyer /* $NetBSD: sunxi_tcon.c,v 1.1 2018/04/03 12:52:16 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*-
4 1.1 bouyer * Copyright (c) 2018 Manuel Bouyer <bouyer (at) antioche.eu.org>
5 1.1 bouyer * All rights reserved.
6 1.1 bouyer *
7 1.1 bouyer * Copyright (c) 2014 Jared D. McNeill <jmcneill (at) invisible.ca>
8 1.1 bouyer * All rights reserved.
9 1.1 bouyer *
10 1.1 bouyer * Redistribution and use in source and binary forms, with or without
11 1.1 bouyer * modification, are permitted provided that the following conditions
12 1.1 bouyer * are met:
13 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
14 1.1 bouyer * notice, this list of conditions and the following disclaimer.
15 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
17 1.1 bouyer * documentation and/or other materials provided with the distribution.
18 1.1 bouyer *
19 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
24 1.1 bouyer * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 1.1 bouyer * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
26 1.1 bouyer * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
27 1.1 bouyer * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 bouyer * SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer #include <sys/cdefs.h>
33 1.1 bouyer __KERNEL_RCSID(0, "$NetBSD: sunxi_tcon.c,v 1.1 2018/04/03 12:52:16 bouyer Exp $");
34 1.1 bouyer
35 1.1 bouyer #include <sys/param.h>
36 1.1 bouyer #include <sys/bus.h>
37 1.1 bouyer #include <sys/device.h>
38 1.1 bouyer #include <sys/intr.h>
39 1.1 bouyer #include <sys/systm.h>
40 1.1 bouyer #include <sys/kernel.h>
41 1.1 bouyer #include <sys/mutex.h>
42 1.1 bouyer #include <sys/condvar.h>
43 1.1 bouyer
44 1.1 bouyer #include <dev/fdt/fdtvar.h>
45 1.1 bouyer #include <dev/fdt/fdt_port.h>
46 1.1 bouyer #include <dev/fdt/panel_fdt.h>
47 1.1 bouyer
48 1.1 bouyer #include <dev/videomode/videomode.h>
49 1.1 bouyer
50 1.1 bouyer #include <arm/sunxi/sunxi_tconreg.h>
51 1.1 bouyer #include <arm/sunxi/sunxi_display.h>
52 1.1 bouyer
53 1.1 bouyer #define DIVIDE(x,y) (((x) + ((y) / 2)) / (y))
54 1.1 bouyer
55 1.1 bouyer enum sunxi_tcon_type {
56 1.1 bouyer TCON_A10 = 1,
57 1.1 bouyer TCON_A20,
58 1.1 bouyer };
59 1.1 bouyer
60 1.1 bouyer struct sunxi_tcon_softc {
61 1.1 bouyer device_t sc_dev;
62 1.1 bouyer enum sunxi_tcon_type sc_type;
63 1.1 bouyer int sc_phandle;
64 1.1 bouyer bus_space_tag_t sc_bst;
65 1.1 bouyer bus_space_handle_t sc_bsh;
66 1.1 bouyer struct clk *sc_clk_ahb;
67 1.1 bouyer struct clk *sc_clk_ch0;
68 1.1 bouyer struct clk *sc_clk_ch1;
69 1.1 bouyer unsigned int sc_output_type;
70 1.1 bouyer #define OUTPUT_HDMI 0
71 1.1 bouyer #define OUTPUT_LVDS 1
72 1.1 bouyer #define OUTPUT_VGA 2
73 1.1 bouyer struct fdt_device_ports sc_ports;
74 1.1 bouyer int sc_unit; /* tcon0 or tcon1 */
75 1.1 bouyer struct fdt_endpoint *sc_in_ep;
76 1.1 bouyer struct fdt_endpoint *sc_in_rep;
77 1.1 bouyer struct fdt_endpoint *sc_out_ep;
78 1.1 bouyer };
79 1.1 bouyer
80 1.1 bouyer static bus_space_handle_t tcon_mux_bsh;
81 1.1 bouyer static bool tcon_mux_inited = false;
82 1.1 bouyer
83 1.1 bouyer static void sunxi_tcon_ep_connect(device_t, struct fdt_endpoint *, bool);
84 1.1 bouyer static int sunxi_tcon_ep_activate(device_t, struct fdt_endpoint *, bool);
85 1.1 bouyer static int sunxi_tcon_ep_enable(device_t, struct fdt_endpoint *, bool);
86 1.1 bouyer static int sunxi_tcon0_set_video(struct sunxi_tcon_softc *);
87 1.1 bouyer static int sunxi_tcon0_enable(struct sunxi_tcon_softc *, bool);
88 1.1 bouyer static int sunxi_tcon1_enable(struct sunxi_tcon_softc *, bool);
89 1.1 bouyer void sunxi_tcon_dump_regs(int);
90 1.1 bouyer
91 1.1 bouyer #define TCON_READ(sc, reg) \
92 1.1 bouyer bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
93 1.1 bouyer #define TCON_WRITE(sc, reg, val) \
94 1.1 bouyer bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
95 1.1 bouyer
96 1.1 bouyer static const struct of_compat_data compat_data[] = {
97 1.1 bouyer {"allwinner,sun4i-a10-tcon", TCON_A10},
98 1.1 bouyer {"allwinner,sun7i-a20-tcon", TCON_A20},
99 1.1 bouyer {NULL}
100 1.1 bouyer };
101 1.1 bouyer
102 1.1 bouyer static int sunxi_tcon_match(device_t, cfdata_t, void *);
103 1.1 bouyer static void sunxi_tcon_attach(device_t, device_t, void *);
104 1.1 bouyer
105 1.1 bouyer CFATTACH_DECL_NEW(sunxi_tcon, sizeof(struct sunxi_tcon_softc),
106 1.1 bouyer sunxi_tcon_match, sunxi_tcon_attach, NULL, NULL);
107 1.1 bouyer
108 1.1 bouyer static int
109 1.1 bouyer sunxi_tcon_match(device_t parent, cfdata_t cf, void *aux)
110 1.1 bouyer {
111 1.1 bouyer struct fdt_attach_args * const faa = aux;
112 1.1 bouyer
113 1.1 bouyer return of_match_compat_data(faa->faa_phandle, compat_data);
114 1.1 bouyer }
115 1.1 bouyer
116 1.1 bouyer static void
117 1.1 bouyer sunxi_tcon_attach(device_t parent, device_t self, void *aux)
118 1.1 bouyer {
119 1.1 bouyer struct sunxi_tcon_softc *sc = device_private(self);
120 1.1 bouyer struct fdt_attach_args * const faa = aux;
121 1.1 bouyer const int phandle = faa->faa_phandle;
122 1.1 bouyer bus_addr_t addr;
123 1.1 bouyer bus_size_t size;
124 1.1 bouyer struct fdtbus_reset *rst, *lvds_rst;
125 1.1 bouyer
126 1.1 bouyer
127 1.1 bouyer sc->sc_dev = self;
128 1.1 bouyer sc->sc_phandle = phandle;
129 1.1 bouyer sc->sc_bst = faa->faa_bst;
130 1.1 bouyer
131 1.1 bouyer if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
132 1.1 bouyer aprint_error(": couldn't get registers\n");
133 1.1 bouyer }
134 1.1 bouyer if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
135 1.1 bouyer aprint_error(": couldn't map registers\n");
136 1.1 bouyer return;
137 1.1 bouyer }
138 1.1 bouyer
139 1.1 bouyer sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
140 1.1 bouyer sc->sc_clk_ch0 = fdtbus_clock_get(phandle, "tcon-ch0");
141 1.1 bouyer sc->sc_clk_ch1 = fdtbus_clock_get(phandle, "tcon-ch1");
142 1.1 bouyer
143 1.1 bouyer if (sc->sc_clk_ahb == NULL || sc->sc_clk_ch0 == NULL
144 1.1 bouyer || sc->sc_clk_ch0 == NULL) {
145 1.1 bouyer aprint_error(": couldn't get clocks\n");
146 1.1 bouyer aprint_debug_dev(self, "clk ahb %s tcon-ch0 %s tcon-ch1 %s\n",
147 1.1 bouyer sc->sc_clk_ahb == NULL ? "missing" : "present",
148 1.1 bouyer sc->sc_clk_ch0 == NULL ? "missing" : "present",
149 1.1 bouyer sc->sc_clk_ch1 == NULL ? "missing" : "present");
150 1.1 bouyer return;
151 1.1 bouyer }
152 1.1 bouyer
153 1.1 bouyer rst = fdtbus_reset_get(phandle, "lcd");
154 1.1 bouyer if (rst == NULL) {
155 1.1 bouyer aprint_error(": couldn't get lcd reset\n");
156 1.1 bouyer return;
157 1.1 bouyer }
158 1.1 bouyer
159 1.1 bouyer lvds_rst = fdtbus_reset_get(phandle, "lvds");
160 1.1 bouyer
161 1.1 bouyer if (clk_disable(sc->sc_clk_ahb) != 0) {
162 1.1 bouyer aprint_error(": couldn't disable ahb clock\n");
163 1.1 bouyer return;
164 1.1 bouyer }
165 1.1 bouyer if (clk_disable(sc->sc_clk_ch0) != 0) {
166 1.1 bouyer aprint_error(": couldn't disable ch0 clock\n");
167 1.1 bouyer return;
168 1.1 bouyer }
169 1.1 bouyer
170 1.1 bouyer if (clk_disable(sc->sc_clk_ch1) != 0) {
171 1.1 bouyer aprint_error(": couldn't disable ch1 clock\n");
172 1.1 bouyer return;
173 1.1 bouyer }
174 1.1 bouyer
175 1.1 bouyer if (fdtbus_reset_assert(rst) != 0) {
176 1.1 bouyer aprint_error(": couldn't assert lcd reset\n");
177 1.1 bouyer return;
178 1.1 bouyer }
179 1.1 bouyer if (lvds_rst != NULL) {
180 1.1 bouyer if (fdtbus_reset_assert(lvds_rst) != 0) {
181 1.1 bouyer aprint_error(": couldn't assert lvds reset\n");
182 1.1 bouyer return;
183 1.1 bouyer }
184 1.1 bouyer }
185 1.1 bouyer delay(1);
186 1.1 bouyer if (fdtbus_reset_deassert(rst) != 0) {
187 1.1 bouyer aprint_error(": couldn't de-assert lcd reset\n");
188 1.1 bouyer return;
189 1.1 bouyer }
190 1.1 bouyer if (lvds_rst != NULL) {
191 1.1 bouyer if (fdtbus_reset_deassert(lvds_rst) != 0) {
192 1.1 bouyer aprint_error(": couldn't de-assert lvds reset\n");
193 1.1 bouyer return;
194 1.1 bouyer }
195 1.1 bouyer }
196 1.1 bouyer
197 1.1 bouyer if (clk_enable(sc->sc_clk_ahb) != 0) {
198 1.1 bouyer aprint_error(": couldn't enable ahb clock\n");
199 1.1 bouyer return;
200 1.1 bouyer }
201 1.1 bouyer
202 1.1 bouyer sc->sc_type = of_search_compatible(faa->faa_phandle, compat_data)->data;
203 1.1 bouyer
204 1.1 bouyer aprint_naive("\n");
205 1.1 bouyer aprint_normal(": LCD/TV timing controller (%s)\n",
206 1.1 bouyer fdtbus_get_string(phandle, "name"));
207 1.1 bouyer
208 1.1 bouyer sc->sc_unit = -1;
209 1.1 bouyer sc->sc_ports.dp_ep_connect = sunxi_tcon_ep_connect;
210 1.1 bouyer sc->sc_ports.dp_ep_activate = sunxi_tcon_ep_activate;
211 1.1 bouyer sc->sc_ports.dp_ep_enable = sunxi_tcon_ep_enable;
212 1.1 bouyer fdt_ports_register(&sc->sc_ports, self, phandle, EP_OTHER);
213 1.1 bouyer
214 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, 0);
215 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GINT0_REG, 0);
216 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GINT1_REG,
217 1.1 bouyer __SHIFTIN(0x20, SUNXI_TCON_GINT1_TCON0_LINENO));
218 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_DCLK_REG, 0xf0000000);
219 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, 0);
220 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0xffffffff);
221 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, 0);
222 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0xffffffff);
223 1.1 bouyer }
224 1.1 bouyer
225 1.1 bouyer static void
226 1.1 bouyer sunxi_tcon_ep_connect(device_t self, struct fdt_endpoint *ep, bool connect)
227 1.1 bouyer {
228 1.1 bouyer struct sunxi_tcon_softc *sc = device_private(self);
229 1.1 bouyer struct fdt_endpoint *rep = fdt_endpoint_remote(ep);
230 1.1 bouyer int rep_idx = fdt_endpoint_index(rep);
231 1.1 bouyer
232 1.1 bouyer KASSERT(device_is_a(self, "sunxitcon"));
233 1.1 bouyer if (!connect) {
234 1.1 bouyer aprint_error_dev(self, "endpoint disconnect not supported\n");
235 1.1 bouyer return;
236 1.1 bouyer }
237 1.1 bouyer
238 1.1 bouyer if (fdt_endpoint_port_index(ep) == 0) {
239 1.1 bouyer bool do_print = (sc->sc_unit == -1);
240 1.1 bouyer /*
241 1.1 bouyer * one of our input endpoints has been connected.
242 1.1 bouyer * the remote id is our unit number
243 1.1 bouyer */
244 1.1 bouyer if (sc->sc_unit != -1 && rep_idx != -1 &&
245 1.1 bouyer sc->sc_unit != rep_idx) {
246 1.1 bouyer aprint_error_dev(self, ": remote id %d doens't match"
247 1.1 bouyer " discovered unit number %d\n",
248 1.1 bouyer rep_idx, sc->sc_unit);
249 1.1 bouyer return;
250 1.1 bouyer }
251 1.1 bouyer if (!device_is_a(fdt_endpoint_device(rep), "sunxidebe")) {
252 1.1 bouyer aprint_error_dev(self,
253 1.1 bouyer ": input %d connected to unknown device\n",
254 1.1 bouyer fdt_endpoint_index(ep));
255 1.1 bouyer return;
256 1.1 bouyer }
257 1.1 bouyer
258 1.1 bouyer if (rep_idx != -1)
259 1.1 bouyer sc->sc_unit = rep_idx;
260 1.1 bouyer else {
261 1.1 bouyer /* assume only one tcon */
262 1.1 bouyer sc->sc_unit = 0;
263 1.1 bouyer }
264 1.1 bouyer if (do_print)
265 1.1 bouyer aprint_verbose_dev(self, "tcon unit %d\n", sc->sc_unit);
266 1.1 bouyer if (!tcon_mux_inited && sc->sc_unit == 0) {
267 1.1 bouyer /* the mux register is only in LCD0 */
268 1.1 bouyer bus_space_subregion(sc->sc_bst, sc->sc_bsh,
269 1.1 bouyer SUNXI_TCON_MUX_CTL_REG, 4, &tcon_mux_bsh);
270 1.1 bouyer tcon_mux_inited = true;
271 1.1 bouyer }
272 1.1 bouyer } else if (fdt_endpoint_port_index(ep) == 1) {
273 1.1 bouyer device_t rep_dev = fdt_endpoint_device(rep);
274 1.1 bouyer switch(fdt_endpoint_index(ep)) {
275 1.1 bouyer case 0:
276 1.1 bouyer break;
277 1.1 bouyer case 1:
278 1.1 bouyer if (!device_is_a(rep_dev, "sunxihdmi")) {
279 1.1 bouyer aprint_error_dev(self,
280 1.1 bouyer ": output 1 connected to unknown device\n");
281 1.1 bouyer return;
282 1.1 bouyer }
283 1.1 bouyer break;
284 1.1 bouyer default:
285 1.1 bouyer break;
286 1.1 bouyer }
287 1.1 bouyer }
288 1.1 bouyer }
289 1.1 bouyer
290 1.1 bouyer static int
291 1.1 bouyer sunxi_tcon_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
292 1.1 bouyer {
293 1.1 bouyer struct sunxi_tcon_softc *sc = device_private(dev);
294 1.1 bouyer struct fdt_endpoint *in_ep, *out_ep;
295 1.1 bouyer int outi;
296 1.1 bouyer int error = ENODEV;
297 1.1 bouyer
298 1.1 bouyer KASSERT(device_is_a(dev, "sunxitcon"));
299 1.1 bouyer /* our input is activated by debe, we activate our output */
300 1.1 bouyer if (fdt_endpoint_port_index(ep) != SUNXI_PORT_INPUT) {
301 1.1 bouyer panic("sunxi_tcon_ep_activate: port %d",
302 1.1 bouyer fdt_endpoint_port_index(ep));
303 1.1 bouyer }
304 1.1 bouyer
305 1.1 bouyer if (!activate)
306 1.1 bouyer return EOPNOTSUPP;
307 1.1 bouyer
308 1.1 bouyer sc->sc_in_ep = ep;
309 1.1 bouyer sc->sc_in_rep = fdt_endpoint_remote(ep);
310 1.1 bouyer /* check that our other input is not active */
311 1.1 bouyer switch (fdt_endpoint_index(ep)) {
312 1.1 bouyer case 0:
313 1.1 bouyer in_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
314 1.1 bouyer SUNXI_PORT_INPUT, 1);
315 1.1 bouyer break;
316 1.1 bouyer case 1:
317 1.1 bouyer in_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
318 1.1 bouyer SUNXI_PORT_INPUT, 0);
319 1.1 bouyer break;
320 1.1 bouyer default:
321 1.1 bouyer in_ep = NULL;
322 1.1 bouyer panic("sunxi_tcon_ep_activate: input index %d",
323 1.1 bouyer fdt_endpoint_index(ep));
324 1.1 bouyer }
325 1.1 bouyer if (in_ep != NULL) {
326 1.1 bouyer if (fdt_endpoint_is_active(in_ep))
327 1.1 bouyer return EBUSY;
328 1.1 bouyer }
329 1.1 bouyer /* try output 0 (RGB/LVDS) first, then ouput 1 (HDMI) if it fails */
330 1.1 bouyer for (outi = 0; outi < 2; outi++) {
331 1.1 bouyer out_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
332 1.1 bouyer SUNXI_PORT_OUTPUT, outi);
333 1.1 bouyer if (out_ep == NULL)
334 1.1 bouyer continue;
335 1.1 bouyer error = fdt_endpoint_activate(out_ep, activate);
336 1.1 bouyer if (error == 0) {
337 1.1 bouyer struct fdt_endpoint *rep = fdt_endpoint_remote(out_ep);
338 1.1 bouyer aprint_verbose_dev(dev, "output to %s\n",
339 1.1 bouyer device_xname(fdt_endpoint_device(rep)));
340 1.1 bouyer sc->sc_out_ep = out_ep;
341 1.1 bouyer if (outi == 0)
342 1.1 bouyer return sunxi_tcon0_set_video(sc);
343 1.1 bouyer return 0;
344 1.1 bouyer }
345 1.1 bouyer }
346 1.1 bouyer if (out_ep == NULL) {
347 1.1 bouyer aprint_error_dev(dev, "no output endpoint\n");
348 1.1 bouyer return ENODEV;
349 1.1 bouyer }
350 1.1 bouyer return error;
351 1.1 bouyer }
352 1.1 bouyer
353 1.1 bouyer static int
354 1.1 bouyer sunxi_tcon_ep_enable(device_t dev, struct fdt_endpoint *ep, bool enable)
355 1.1 bouyer {
356 1.1 bouyer struct sunxi_tcon_softc *sc = device_private(dev);
357 1.1 bouyer int error;
358 1.1 bouyer KASSERT(device_is_a(dev, "sunxitcon"));
359 1.1 bouyer switch (fdt_endpoint_port_index(ep)) {
360 1.1 bouyer case SUNXI_PORT_INPUT:
361 1.1 bouyer KASSERT(ep == sc->sc_in_ep);
362 1.1 bouyer if (fdt_endpoint_index(sc->sc_out_ep) == 0) {
363 1.1 bouyer /* tcon0 active */
364 1.1 bouyer return sunxi_tcon0_enable(sc, enable);
365 1.1 bouyer }
366 1.1 bouyer /* propagate to our output, it will get back to us */
367 1.1 bouyer return fdt_endpoint_enable(sc->sc_out_ep, enable);
368 1.1 bouyer case SUNXI_PORT_OUTPUT:
369 1.1 bouyer KASSERT(ep == sc->sc_out_ep);
370 1.1 bouyer switch (fdt_endpoint_index(ep)) {
371 1.1 bouyer case 0:
372 1.1 bouyer panic("sunxi_tcon0_ep_enable");
373 1.1 bouyer case 1:
374 1.1 bouyer error = sunxi_tcon1_enable(sc, enable);
375 1.1 bouyer break;
376 1.1 bouyer default:
377 1.1 bouyer panic("sunxi_tcon_ep_enable ep %d",
378 1.1 bouyer fdt_endpoint_index(ep));
379 1.1 bouyer
380 1.1 bouyer }
381 1.1 bouyer break;
382 1.1 bouyer default:
383 1.1 bouyer panic("sunxi_tcon_ep_enable port %d", fdt_endpoint_port_index(ep));
384 1.1 bouyer }
385 1.1 bouyer #if defined(SUNXI_TCON_DEBUG)
386 1.1 bouyer sunxi_tcon_dump_regs(device_unit(dev));
387 1.1 bouyer #endif
388 1.1 bouyer return error;
389 1.1 bouyer }
390 1.1 bouyer
391 1.1 bouyer static int
392 1.1 bouyer sunxi_tcon0_set_video(struct sunxi_tcon_softc *sc)
393 1.1 bouyer {
394 1.1 bouyer const struct fdt_panel * panel;
395 1.1 bouyer int32_t lcd_x, lcd_y;
396 1.1 bouyer int32_t lcd_hbp, lcd_ht, lcd_vbp, lcd_vt;
397 1.1 bouyer int32_t lcd_hspw, lcd_vspw, lcd_io_cfg0;
398 1.1 bouyer uint32_t vblk, start_delay;
399 1.1 bouyer uint32_t val;
400 1.1 bouyer uint32_t best_div;
401 1.1 bouyer int best_diff, best_clk_freq, clk_freq, lcd_dclk_freq;
402 1.1 bouyer bool dualchan = false;
403 1.1 bouyer static struct videomode mode;
404 1.1 bouyer int error;
405 1.1 bouyer
406 1.1 bouyer panel = fdt_endpoint_get_data(fdt_endpoint_remote(sc->sc_out_ep));
407 1.1 bouyer KASSERT(panel != NULL);
408 1.1 bouyer KASSERT(panel->panel_type == PANEL_DUAL_LVDS ||
409 1.1 bouyer panel->panel_type == PANEL_LVDS);
410 1.1 bouyer
411 1.1 bouyer lcd_x = panel->panel_timing.hactive;
412 1.1 bouyer lcd_y = panel->panel_timing.vactive;
413 1.1 bouyer
414 1.1 bouyer lcd_dclk_freq = panel->panel_timing.clock_freq;
415 1.1 bouyer
416 1.1 bouyer lcd_hbp = panel->panel_timing.hback_porch;
417 1.1 bouyer lcd_hspw = panel->panel_timing.hsync_len;
418 1.1 bouyer lcd_ht = panel->panel_timing.hfront_porch + lcd_hspw + lcd_x + lcd_hbp;
419 1.1 bouyer
420 1.1 bouyer lcd_vbp = panel->panel_timing.vback_porch;
421 1.1 bouyer lcd_vspw = panel->panel_timing.vsync_len;
422 1.1 bouyer lcd_vt = panel->panel_timing.vfront_porch + lcd_vspw + lcd_y + lcd_vbp;
423 1.1 bouyer
424 1.1 bouyer lcd_io_cfg0 = 0x10000000; /* XXX */
425 1.1 bouyer
426 1.1 bouyer if (panel->panel_type == PANEL_DUAL_LVDS)
427 1.1 bouyer dualchan = true;
428 1.1 bouyer
429 1.1 bouyer vblk = lcd_vt - lcd_y;
430 1.1 bouyer start_delay = (vblk >= 32) ? 30 : (vblk - 2);
431 1.1 bouyer
432 1.1 bouyer if (lcd_dclk_freq > 150000000) /* hardware limit ? */
433 1.1 bouyer lcd_dclk_freq = 150000000;
434 1.1 bouyer
435 1.1 bouyer best_diff = INT_MAX;
436 1.1 bouyer best_div = 0;
437 1.1 bouyer best_clk_freq = 0;
438 1.1 bouyer for (u_int div = 7; div <= 15; div++) {
439 1.1 bouyer int dot_freq, diff;
440 1.1 bouyer clk_freq = clk_round_rate(sc->sc_clk_ch0, lcd_dclk_freq * div);
441 1.1 bouyer if (clk_freq == 0)
442 1.1 bouyer continue;
443 1.1 bouyer dot_freq = clk_freq / div;
444 1.1 bouyer diff = abs(lcd_dclk_freq - dot_freq);
445 1.1 bouyer if (best_diff > diff) {
446 1.1 bouyer best_diff = diff;
447 1.1 bouyer best_div = div;
448 1.1 bouyer best_clk_freq = clk_freq;
449 1.1 bouyer if (diff == 0)
450 1.1 bouyer break;
451 1.1 bouyer }
452 1.1 bouyer }
453 1.1 bouyer if (best_clk_freq == 0) {
454 1.1 bouyer device_printf(sc->sc_dev,
455 1.1 bouyer ": failed to find params for dot clock %d\n",
456 1.1 bouyer lcd_dclk_freq);
457 1.1 bouyer return EINVAL;
458 1.1 bouyer }
459 1.1 bouyer
460 1.1 bouyer error = clk_set_rate(sc->sc_clk_ch0, best_clk_freq);
461 1.1 bouyer if (error) {
462 1.1 bouyer device_printf(sc->sc_dev,
463 1.1 bouyer ": failed to set ch0 clock to %d for %d: %d\n",
464 1.1 bouyer best_clk_freq, lcd_dclk_freq, error);
465 1.1 bouyer panic("tcon0 set clk");
466 1.1 bouyer }
467 1.1 bouyer error = clk_enable(sc->sc_clk_ch0);
468 1.1 bouyer if (error) {
469 1.1 bouyer device_printf(sc->sc_dev,
470 1.1 bouyer ": failed to enable ch0 clock: %d\n", error);
471 1.1 bouyer return EIO;
472 1.1 bouyer }
473 1.1 bouyer
474 1.1 bouyer val = __SHIFTIN(start_delay, SUNXI_TCONx_CTL_START_DELAY);
475 1.1 bouyer /*
476 1.1 bouyer * the DE selector selects the primary DEBE for this tcon:
477 1.1 bouyer * 0 selects debe0 for tcon0 and debe1 for tcon1
478 1.1 bouyer */
479 1.1 bouyer val |= __SHIFTIN(SUNXI_TCONx_CTL_SRC_SEL_DE0,
480 1.1 bouyer SUNXI_TCONx_CTL_SRC_SEL);
481 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, val);
482 1.1 bouyer
483 1.1 bouyer val = (lcd_x - 1) << 16 | (lcd_y - 1);
484 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_BASIC0_REG, val);
485 1.1 bouyer val = (lcd_ht - 1) << 16 | (lcd_hbp - 1);
486 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_BASIC1_REG, val);
487 1.1 bouyer val = (lcd_vt * 2) << 16 | (lcd_vbp - 1);
488 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_BASIC2_REG, val);
489 1.1 bouyer val = ((lcd_hspw > 0) ? (lcd_hspw - 1) : 0) << 16;
490 1.1 bouyer val |= ((lcd_vspw > 0) ? (lcd_vspw - 1) : 0);
491 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_BASIC3_REG, val);
492 1.1 bouyer
493 1.1 bouyer val = 0;
494 1.1 bouyer if (dualchan)
495 1.1 bouyer val |= SUNXI_TCON0_LVDS_IF_DUALCHAN;
496 1.1 bouyer if (panel->panel_lvds_format == LVDS_JEIDA_24)
497 1.1 bouyer val |= SUNXI_TCON0_LVDS_IF_MODE_JEIDA;
498 1.1 bouyer if (panel->panel_lvds_format == LVDS_JEIDA_18)
499 1.1 bouyer val |= SUNXI_TCON0_LVDS_IF_18BITS;
500 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_LVDS_IF_REG, val);
501 1.1 bouyer
502 1.1 bouyer
503 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_IO_POL_REG, lcd_io_cfg0);
504 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0);
505 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GINT1_REG,
506 1.1 bouyer __SHIFTIN(start_delay + 2, SUNXI_TCON_GINT1_TCON0_LINENO));
507 1.1 bouyer
508 1.1 bouyer val = 0xf0000000;
509 1.1 bouyer val &= ~SUNXI_TCON0_DCLK_DIV;
510 1.1 bouyer val |= __SHIFTIN(best_div, SUNXI_TCON0_DCLK_DIV);
511 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_DCLK_REG, val);
512 1.1 bouyer
513 1.1 bouyer mode.dot_clock = lcd_dclk_freq;
514 1.1 bouyer mode.hdisplay = lcd_x;
515 1.1 bouyer mode.hsync_start = lcd_ht - lcd_hbp;
516 1.1 bouyer mode.hsync_end = lcd_hspw + mode.hsync_start;
517 1.1 bouyer mode.htotal = lcd_ht;
518 1.1 bouyer mode.vdisplay = lcd_y;
519 1.1 bouyer mode.vsync_start = lcd_vt - lcd_vbp;
520 1.1 bouyer mode.vsync_end = lcd_vspw + mode.vsync_start;
521 1.1 bouyer mode.vtotal = lcd_vt;
522 1.1 bouyer mode.flags = 0;
523 1.1 bouyer mode.name = NULL;
524 1.1 bouyer
525 1.1 bouyer sunxi_debe_set_videomode(fdt_endpoint_device(sc->sc_in_rep), &mode);
526 1.1 bouyer
527 1.1 bouyer /* XXX
528 1.1 bouyer * magic values here from linux. these are not documented
529 1.1 bouyer * in the A20 user manual, and other Allwiner LVDS-capable SoC
530 1.1 bouyer * documentation don't make sense with these values
531 1.1 bouyer */
532 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA0);
533 1.1 bouyer val |= 0x3F310000;
534 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA0, val);
535 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA0);
536 1.1 bouyer val |= 1 << 22;
537 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA0, val);
538 1.1 bouyer delay(2);
539 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA1);
540 1.1 bouyer val |= (0x1f << 26 | 0x1f << 10);
541 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA1, val);
542 1.1 bouyer delay(2);
543 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA1);
544 1.1 bouyer val |= (0x1f << 16 | 0x1f << 0);
545 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA1, val);
546 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA0);
547 1.1 bouyer val |= 1 << 22;
548 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA0, val);
549 1.1 bouyer return 0;
550 1.1 bouyer }
551 1.1 bouyer
552 1.1 bouyer static int
553 1.1 bouyer sunxi_tcon0_enable(struct sunxi_tcon_softc *sc, bool enable)
554 1.1 bouyer {
555 1.1 bouyer uint32_t val;
556 1.1 bouyer int error;
557 1.1 bouyer
558 1.1 bouyer /* turn on/off backlight and lcd */
559 1.1 bouyer error = fdt_endpoint_enable(sc->sc_out_ep, enable);
560 1.1 bouyer if (error)
561 1.1 bouyer return error;
562 1.1 bouyer
563 1.1 bouyer /* and finally disable or enable the tcon */
564 1.1 bouyer error = fdt_endpoint_enable(sc->sc_in_ep, enable);
565 1.1 bouyer if (error)
566 1.1 bouyer return error;
567 1.1 bouyer delay(20000);
568 1.1 bouyer if (enable) {
569 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
570 1.1 bouyer val |= SUNXI_TCON_GCTL_EN;
571 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
572 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON0_CTL_REG);
573 1.1 bouyer val |= SUNXI_TCONx_CTL_EN;
574 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, val);
575 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON0_LVDS_IF_REG);
576 1.1 bouyer val |= SUNXI_TCON0_LVDS_IF_EN;
577 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_LVDS_IF_REG, val);
578 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0);
579 1.1 bouyer } else {
580 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0xffffffff);
581 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON0_LVDS_IF_REG);
582 1.1 bouyer val &= ~SUNXI_TCON0_LVDS_IF_EN;
583 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_LVDS_IF_REG, val);
584 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON0_CTL_REG);
585 1.1 bouyer val &= ~SUNXI_TCONx_CTL_EN;
586 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, val);
587 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
588 1.1 bouyer val &= ~SUNXI_TCON_GCTL_EN;
589 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
590 1.1 bouyer }
591 1.1 bouyer #ifdef SUNXI_TCON_DEBUG
592 1.1 bouyer sunxi_tcon_dump_regs(device_unit(sc->sc_dev));
593 1.1 bouyer #endif
594 1.1 bouyer return 0;
595 1.1 bouyer }
596 1.1 bouyer
597 1.1 bouyer static int
598 1.1 bouyer sunxi_tcon1_enable(struct sunxi_tcon_softc *sc, bool enable)
599 1.1 bouyer {
600 1.1 bouyer uint32_t val;
601 1.1 bouyer
602 1.1 bouyer KASSERT((sc->sc_output_type == OUTPUT_HDMI) ||
603 1.1 bouyer (sc->sc_output_type == OUTPUT_VGA));
604 1.1 bouyer
605 1.1 bouyer fdt_endpoint_enable(sc->sc_in_ep, enable);
606 1.1 bouyer delay(20000);
607 1.1 bouyer if (enable) {
608 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
609 1.1 bouyer val |= SUNXI_TCON_GCTL_EN;
610 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
611 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON1_CTL_REG);
612 1.1 bouyer val |= SUNXI_TCONx_CTL_EN;
613 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
614 1.1 bouyer if (sc->sc_output_type == OUTPUT_VGA) {
615 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0x0cffffff);
616 1.1 bouyer } else
617 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0);
618 1.1 bouyer } else {
619 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0xffffffff);
620 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON1_CTL_REG);
621 1.1 bouyer val &= ~SUNXI_TCONx_CTL_EN;
622 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
623 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
624 1.1 bouyer val &= ~SUNXI_TCON_GCTL_EN;
625 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
626 1.1 bouyer }
627 1.1 bouyer
628 1.1 bouyer KASSERT(tcon_mux_inited);
629 1.1 bouyer val = bus_space_read_4(sc->sc_bst, tcon_mux_bsh, 0);
630 1.1 bouyer #ifdef SUNXI_TCON_DEBUG
631 1.1 bouyer printf("sunxi_tcon1_enable(%d) %d val 0x%x", sc->sc_unit, enable, val);
632 1.1 bouyer #endif
633 1.1 bouyer val &= ~ SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC;
634 1.1 bouyer switch(sc->sc_unit) {
635 1.1 bouyer case 0:
636 1.1 bouyer val |= __SHIFTIN(SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC_LCDC0_TCON1,
637 1.1 bouyer SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC);
638 1.1 bouyer break;
639 1.1 bouyer case 1:
640 1.1 bouyer val |= __SHIFTIN(SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC_LCDC1_TCON1,
641 1.1 bouyer SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC);
642 1.1 bouyer break;
643 1.1 bouyer default:
644 1.1 bouyer panic("tcon: invalid unid %d\n", sc->sc_unit);
645 1.1 bouyer }
646 1.1 bouyer #ifdef SUNXI_TCON_DEBUG
647 1.1 bouyer printf(" -> 0x%x", val);
648 1.1 bouyer #endif
649 1.1 bouyer bus_space_write_4(sc->sc_bst, tcon_mux_bsh, 0, val);
650 1.1 bouyer #ifdef SUNXI_TCON_DEBUG
651 1.1 bouyer printf(": 0x%" PRIxBSH " 0x%" PRIxBSH " 0x%x 0x%x\n", sc->sc_bsh,
652 1.1 bouyer tcon_mux_bsh, bus_space_read_4(sc->sc_bst, tcon_mux_bsh, 0),
653 1.1 bouyer TCON_READ(sc, SUNXI_TCON_MUX_CTL_REG));
654 1.1 bouyer #endif
655 1.1 bouyer return 0;
656 1.1 bouyer }
657 1.1 bouyer
658 1.1 bouyer void
659 1.1 bouyer sunxi_tcon1_set_videomode(device_t dev, const struct videomode *mode)
660 1.1 bouyer {
661 1.1 bouyer struct sunxi_tcon_softc *sc = device_private(dev);
662 1.1 bouyer uint32_t val;
663 1.1 bouyer int error;
664 1.1 bouyer
665 1.1 bouyer KASSERT(device_is_a(dev, "sunxitcon"));
666 1.1 bouyer sc = device_private(dev);
667 1.1 bouyer KASSERT((sc->sc_output_type == OUTPUT_HDMI) ||
668 1.1 bouyer (sc->sc_output_type == OUTPUT_VGA));
669 1.1 bouyer
670 1.1 bouyer sunxi_debe_set_videomode(fdt_endpoint_device(sc->sc_in_rep), mode);
671 1.1 bouyer if (mode) {
672 1.1 bouyer const u_int interlace_p = !!(mode->flags & VID_INTERLACE);
673 1.1 bouyer const u_int phsync_p = !!(mode->flags & VID_PHSYNC);
674 1.1 bouyer const u_int pvsync_p = !!(mode->flags & VID_PVSYNC);
675 1.1 bouyer const u_int hspw = mode->hsync_end - mode->hsync_start;
676 1.1 bouyer const u_int hbp = mode->htotal - mode->hsync_start;
677 1.1 bouyer const u_int vspw = mode->vsync_end - mode->vsync_start;
678 1.1 bouyer const u_int vbp = mode->vtotal - mode->vsync_start;
679 1.1 bouyer const u_int vblank_len =
680 1.1 bouyer ((mode->vtotal << interlace_p) >> 1) - mode->vdisplay - 2;
681 1.1 bouyer const u_int start_delay =
682 1.1 bouyer vblank_len >= 32 ? 30 : vblank_len - 2;
683 1.1 bouyer
684 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
685 1.1 bouyer val |= SUNXI_TCON_GCTL_IO_MAP_SEL;
686 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
687 1.1 bouyer
688 1.1 bouyer /* enable */
689 1.1 bouyer val = SUNXI_TCONx_CTL_EN;
690 1.1 bouyer if (interlace_p)
691 1.1 bouyer val |= SUNXI_TCONx_CTL_INTERLACE_EN;
692 1.1 bouyer val |= __SHIFTIN(start_delay, SUNXI_TCONx_CTL_START_DELAY);
693 1.1 bouyer #ifdef SUNXI_TCON1_BLUEDATA
694 1.1 bouyer val |= __SHIFTIN(SUNXI_TCONx_CTL_SRC_SEL_BLUEDATA,
695 1.1 bouyer SUNXI_TCONx_CTL_SRC_SEL);
696 1.1 bouyer #else
697 1.1 bouyer /*
698 1.1 bouyer * the DE selector selects the primary DEBE for this tcon:
699 1.1 bouyer * 0 selects debe0 for tcon0 and debe1 for tcon1
700 1.1 bouyer */
701 1.1 bouyer val |= __SHIFTIN(SUNXI_TCONx_CTL_SRC_SEL_DE0,
702 1.1 bouyer SUNXI_TCONx_CTL_SRC_SEL);
703 1.1 bouyer #endif
704 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
705 1.1 bouyer
706 1.1 bouyer /* Source width/height */
707 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_BASIC0_REG,
708 1.1 bouyer ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
709 1.1 bouyer /* Scaler width/height */
710 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_BASIC1_REG,
711 1.1 bouyer ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
712 1.1 bouyer /* Output width/height */
713 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_BASIC2_REG,
714 1.1 bouyer ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
715 1.1 bouyer /* Horizontal total + back porch */
716 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_BASIC3_REG,
717 1.1 bouyer ((mode->htotal - 1) << 16) | (hbp - 1));
718 1.1 bouyer /* Vertical total + back porch */
719 1.1 bouyer u_int vtotal = mode->vtotal * 2;
720 1.1 bouyer if (interlace_p) {
721 1.1 bouyer u_int framerate =
722 1.1 bouyer DIVIDE(DIVIDE(mode->dot_clock * 1000, mode->htotal),
723 1.1 bouyer mode->vtotal);
724 1.1 bouyer u_int clk = mode->htotal * (mode->vtotal * 2 + 1) *
725 1.1 bouyer framerate;
726 1.1 bouyer if ((clk / 2) == mode->dot_clock * 1000)
727 1.1 bouyer vtotal += 1;
728 1.1 bouyer }
729 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_BASIC4_REG,
730 1.1 bouyer (vtotal << 16) | (vbp - 1));
731 1.1 bouyer
732 1.1 bouyer /* Sync */
733 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_BASIC5_REG,
734 1.1 bouyer ((hspw - 1) << 16) | (vspw - 1));
735 1.1 bouyer /* Polarity */
736 1.1 bouyer val = SUNXI_TCON_IO_POL_IO2_INV;
737 1.1 bouyer if (phsync_p)
738 1.1 bouyer val |= SUNXI_TCON_IO_POL_PHSYNC;
739 1.1 bouyer if (pvsync_p)
740 1.1 bouyer val |= SUNXI_TCON_IO_POL_PVSYNC;
741 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_IO_POL_REG, val);
742 1.1 bouyer
743 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON_GINT1_REG,
744 1.1 bouyer __SHIFTIN(start_delay + 2, SUNXI_TCON_GINT1_TCON1_LINENO));
745 1.1 bouyer
746 1.1 bouyer /* Setup LCDx CH1 PLL */
747 1.1 bouyer error = clk_set_rate(sc->sc_clk_ch1, mode->dot_clock * 1000);
748 1.1 bouyer if (error) {
749 1.1 bouyer device_printf(sc->sc_dev,
750 1.1 bouyer ": failed to set ch1 clock to %d: %d\n",
751 1.1 bouyer mode->dot_clock, error);
752 1.1 bouyer }
753 1.1 bouyer error = clk_enable(sc->sc_clk_ch1);
754 1.1 bouyer if (error) {
755 1.1 bouyer device_printf(sc->sc_dev,
756 1.1 bouyer ": failed to enable ch1 clock: %d\n",
757 1.1 bouyer error);
758 1.1 bouyer }
759 1.1 bouyer } else {
760 1.1 bouyer /* disable */
761 1.1 bouyer val = TCON_READ(sc, SUNXI_TCON1_CTL_REG);
762 1.1 bouyer val &= ~SUNXI_TCONx_CTL_EN;
763 1.1 bouyer TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
764 1.1 bouyer error = clk_disable(sc->sc_clk_ch1);
765 1.1 bouyer if (error) {
766 1.1 bouyer device_printf(sc->sc_dev,
767 1.1 bouyer ": failed to disable ch1 clock: %d\n",
768 1.1 bouyer error);
769 1.1 bouyer }
770 1.1 bouyer }
771 1.1 bouyer }
772 1.1 bouyer
773 1.1 bouyer #if defined(DDB) || defined(SUNXI_TCON_DEBUG)
774 1.1 bouyer void
775 1.1 bouyer sunxi_tcon_dump_regs(int u)
776 1.1 bouyer {
777 1.1 bouyer static const struct {
778 1.1 bouyer const char *name;
779 1.1 bouyer uint16_t reg;
780 1.1 bouyer } regs[] = {
781 1.1 bouyer { "TCON0_BASIC0_REG", SUNXI_TCON0_BASIC0_REG },
782 1.1 bouyer { "TCON0_BASIC1_REG", SUNXI_TCON0_BASIC1_REG },
783 1.1 bouyer { "TCON0_BASIC2_REG", SUNXI_TCON0_BASIC2_REG },
784 1.1 bouyer { "TCON0_BASIC3_REG", SUNXI_TCON0_BASIC3_REG },
785 1.1 bouyer { "TCON0_CTL_REG", SUNXI_TCON0_CTL_REG },
786 1.1 bouyer { "TCON0_DCLK_REG", SUNXI_TCON0_DCLK_REG },
787 1.1 bouyer { "TCON0_IO_POL_REG", SUNXI_TCON0_IO_POL_REG },
788 1.1 bouyer { "TCON0_IO_TRI_REG", SUNXI_TCON0_IO_TRI_REG },
789 1.1 bouyer { "TCON0_LVDS_IF_REG", SUNXI_TCON0_LVDS_IF_REG },
790 1.1 bouyer { "TCON1_BASIC0_REG", SUNXI_TCON1_BASIC0_REG },
791 1.1 bouyer { "TCON1_BASIC1_REG", SUNXI_TCON1_BASIC1_REG },
792 1.1 bouyer { "TCON1_BASIC2_REG", SUNXI_TCON1_BASIC2_REG },
793 1.1 bouyer { "TCON1_BASIC3_REG", SUNXI_TCON1_BASIC3_REG },
794 1.1 bouyer { "TCON1_BASIC4_REG", SUNXI_TCON1_BASIC4_REG },
795 1.1 bouyer { "TCON1_BASIC5_REG", SUNXI_TCON1_BASIC5_REG },
796 1.1 bouyer { "TCON1_CTL_REG", SUNXI_TCON1_CTL_REG },
797 1.1 bouyer { "TCON1_IO_POL_REG", SUNXI_TCON1_IO_POL_REG },
798 1.1 bouyer { "TCON1_IO_TRI_REG", SUNXI_TCON1_IO_TRI_REG },
799 1.1 bouyer { "TCON_GCTL_REG", SUNXI_TCON_GCTL_REG },
800 1.1 bouyer { "TCON_GINT0_REG", SUNXI_TCON_GINT0_REG },
801 1.1 bouyer { "TCON_GINT1_REG", SUNXI_TCON_GINT1_REG },
802 1.1 bouyer { "TCON_MUX_CTL_REG", SUNXI_TCON_MUX_CTL_REG },
803 1.1 bouyer };
804 1.1 bouyer struct sunxi_tcon_softc *sc;
805 1.1 bouyer device_t dev;
806 1.1 bouyer
807 1.1 bouyer dev = device_find_by_driver_unit("sunxitcon", u);
808 1.1 bouyer if (dev == NULL)
809 1.1 bouyer return;
810 1.1 bouyer sc = device_private(dev);
811 1.1 bouyer
812 1.1 bouyer for (int i = 0; i < __arraycount(regs); i++) {
813 1.1 bouyer printf("%s: 0x%08x\n", regs[i].name,
814 1.1 bouyer TCON_READ(sc, regs[i].reg));
815 1.1 bouyer }
816 1.1 bouyer }
817 1.1 bouyer #endif
818