Home | History | Annotate | Line # | Download | only in sunxi
sunxi_tcon.c revision 1.2
      1  1.2  bouyer /* $NetBSD: sunxi_tcon.c,v 1.2 2018/04/03 13:38:13 bouyer Exp $ */
      2  1.1  bouyer 
      3  1.1  bouyer /*-
      4  1.1  bouyer  * Copyright (c) 2018 Manuel Bouyer <bouyer (at) antioche.eu.org>
      5  1.1  bouyer  * All rights reserved.
      6  1.1  bouyer  *
      7  1.1  bouyer  * Copyright (c) 2014 Jared D. McNeill <jmcneill (at) invisible.ca>
      8  1.1  bouyer  * All rights reserved.
      9  1.1  bouyer  *
     10  1.1  bouyer  * Redistribution and use in source and binary forms, with or without
     11  1.1  bouyer  * modification, are permitted provided that the following conditions
     12  1.1  bouyer  * are met:
     13  1.1  bouyer  * 1. Redistributions of source code must retain the above copyright
     14  1.1  bouyer  *    notice, this list of conditions and the following disclaimer.
     15  1.1  bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  bouyer  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  bouyer  *    documentation and/or other materials provided with the distribution.
     18  1.1  bouyer  *
     19  1.1  bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20  1.1  bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21  1.1  bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22  1.1  bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23  1.1  bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     24  1.1  bouyer  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     25  1.1  bouyer  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     26  1.1  bouyer  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     27  1.1  bouyer  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  1.1  bouyer  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  1.1  bouyer  * SUCH DAMAGE.
     30  1.1  bouyer  */
     31  1.1  bouyer 
     32  1.1  bouyer #include <sys/cdefs.h>
     33  1.2  bouyer __KERNEL_RCSID(0, "$NetBSD: sunxi_tcon.c,v 1.2 2018/04/03 13:38:13 bouyer Exp $");
     34  1.1  bouyer 
     35  1.1  bouyer #include <sys/param.h>
     36  1.1  bouyer #include <sys/bus.h>
     37  1.1  bouyer #include <sys/device.h>
     38  1.1  bouyer #include <sys/intr.h>
     39  1.1  bouyer #include <sys/systm.h>
     40  1.1  bouyer #include <sys/kernel.h>
     41  1.1  bouyer #include <sys/mutex.h>
     42  1.1  bouyer #include <sys/condvar.h>
     43  1.1  bouyer 
     44  1.1  bouyer #include <dev/fdt/fdtvar.h>
     45  1.1  bouyer #include <dev/fdt/fdt_port.h>
     46  1.1  bouyer #include <dev/fdt/panel_fdt.h>
     47  1.1  bouyer 
     48  1.1  bouyer #include <dev/videomode/videomode.h>
     49  1.1  bouyer 
     50  1.1  bouyer #include <arm/sunxi/sunxi_tconreg.h>
     51  1.1  bouyer #include <arm/sunxi/sunxi_display.h>
     52  1.1  bouyer 
     53  1.1  bouyer #define DIVIDE(x,y)     (((x) + ((y) / 2)) / (y))
     54  1.1  bouyer 
     55  1.1  bouyer enum sunxi_tcon_type {
     56  1.1  bouyer 	TCON_A10 = 1,
     57  1.1  bouyer };
     58  1.1  bouyer 
     59  1.1  bouyer struct sunxi_tcon_softc {
     60  1.1  bouyer 	device_t sc_dev;
     61  1.1  bouyer 	enum sunxi_tcon_type sc_type;
     62  1.1  bouyer 	int sc_phandle;
     63  1.1  bouyer 	bus_space_tag_t sc_bst;
     64  1.1  bouyer 	bus_space_handle_t sc_bsh;
     65  1.1  bouyer 	struct clk *sc_clk_ahb;
     66  1.1  bouyer 	struct clk *sc_clk_ch0;
     67  1.1  bouyer 	struct clk *sc_clk_ch1;
     68  1.1  bouyer 	unsigned int sc_output_type;
     69  1.1  bouyer #define OUTPUT_HDMI 0
     70  1.1  bouyer #define OUTPUT_LVDS 1
     71  1.1  bouyer #define OUTPUT_VGA 2
     72  1.1  bouyer 	struct fdt_device_ports sc_ports;
     73  1.1  bouyer 	int sc_unit; /* tcon0 or tcon1 */
     74  1.1  bouyer 	struct fdt_endpoint *sc_in_ep;
     75  1.1  bouyer 	struct fdt_endpoint *sc_in_rep;
     76  1.1  bouyer 	struct fdt_endpoint *sc_out_ep;
     77  1.1  bouyer };
     78  1.1  bouyer 
     79  1.1  bouyer static bus_space_handle_t tcon_mux_bsh;
     80  1.1  bouyer static bool tcon_mux_inited = false;
     81  1.1  bouyer 
     82  1.1  bouyer static void sunxi_tcon_ep_connect(device_t, struct fdt_endpoint *, bool);
     83  1.1  bouyer static int  sunxi_tcon_ep_activate(device_t, struct fdt_endpoint *, bool);
     84  1.1  bouyer static int  sunxi_tcon_ep_enable(device_t, struct fdt_endpoint *, bool);
     85  1.1  bouyer static int  sunxi_tcon0_set_video(struct sunxi_tcon_softc *);
     86  1.1  bouyer static int  sunxi_tcon0_enable(struct sunxi_tcon_softc *, bool);
     87  1.1  bouyer static int  sunxi_tcon1_enable(struct sunxi_tcon_softc *, bool);
     88  1.1  bouyer void sunxi_tcon_dump_regs(int);
     89  1.1  bouyer 
     90  1.1  bouyer #define TCON_READ(sc, reg) \
     91  1.1  bouyer     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     92  1.1  bouyer #define TCON_WRITE(sc, reg, val) \
     93  1.1  bouyer     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     94  1.1  bouyer 
     95  1.1  bouyer static const struct of_compat_data compat_data[] = {
     96  1.1  bouyer 	{"allwinner,sun4i-a10-tcon", TCON_A10},
     97  1.2  bouyer 	{"allwinner,sun7i-a20-tcon", TCON_A10},
     98  1.1  bouyer 	{NULL}
     99  1.1  bouyer };
    100  1.1  bouyer 
    101  1.1  bouyer static int	sunxi_tcon_match(device_t, cfdata_t, void *);
    102  1.1  bouyer static void	sunxi_tcon_attach(device_t, device_t, void *);
    103  1.1  bouyer 
    104  1.1  bouyer CFATTACH_DECL_NEW(sunxi_tcon, sizeof(struct sunxi_tcon_softc),
    105  1.1  bouyer 	sunxi_tcon_match, sunxi_tcon_attach, NULL, NULL);
    106  1.1  bouyer 
    107  1.1  bouyer static int
    108  1.1  bouyer sunxi_tcon_match(device_t parent, cfdata_t cf, void *aux)
    109  1.1  bouyer {
    110  1.1  bouyer 	struct fdt_attach_args * const faa = aux;
    111  1.1  bouyer 
    112  1.1  bouyer 	return of_match_compat_data(faa->faa_phandle, compat_data);
    113  1.1  bouyer }
    114  1.1  bouyer 
    115  1.1  bouyer static void
    116  1.1  bouyer sunxi_tcon_attach(device_t parent, device_t self, void *aux)
    117  1.1  bouyer {
    118  1.1  bouyer 	struct sunxi_tcon_softc *sc = device_private(self);
    119  1.1  bouyer 	struct fdt_attach_args * const faa = aux;
    120  1.1  bouyer 	const int phandle = faa->faa_phandle;
    121  1.1  bouyer 	bus_addr_t addr;
    122  1.1  bouyer 	bus_size_t size;
    123  1.1  bouyer 	struct fdtbus_reset *rst, *lvds_rst;
    124  1.1  bouyer 
    125  1.1  bouyer 
    126  1.1  bouyer 	sc->sc_dev = self;
    127  1.1  bouyer 	sc->sc_phandle = phandle;
    128  1.1  bouyer 	sc->sc_bst = faa->faa_bst;
    129  1.1  bouyer 
    130  1.1  bouyer 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    131  1.1  bouyer 		aprint_error(": couldn't get registers\n");
    132  1.1  bouyer 	}
    133  1.1  bouyer 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    134  1.1  bouyer 		aprint_error(": couldn't map registers\n");
    135  1.1  bouyer 		return;
    136  1.1  bouyer 	}
    137  1.1  bouyer 
    138  1.1  bouyer 	sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
    139  1.1  bouyer 	sc->sc_clk_ch0 = fdtbus_clock_get(phandle, "tcon-ch0");
    140  1.1  bouyer 	sc->sc_clk_ch1 = fdtbus_clock_get(phandle, "tcon-ch1");
    141  1.1  bouyer 
    142  1.1  bouyer 	if (sc->sc_clk_ahb == NULL || sc->sc_clk_ch0 == NULL
    143  1.1  bouyer 	    || sc->sc_clk_ch0 == NULL) {
    144  1.1  bouyer 		aprint_error(": couldn't get clocks\n");
    145  1.1  bouyer 		aprint_debug_dev(self, "clk ahb %s tcon-ch0 %s tcon-ch1 %s\n",
    146  1.1  bouyer 		    sc->sc_clk_ahb == NULL ? "missing" : "present",
    147  1.1  bouyer 		    sc->sc_clk_ch0 == NULL ? "missing" : "present",
    148  1.1  bouyer 		    sc->sc_clk_ch1 == NULL ? "missing" : "present");
    149  1.1  bouyer 		return;
    150  1.1  bouyer 	}
    151  1.1  bouyer 
    152  1.1  bouyer 	rst = fdtbus_reset_get(phandle, "lcd");
    153  1.1  bouyer 	if (rst == NULL) {
    154  1.1  bouyer 		aprint_error(": couldn't get lcd reset\n");
    155  1.1  bouyer 		return;
    156  1.1  bouyer 	}
    157  1.1  bouyer 
    158  1.1  bouyer 	lvds_rst = fdtbus_reset_get(phandle, "lvds");
    159  1.1  bouyer 
    160  1.1  bouyer 	if (clk_disable(sc->sc_clk_ahb) != 0) {
    161  1.1  bouyer 		aprint_error(": couldn't disable ahb clock\n");
    162  1.1  bouyer 		return;
    163  1.1  bouyer 	}
    164  1.1  bouyer 	if (clk_disable(sc->sc_clk_ch0) != 0) {
    165  1.1  bouyer 		aprint_error(": couldn't disable ch0 clock\n");
    166  1.1  bouyer 		return;
    167  1.1  bouyer 	}
    168  1.1  bouyer 
    169  1.1  bouyer 	if (clk_disable(sc->sc_clk_ch1) != 0) {
    170  1.1  bouyer 		aprint_error(": couldn't disable ch1 clock\n");
    171  1.1  bouyer 		return;
    172  1.1  bouyer 	}
    173  1.1  bouyer 
    174  1.1  bouyer 	if (fdtbus_reset_assert(rst) != 0) {
    175  1.1  bouyer 		aprint_error(": couldn't assert lcd reset\n");
    176  1.1  bouyer 		return;
    177  1.1  bouyer 	}
    178  1.1  bouyer 	if (lvds_rst != NULL) {
    179  1.1  bouyer 		if (fdtbus_reset_assert(lvds_rst) != 0) {
    180  1.1  bouyer 			aprint_error(": couldn't assert lvds reset\n");
    181  1.1  bouyer 			return;
    182  1.1  bouyer 		}
    183  1.1  bouyer 	}
    184  1.1  bouyer 	delay(1);
    185  1.1  bouyer 	if (fdtbus_reset_deassert(rst) != 0) {
    186  1.1  bouyer 		aprint_error(": couldn't de-assert lcd reset\n");
    187  1.1  bouyer 		return;
    188  1.1  bouyer 	}
    189  1.1  bouyer 	if (lvds_rst != NULL) {
    190  1.1  bouyer 		if (fdtbus_reset_deassert(lvds_rst) != 0) {
    191  1.1  bouyer 			aprint_error(": couldn't de-assert lvds reset\n");
    192  1.1  bouyer 			return;
    193  1.1  bouyer 		}
    194  1.1  bouyer 	}
    195  1.1  bouyer 
    196  1.1  bouyer 	if (clk_enable(sc->sc_clk_ahb) != 0) {
    197  1.1  bouyer 		aprint_error(": couldn't enable ahb clock\n");
    198  1.1  bouyer 		return;
    199  1.1  bouyer 	}
    200  1.1  bouyer 
    201  1.1  bouyer 	sc->sc_type = of_search_compatible(faa->faa_phandle, compat_data)->data;
    202  1.1  bouyer 
    203  1.1  bouyer 	aprint_naive("\n");
    204  1.1  bouyer 	aprint_normal(": LCD/TV timing controller (%s)\n",
    205  1.1  bouyer 	    fdtbus_get_string(phandle, "name"));
    206  1.1  bouyer 
    207  1.1  bouyer 	sc->sc_unit = -1;
    208  1.1  bouyer 	sc->sc_ports.dp_ep_connect = sunxi_tcon_ep_connect;
    209  1.1  bouyer 	sc->sc_ports.dp_ep_activate = sunxi_tcon_ep_activate;
    210  1.1  bouyer 	sc->sc_ports.dp_ep_enable = sunxi_tcon_ep_enable;
    211  1.1  bouyer 	fdt_ports_register(&sc->sc_ports, self, phandle, EP_OTHER);
    212  1.1  bouyer 
    213  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, 0);
    214  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_GINT0_REG, 0);
    215  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_GINT1_REG,
    216  1.1  bouyer 	    __SHIFTIN(0x20, SUNXI_TCON_GINT1_TCON0_LINENO));
    217  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_DCLK_REG, 0xf0000000);
    218  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, 0);
    219  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0xffffffff);
    220  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, 0);
    221  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0xffffffff);
    222  1.1  bouyer }
    223  1.1  bouyer 
    224  1.1  bouyer static void
    225  1.1  bouyer sunxi_tcon_ep_connect(device_t self, struct fdt_endpoint *ep, bool connect)
    226  1.1  bouyer {
    227  1.1  bouyer 	struct sunxi_tcon_softc *sc = device_private(self);
    228  1.1  bouyer 	struct fdt_endpoint *rep = fdt_endpoint_remote(ep);
    229  1.1  bouyer 	int rep_idx = fdt_endpoint_index(rep);
    230  1.1  bouyer 
    231  1.1  bouyer 	KASSERT(device_is_a(self, "sunxitcon"));
    232  1.1  bouyer 	if (!connect) {
    233  1.1  bouyer 		aprint_error_dev(self, "endpoint disconnect not supported\n");
    234  1.1  bouyer 		return;
    235  1.1  bouyer 	}
    236  1.1  bouyer 
    237  1.1  bouyer 	if (fdt_endpoint_port_index(ep) == 0) {
    238  1.1  bouyer 		bool do_print = (sc->sc_unit == -1);
    239  1.1  bouyer 		/*
    240  1.1  bouyer 		 * one of our input endpoints has been connected.
    241  1.1  bouyer 		 * the remote id is our unit number
    242  1.1  bouyer 		 */
    243  1.1  bouyer 		if (sc->sc_unit != -1 && rep_idx != -1 &&
    244  1.1  bouyer 		    sc->sc_unit != rep_idx) {
    245  1.1  bouyer 			aprint_error_dev(self, ": remote id %d doens't match"
    246  1.1  bouyer 			    " discovered unit number %d\n",
    247  1.1  bouyer 			    rep_idx, sc->sc_unit);
    248  1.1  bouyer 			return;
    249  1.1  bouyer 		}
    250  1.1  bouyer 		if (!device_is_a(fdt_endpoint_device(rep), "sunxidebe")) {
    251  1.1  bouyer 			aprint_error_dev(self,
    252  1.1  bouyer 			    ": input %d connected to unknown device\n",
    253  1.1  bouyer 			    fdt_endpoint_index(ep));
    254  1.1  bouyer 			return;
    255  1.1  bouyer 		}
    256  1.1  bouyer 
    257  1.1  bouyer 		if (rep_idx != -1)
    258  1.1  bouyer 			sc->sc_unit = rep_idx;
    259  1.1  bouyer 		else {
    260  1.1  bouyer 			/* assume only one tcon */
    261  1.1  bouyer 			sc->sc_unit = 0;
    262  1.1  bouyer 		}
    263  1.1  bouyer 		if (do_print)
    264  1.1  bouyer 			aprint_verbose_dev(self, "tcon unit %d\n", sc->sc_unit);
    265  1.1  bouyer 		if (!tcon_mux_inited && sc->sc_unit == 0) {
    266  1.1  bouyer 			/* the mux register is only in LCD0 */
    267  1.1  bouyer 			bus_space_subregion(sc->sc_bst, sc->sc_bsh,
    268  1.1  bouyer 			    SUNXI_TCON_MUX_CTL_REG, 4, &tcon_mux_bsh);
    269  1.1  bouyer 			tcon_mux_inited = true;
    270  1.1  bouyer 		}
    271  1.1  bouyer 	} else if (fdt_endpoint_port_index(ep) == 1) {
    272  1.1  bouyer 		device_t rep_dev = fdt_endpoint_device(rep);
    273  1.1  bouyer 		switch(fdt_endpoint_index(ep)) {
    274  1.1  bouyer 		case 0:
    275  1.1  bouyer 			break;
    276  1.1  bouyer 		case 1:
    277  1.1  bouyer 			if (!device_is_a(rep_dev, "sunxihdmi")) {
    278  1.1  bouyer 				aprint_error_dev(self,
    279  1.1  bouyer 				    ": output 1 connected to unknown device\n");
    280  1.1  bouyer 				return;
    281  1.1  bouyer 			}
    282  1.1  bouyer 			break;
    283  1.1  bouyer 		default:
    284  1.1  bouyer 			break;
    285  1.1  bouyer 		}
    286  1.1  bouyer 	}
    287  1.1  bouyer }
    288  1.1  bouyer 
    289  1.1  bouyer static int
    290  1.1  bouyer sunxi_tcon_ep_activate(device_t dev, struct fdt_endpoint *ep, bool activate)
    291  1.1  bouyer {
    292  1.1  bouyer 	struct sunxi_tcon_softc *sc = device_private(dev);
    293  1.1  bouyer 	struct fdt_endpoint *in_ep, *out_ep;
    294  1.1  bouyer 	int outi;
    295  1.1  bouyer 	int error = ENODEV;
    296  1.1  bouyer 
    297  1.1  bouyer 	KASSERT(device_is_a(dev, "sunxitcon"));
    298  1.1  bouyer 	/* our input is activated by debe, we activate our output */
    299  1.1  bouyer 	if (fdt_endpoint_port_index(ep) != SUNXI_PORT_INPUT) {
    300  1.1  bouyer 		panic("sunxi_tcon_ep_activate: port %d",
    301  1.1  bouyer 		    fdt_endpoint_port_index(ep));
    302  1.1  bouyer 	}
    303  1.1  bouyer 
    304  1.1  bouyer 	if (!activate)
    305  1.1  bouyer 		return EOPNOTSUPP;
    306  1.1  bouyer 
    307  1.1  bouyer 	sc->sc_in_ep = ep;
    308  1.1  bouyer 	sc->sc_in_rep = fdt_endpoint_remote(ep);
    309  1.1  bouyer 	/* check that our other input is not active */
    310  1.1  bouyer 	switch (fdt_endpoint_index(ep)) {
    311  1.1  bouyer 	case 0:
    312  1.1  bouyer 		in_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
    313  1.1  bouyer 		    SUNXI_PORT_INPUT, 1);
    314  1.1  bouyer 		break;
    315  1.1  bouyer 	case 1:
    316  1.1  bouyer 		in_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
    317  1.1  bouyer 		    SUNXI_PORT_INPUT, 0);
    318  1.1  bouyer 		break;
    319  1.1  bouyer 	default:
    320  1.1  bouyer 		in_ep = NULL;
    321  1.1  bouyer 		panic("sunxi_tcon_ep_activate: input index %d",
    322  1.1  bouyer 		    fdt_endpoint_index(ep));
    323  1.1  bouyer 	}
    324  1.1  bouyer 	if (in_ep != NULL) {
    325  1.1  bouyer 		if (fdt_endpoint_is_active(in_ep))
    326  1.1  bouyer 			return EBUSY;
    327  1.1  bouyer 	}
    328  1.1  bouyer 	/* try output 0 (RGB/LVDS) first, then ouput 1 (HDMI) if it fails */
    329  1.1  bouyer 	for (outi = 0; outi < 2; outi++) {
    330  1.1  bouyer 		out_ep = fdt_endpoint_get_from_index(&sc->sc_ports,
    331  1.1  bouyer 		    SUNXI_PORT_OUTPUT, outi);
    332  1.1  bouyer 		if (out_ep == NULL)
    333  1.1  bouyer 			continue;
    334  1.1  bouyer 		error = fdt_endpoint_activate(out_ep, activate);
    335  1.1  bouyer 		if (error == 0) {
    336  1.1  bouyer 			struct fdt_endpoint *rep = fdt_endpoint_remote(out_ep);
    337  1.1  bouyer 			aprint_verbose_dev(dev, "output to %s\n",
    338  1.1  bouyer 			    device_xname(fdt_endpoint_device(rep)));
    339  1.1  bouyer 			sc->sc_out_ep = out_ep;
    340  1.1  bouyer 			if (outi == 0)
    341  1.1  bouyer 				return sunxi_tcon0_set_video(sc);
    342  1.1  bouyer 			return 0;
    343  1.1  bouyer 		}
    344  1.1  bouyer 	}
    345  1.1  bouyer 	if (out_ep == NULL) {
    346  1.1  bouyer 		aprint_error_dev(dev, "no output endpoint\n");
    347  1.1  bouyer 		return ENODEV;
    348  1.1  bouyer 	}
    349  1.1  bouyer 	return error;
    350  1.1  bouyer }
    351  1.1  bouyer 
    352  1.1  bouyer static int
    353  1.1  bouyer sunxi_tcon_ep_enable(device_t dev, struct fdt_endpoint *ep, bool enable)
    354  1.1  bouyer {
    355  1.1  bouyer 	struct sunxi_tcon_softc *sc = device_private(dev);
    356  1.1  bouyer 	int error;
    357  1.1  bouyer 	KASSERT(device_is_a(dev, "sunxitcon"));
    358  1.1  bouyer 	switch (fdt_endpoint_port_index(ep)) {
    359  1.1  bouyer 	case SUNXI_PORT_INPUT:
    360  1.1  bouyer 		KASSERT(ep == sc->sc_in_ep);
    361  1.1  bouyer 		if (fdt_endpoint_index(sc->sc_out_ep) == 0) {
    362  1.1  bouyer 			/* tcon0 active */
    363  1.1  bouyer 			return sunxi_tcon0_enable(sc, enable);
    364  1.1  bouyer 		}
    365  1.1  bouyer 		/* propagate to our output, it will get back to us */
    366  1.1  bouyer 		return fdt_endpoint_enable(sc->sc_out_ep, enable);
    367  1.1  bouyer 	case SUNXI_PORT_OUTPUT:
    368  1.1  bouyer 		KASSERT(ep == sc->sc_out_ep);
    369  1.1  bouyer 		switch (fdt_endpoint_index(ep)) {
    370  1.1  bouyer 		case 0:
    371  1.1  bouyer 			panic("sunxi_tcon0_ep_enable");
    372  1.1  bouyer 		case 1:
    373  1.1  bouyer 			error = sunxi_tcon1_enable(sc, enable);
    374  1.1  bouyer 			break;
    375  1.1  bouyer 		default:
    376  1.1  bouyer 			panic("sunxi_tcon_ep_enable ep %d",
    377  1.1  bouyer 			    fdt_endpoint_index(ep));
    378  1.1  bouyer 
    379  1.1  bouyer 		}
    380  1.1  bouyer 		break;
    381  1.1  bouyer 	default:
    382  1.1  bouyer 		panic("sunxi_tcon_ep_enable port %d", fdt_endpoint_port_index(ep));
    383  1.1  bouyer 	}
    384  1.1  bouyer #if defined(SUNXI_TCON_DEBUG)
    385  1.1  bouyer 	sunxi_tcon_dump_regs(device_unit(dev));
    386  1.1  bouyer #endif
    387  1.1  bouyer 	return error;
    388  1.1  bouyer }
    389  1.1  bouyer 
    390  1.1  bouyer static int
    391  1.1  bouyer sunxi_tcon0_set_video(struct sunxi_tcon_softc *sc)
    392  1.1  bouyer {
    393  1.1  bouyer 	const struct fdt_panel * panel;
    394  1.1  bouyer 	int32_t lcd_x, lcd_y;
    395  1.1  bouyer 	int32_t lcd_hbp, lcd_ht, lcd_vbp, lcd_vt;
    396  1.1  bouyer 	int32_t lcd_hspw, lcd_vspw, lcd_io_cfg0;
    397  1.1  bouyer 	uint32_t vblk, start_delay;
    398  1.1  bouyer 	uint32_t val;
    399  1.1  bouyer 	uint32_t best_div;
    400  1.1  bouyer 	int best_diff, best_clk_freq, clk_freq, lcd_dclk_freq;
    401  1.1  bouyer 	bool dualchan = false;
    402  1.1  bouyer 	static struct videomode mode;
    403  1.1  bouyer 	int error;
    404  1.1  bouyer 
    405  1.1  bouyer 	panel = fdt_endpoint_get_data(fdt_endpoint_remote(sc->sc_out_ep));
    406  1.1  bouyer 	KASSERT(panel != NULL);
    407  1.1  bouyer 	KASSERT(panel->panel_type == PANEL_DUAL_LVDS ||
    408  1.1  bouyer 	    panel->panel_type == PANEL_LVDS);
    409  1.1  bouyer 
    410  1.1  bouyer 	lcd_x = panel->panel_timing.hactive;
    411  1.1  bouyer 	lcd_y = panel->panel_timing.vactive;
    412  1.1  bouyer 
    413  1.1  bouyer 	lcd_dclk_freq = panel->panel_timing.clock_freq;
    414  1.1  bouyer 
    415  1.1  bouyer 	lcd_hbp = panel->panel_timing.hback_porch;
    416  1.1  bouyer 	lcd_hspw = panel->panel_timing.hsync_len;
    417  1.1  bouyer 	lcd_ht = panel->panel_timing.hfront_porch + lcd_hspw + lcd_x + lcd_hbp;
    418  1.1  bouyer 
    419  1.1  bouyer 	lcd_vbp = panel->panel_timing.vback_porch;
    420  1.1  bouyer 	lcd_vspw = panel->panel_timing.vsync_len;
    421  1.1  bouyer 	lcd_vt = panel->panel_timing.vfront_porch + lcd_vspw + lcd_y + lcd_vbp;
    422  1.1  bouyer 
    423  1.1  bouyer 	lcd_io_cfg0 = 0x10000000; /* XXX */
    424  1.1  bouyer 
    425  1.1  bouyer 	if (panel->panel_type == PANEL_DUAL_LVDS)
    426  1.1  bouyer 		dualchan = true;
    427  1.1  bouyer 
    428  1.1  bouyer 	vblk = lcd_vt - lcd_y;
    429  1.1  bouyer 	start_delay = (vblk >= 32) ? 30 : (vblk - 2);
    430  1.1  bouyer 
    431  1.1  bouyer 	if (lcd_dclk_freq > 150000000) /* hardware limit ? */
    432  1.1  bouyer 		lcd_dclk_freq = 150000000;
    433  1.1  bouyer 
    434  1.1  bouyer 	best_diff = INT_MAX;
    435  1.1  bouyer 	best_div = 0;
    436  1.1  bouyer 	best_clk_freq = 0;
    437  1.1  bouyer 	for (u_int div = 7; div <= 15; div++) {
    438  1.1  bouyer 		int dot_freq, diff;
    439  1.1  bouyer 		clk_freq = clk_round_rate(sc->sc_clk_ch0, lcd_dclk_freq * div);
    440  1.1  bouyer 		if (clk_freq == 0)
    441  1.1  bouyer 			continue;
    442  1.1  bouyer 		dot_freq = clk_freq / div;
    443  1.1  bouyer 		diff = abs(lcd_dclk_freq - dot_freq);
    444  1.1  bouyer 		if (best_diff > diff) {
    445  1.1  bouyer 			best_diff = diff;
    446  1.1  bouyer 			best_div = div;
    447  1.1  bouyer 			best_clk_freq = clk_freq;
    448  1.1  bouyer 			if (diff == 0)
    449  1.1  bouyer 				break;
    450  1.1  bouyer 		}
    451  1.1  bouyer 	}
    452  1.1  bouyer 	if (best_clk_freq == 0) {
    453  1.1  bouyer 		device_printf(sc->sc_dev,
    454  1.1  bouyer 		    ": failed to find params for dot clock %d\n",
    455  1.1  bouyer 		    lcd_dclk_freq);
    456  1.1  bouyer 		return EINVAL;
    457  1.1  bouyer 	}
    458  1.1  bouyer 
    459  1.1  bouyer 	error = clk_set_rate(sc->sc_clk_ch0, best_clk_freq);
    460  1.1  bouyer 	if (error) {
    461  1.1  bouyer 		device_printf(sc->sc_dev,
    462  1.1  bouyer 		    ": failed to set ch0 clock to %d for %d: %d\n",
    463  1.1  bouyer 		    best_clk_freq, lcd_dclk_freq, error);
    464  1.1  bouyer 		panic("tcon0 set clk");
    465  1.1  bouyer 	}
    466  1.1  bouyer 	error = clk_enable(sc->sc_clk_ch0);
    467  1.1  bouyer 	if (error) {
    468  1.1  bouyer 		device_printf(sc->sc_dev,
    469  1.1  bouyer 		    ": failed to enable ch0 clock: %d\n", error);
    470  1.1  bouyer 		return EIO;
    471  1.1  bouyer 	}
    472  1.1  bouyer 
    473  1.1  bouyer 	val = __SHIFTIN(start_delay, SUNXI_TCONx_CTL_START_DELAY);
    474  1.1  bouyer 	/*
    475  1.1  bouyer 	 * the DE selector selects the primary DEBE for this tcon:
    476  1.1  bouyer 	 * 0 selects debe0 for tcon0 and debe1 for tcon1
    477  1.1  bouyer 	 */
    478  1.1  bouyer 	val |= __SHIFTIN(SUNXI_TCONx_CTL_SRC_SEL_DE0,
    479  1.1  bouyer 			 SUNXI_TCONx_CTL_SRC_SEL);
    480  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, val);
    481  1.1  bouyer 
    482  1.1  bouyer 	val =  (lcd_x - 1) << 16 |  (lcd_y - 1);
    483  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_BASIC0_REG, val);
    484  1.1  bouyer 	val = (lcd_ht - 1) << 16 | (lcd_hbp - 1);
    485  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_BASIC1_REG, val);
    486  1.1  bouyer 	val = (lcd_vt * 2) << 16 | (lcd_vbp - 1);
    487  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_BASIC2_REG, val);
    488  1.1  bouyer 	val =  ((lcd_hspw > 0) ? (lcd_hspw - 1) : 0) << 16;
    489  1.1  bouyer 	val |= ((lcd_vspw > 0) ? (lcd_vspw - 1) : 0);
    490  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_BASIC3_REG, val);
    491  1.1  bouyer 
    492  1.1  bouyer 	val = 0;
    493  1.1  bouyer 	if (dualchan)
    494  1.1  bouyer 		val |= SUNXI_TCON0_LVDS_IF_DUALCHAN;
    495  1.1  bouyer 	if (panel->panel_lvds_format == LVDS_JEIDA_24)
    496  1.1  bouyer 		val |= SUNXI_TCON0_LVDS_IF_MODE_JEIDA;
    497  1.1  bouyer 	if (panel->panel_lvds_format == LVDS_JEIDA_18)
    498  1.1  bouyer 		val |= SUNXI_TCON0_LVDS_IF_18BITS;
    499  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_LVDS_IF_REG, val);
    500  1.1  bouyer 
    501  1.1  bouyer 
    502  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_IO_POL_REG, lcd_io_cfg0);
    503  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0);
    504  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_GINT1_REG,
    505  1.1  bouyer 	    __SHIFTIN(start_delay + 2, SUNXI_TCON_GINT1_TCON0_LINENO));
    506  1.1  bouyer 
    507  1.1  bouyer 	val = 0xf0000000;
    508  1.1  bouyer 	val &= ~SUNXI_TCON0_DCLK_DIV;
    509  1.1  bouyer 	val |= __SHIFTIN(best_div, SUNXI_TCON0_DCLK_DIV);
    510  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON0_DCLK_REG, val);
    511  1.1  bouyer 
    512  1.1  bouyer 	mode.dot_clock = lcd_dclk_freq;
    513  1.1  bouyer 	mode.hdisplay = lcd_x;
    514  1.1  bouyer 	mode.hsync_start = lcd_ht - lcd_hbp;
    515  1.1  bouyer 	mode.hsync_end = lcd_hspw + mode.hsync_start;
    516  1.1  bouyer 	mode.htotal = lcd_ht;
    517  1.1  bouyer 	mode.vdisplay = lcd_y;
    518  1.1  bouyer 	mode.vsync_start = lcd_vt - lcd_vbp;
    519  1.1  bouyer 	mode.vsync_end = lcd_vspw + mode.vsync_start;
    520  1.1  bouyer 	mode.vtotal = lcd_vt;
    521  1.1  bouyer 	mode.flags = 0;
    522  1.1  bouyer 	mode.name = NULL;
    523  1.1  bouyer 
    524  1.1  bouyer 	sunxi_debe_set_videomode(fdt_endpoint_device(sc->sc_in_rep), &mode);
    525  1.1  bouyer 
    526  1.1  bouyer 	/* XXX
    527  1.1  bouyer 	 * magic values here from linux. these are not documented
    528  1.1  bouyer 	 * in the A20 user manual, and other Allwiner LVDS-capable SoC
    529  1.1  bouyer 	 * documentation don't make sense with these values
    530  1.1  bouyer 	 */
    531  1.1  bouyer 	val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA0);
    532  1.1  bouyer 	val |= 0x3F310000;
    533  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA0, val);
    534  1.1  bouyer 	val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA0);
    535  1.1  bouyer 	val |= 1 << 22;
    536  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA0, val);
    537  1.1  bouyer 	delay(2);
    538  1.1  bouyer 	val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA1);
    539  1.1  bouyer 	val |= (0x1f << 26 | 0x1f << 10);
    540  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA1, val);
    541  1.1  bouyer 	delay(2);
    542  1.1  bouyer 	val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA1);
    543  1.1  bouyer 	val |= (0x1f << 16 | 0x1f << 0);
    544  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA1, val);
    545  1.1  bouyer 	val = TCON_READ(sc, SUNXI_TCON_LVDS_ANA0);
    546  1.1  bouyer 	val |= 1 << 22;
    547  1.1  bouyer 	TCON_WRITE(sc, SUNXI_TCON_LVDS_ANA0, val);
    548  1.1  bouyer 	return 0;
    549  1.1  bouyer }
    550  1.1  bouyer 
    551  1.1  bouyer static int
    552  1.1  bouyer sunxi_tcon0_enable(struct sunxi_tcon_softc *sc, bool enable)
    553  1.1  bouyer {
    554  1.1  bouyer 	uint32_t val;
    555  1.1  bouyer 	int error;
    556  1.1  bouyer 
    557  1.1  bouyer 	/* turn on/off backlight and lcd  */
    558  1.1  bouyer 	error = fdt_endpoint_enable(sc->sc_out_ep, enable);
    559  1.1  bouyer 	if (error)
    560  1.1  bouyer 		return error;
    561  1.1  bouyer 
    562  1.1  bouyer 	/* and finally disable or enable the tcon */
    563  1.1  bouyer 	error = fdt_endpoint_enable(sc->sc_in_ep, enable);
    564  1.1  bouyer 	if (error)
    565  1.1  bouyer 		return error;
    566  1.1  bouyer 	delay(20000);
    567  1.1  bouyer 	if (enable) {
    568  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
    569  1.1  bouyer 		val |= SUNXI_TCON_GCTL_EN;
    570  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
    571  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON0_CTL_REG);
    572  1.1  bouyer 		val |= SUNXI_TCONx_CTL_EN;
    573  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, val);
    574  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON0_LVDS_IF_REG);
    575  1.1  bouyer 		val |= SUNXI_TCON0_LVDS_IF_EN;
    576  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON0_LVDS_IF_REG, val);
    577  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0);
    578  1.1  bouyer 	} else {
    579  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON0_IO_TRI_REG, 0xffffffff);
    580  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON0_LVDS_IF_REG);
    581  1.1  bouyer 		val &= ~SUNXI_TCON0_LVDS_IF_EN;
    582  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON0_LVDS_IF_REG, val);
    583  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON0_CTL_REG);
    584  1.1  bouyer 		val &= ~SUNXI_TCONx_CTL_EN;
    585  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON0_CTL_REG, val);
    586  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
    587  1.1  bouyer 		val &= ~SUNXI_TCON_GCTL_EN;
    588  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
    589  1.1  bouyer 	}
    590  1.1  bouyer #ifdef SUNXI_TCON_DEBUG
    591  1.1  bouyer 	sunxi_tcon_dump_regs(device_unit(sc->sc_dev));
    592  1.1  bouyer #endif
    593  1.1  bouyer 	return 0;
    594  1.1  bouyer }
    595  1.1  bouyer 
    596  1.1  bouyer static int
    597  1.1  bouyer sunxi_tcon1_enable(struct sunxi_tcon_softc *sc, bool enable)
    598  1.1  bouyer {
    599  1.1  bouyer 	uint32_t val;
    600  1.1  bouyer 
    601  1.1  bouyer 	KASSERT((sc->sc_output_type == OUTPUT_HDMI) ||
    602  1.1  bouyer 		    (sc->sc_output_type == OUTPUT_VGA));
    603  1.1  bouyer 
    604  1.1  bouyer 	fdt_endpoint_enable(sc->sc_in_ep, enable);
    605  1.1  bouyer 	delay(20000);
    606  1.1  bouyer 	if (enable) {
    607  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
    608  1.1  bouyer 		val |= SUNXI_TCON_GCTL_EN;
    609  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
    610  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON1_CTL_REG);
    611  1.1  bouyer 		val |= SUNXI_TCONx_CTL_EN;
    612  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
    613  1.1  bouyer 		if (sc->sc_output_type == OUTPUT_VGA) {
    614  1.1  bouyer 			TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0x0cffffff);
    615  1.1  bouyer 		} else
    616  1.1  bouyer 			TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0);
    617  1.1  bouyer 	} else {
    618  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_IO_TRI_REG, 0xffffffff);
    619  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON1_CTL_REG);
    620  1.1  bouyer 		val &= ~SUNXI_TCONx_CTL_EN;
    621  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
    622  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
    623  1.1  bouyer 		val &= ~SUNXI_TCON_GCTL_EN;
    624  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
    625  1.1  bouyer 	}
    626  1.1  bouyer 
    627  1.1  bouyer 	KASSERT(tcon_mux_inited);
    628  1.1  bouyer 	val = bus_space_read_4(sc->sc_bst, tcon_mux_bsh, 0);
    629  1.1  bouyer #ifdef SUNXI_TCON_DEBUG
    630  1.1  bouyer 	printf("sunxi_tcon1_enable(%d) %d val 0x%x", sc->sc_unit, enable, val);
    631  1.1  bouyer #endif
    632  1.1  bouyer 	val &= ~ SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC;
    633  1.1  bouyer 	switch(sc->sc_unit) {
    634  1.1  bouyer 	case 0:
    635  1.1  bouyer 		val |= __SHIFTIN(SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC_LCDC0_TCON1,
    636  1.1  bouyer 		    SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC);
    637  1.1  bouyer 		break;
    638  1.1  bouyer 	case 1:
    639  1.1  bouyer 		val |= __SHIFTIN(SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC_LCDC1_TCON1,
    640  1.1  bouyer 		    SUNXI_TCON_MUX_CTL_HDMI_OUTPUT_SRC);
    641  1.1  bouyer 		break;
    642  1.1  bouyer 	default:
    643  1.1  bouyer 		panic("tcon: invalid unid %d\n", sc->sc_unit);
    644  1.1  bouyer 	}
    645  1.1  bouyer #ifdef SUNXI_TCON_DEBUG
    646  1.1  bouyer 	printf(" -> 0x%x", val);
    647  1.1  bouyer #endif
    648  1.1  bouyer 	bus_space_write_4(sc->sc_bst, tcon_mux_bsh, 0, val);
    649  1.1  bouyer #ifdef SUNXI_TCON_DEBUG
    650  1.1  bouyer 	printf(": 0x%" PRIxBSH " 0x%" PRIxBSH " 0x%x 0x%x\n", sc->sc_bsh,
    651  1.1  bouyer 	    tcon_mux_bsh, bus_space_read_4(sc->sc_bst, tcon_mux_bsh, 0),
    652  1.1  bouyer 	    TCON_READ(sc, SUNXI_TCON_MUX_CTL_REG));
    653  1.1  bouyer #endif
    654  1.1  bouyer 	return 0;
    655  1.1  bouyer }
    656  1.1  bouyer 
    657  1.1  bouyer void
    658  1.1  bouyer sunxi_tcon1_set_videomode(device_t dev, const struct videomode *mode)
    659  1.1  bouyer {
    660  1.1  bouyer 	struct sunxi_tcon_softc *sc = device_private(dev);
    661  1.1  bouyer 	uint32_t val;
    662  1.1  bouyer 	int error;
    663  1.1  bouyer 
    664  1.1  bouyer 	KASSERT(device_is_a(dev, "sunxitcon"));
    665  1.1  bouyer 	sc = device_private(dev);
    666  1.1  bouyer 	KASSERT((sc->sc_output_type == OUTPUT_HDMI) ||
    667  1.1  bouyer 		    (sc->sc_output_type == OUTPUT_VGA));
    668  1.1  bouyer 
    669  1.1  bouyer 	sunxi_debe_set_videomode(fdt_endpoint_device(sc->sc_in_rep), mode);
    670  1.1  bouyer 	if (mode) {
    671  1.1  bouyer 		const u_int interlace_p = !!(mode->flags & VID_INTERLACE);
    672  1.1  bouyer 		const u_int phsync_p = !!(mode->flags & VID_PHSYNC);
    673  1.1  bouyer 		const u_int pvsync_p = !!(mode->flags & VID_PVSYNC);
    674  1.1  bouyer 		const u_int hspw = mode->hsync_end - mode->hsync_start;
    675  1.1  bouyer 		const u_int hbp = mode->htotal - mode->hsync_start;
    676  1.1  bouyer 		const u_int vspw = mode->vsync_end - mode->vsync_start;
    677  1.1  bouyer 		const u_int vbp = mode->vtotal - mode->vsync_start;
    678  1.1  bouyer 		const u_int vblank_len =
    679  1.1  bouyer 		    ((mode->vtotal << interlace_p) >> 1) - mode->vdisplay - 2;
    680  1.1  bouyer 		const u_int start_delay =
    681  1.1  bouyer 		    vblank_len >= 32 ? 30 : vblank_len - 2;
    682  1.1  bouyer 
    683  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON_GCTL_REG);
    684  1.1  bouyer 		val |= SUNXI_TCON_GCTL_IO_MAP_SEL;
    685  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON_GCTL_REG, val);
    686  1.1  bouyer 
    687  1.1  bouyer 		/* enable */
    688  1.1  bouyer 		val = SUNXI_TCONx_CTL_EN;
    689  1.1  bouyer 		if (interlace_p)
    690  1.1  bouyer 			val |= SUNXI_TCONx_CTL_INTERLACE_EN;
    691  1.1  bouyer 		val |= __SHIFTIN(start_delay, SUNXI_TCONx_CTL_START_DELAY);
    692  1.1  bouyer #ifdef SUNXI_TCON1_BLUEDATA
    693  1.1  bouyer 		val |= __SHIFTIN(SUNXI_TCONx_CTL_SRC_SEL_BLUEDATA,
    694  1.1  bouyer 				 SUNXI_TCONx_CTL_SRC_SEL);
    695  1.1  bouyer #else
    696  1.1  bouyer 		/*
    697  1.1  bouyer 		 * the DE selector selects the primary DEBE for this tcon:
    698  1.1  bouyer 		 * 0 selects debe0 for tcon0 and debe1 for tcon1
    699  1.1  bouyer 		 */
    700  1.1  bouyer 		val |= __SHIFTIN(SUNXI_TCONx_CTL_SRC_SEL_DE0,
    701  1.1  bouyer 				 SUNXI_TCONx_CTL_SRC_SEL);
    702  1.1  bouyer #endif
    703  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
    704  1.1  bouyer 
    705  1.1  bouyer 		/* Source width/height */
    706  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_BASIC0_REG,
    707  1.1  bouyer 		    ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
    708  1.1  bouyer 		/* Scaler width/height */
    709  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_BASIC1_REG,
    710  1.1  bouyer 		    ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
    711  1.1  bouyer 		/* Output width/height */
    712  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_BASIC2_REG,
    713  1.1  bouyer 		    ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
    714  1.1  bouyer 		/* Horizontal total + back porch */
    715  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_BASIC3_REG,
    716  1.1  bouyer 		    ((mode->htotal - 1) << 16) | (hbp - 1));
    717  1.1  bouyer 		/* Vertical total + back porch */
    718  1.1  bouyer 		u_int vtotal = mode->vtotal * 2;
    719  1.1  bouyer 		if (interlace_p) {
    720  1.1  bouyer 			u_int framerate =
    721  1.1  bouyer 			    DIVIDE(DIVIDE(mode->dot_clock * 1000, mode->htotal),
    722  1.1  bouyer 			    mode->vtotal);
    723  1.1  bouyer 			u_int clk = mode->htotal * (mode->vtotal * 2 + 1) *
    724  1.1  bouyer 			    framerate;
    725  1.1  bouyer 			if ((clk / 2) == mode->dot_clock * 1000)
    726  1.1  bouyer 				vtotal += 1;
    727  1.1  bouyer 		}
    728  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_BASIC4_REG,
    729  1.1  bouyer 		    (vtotal << 16) | (vbp - 1));
    730  1.1  bouyer 
    731  1.1  bouyer 		/* Sync */
    732  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_BASIC5_REG,
    733  1.1  bouyer 		    ((hspw - 1) << 16) | (vspw - 1));
    734  1.1  bouyer 		/* Polarity */
    735  1.1  bouyer 		val = SUNXI_TCON_IO_POL_IO2_INV;
    736  1.1  bouyer 		if (phsync_p)
    737  1.1  bouyer 			val |= SUNXI_TCON_IO_POL_PHSYNC;
    738  1.1  bouyer 		if (pvsync_p)
    739  1.1  bouyer 			val |= SUNXI_TCON_IO_POL_PVSYNC;
    740  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_IO_POL_REG, val);
    741  1.1  bouyer 
    742  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON_GINT1_REG,
    743  1.1  bouyer 		    __SHIFTIN(start_delay + 2, SUNXI_TCON_GINT1_TCON1_LINENO));
    744  1.1  bouyer 
    745  1.1  bouyer 		/* Setup LCDx CH1 PLL */
    746  1.1  bouyer 		error = clk_set_rate(sc->sc_clk_ch1, mode->dot_clock * 1000);
    747  1.1  bouyer 		if (error) {
    748  1.1  bouyer 			device_printf(sc->sc_dev,
    749  1.1  bouyer 			    ": failed to set ch1 clock to %d: %d\n",
    750  1.1  bouyer 			    mode->dot_clock, error);
    751  1.1  bouyer 		}
    752  1.1  bouyer 		error = clk_enable(sc->sc_clk_ch1);
    753  1.1  bouyer 		if (error) {
    754  1.1  bouyer 			device_printf(sc->sc_dev,
    755  1.1  bouyer 			    ": failed to enable ch1 clock: %d\n",
    756  1.1  bouyer 			    error);
    757  1.1  bouyer 		}
    758  1.1  bouyer 	} else {
    759  1.1  bouyer 		/* disable */
    760  1.1  bouyer 		val = TCON_READ(sc, SUNXI_TCON1_CTL_REG);
    761  1.1  bouyer 		val &= ~SUNXI_TCONx_CTL_EN;
    762  1.1  bouyer 		TCON_WRITE(sc, SUNXI_TCON1_CTL_REG, val);
    763  1.1  bouyer 		error = clk_disable(sc->sc_clk_ch1);
    764  1.1  bouyer 		if (error) {
    765  1.1  bouyer 			device_printf(sc->sc_dev,
    766  1.1  bouyer 			    ": failed to disable ch1 clock: %d\n",
    767  1.1  bouyer 			    error);
    768  1.1  bouyer 		}
    769  1.1  bouyer 	}
    770  1.1  bouyer }
    771  1.1  bouyer 
    772  1.1  bouyer #if defined(DDB) || defined(SUNXI_TCON_DEBUG)
    773  1.1  bouyer void
    774  1.1  bouyer sunxi_tcon_dump_regs(int u)
    775  1.1  bouyer {
    776  1.1  bouyer 	static const struct {
    777  1.1  bouyer 		const char *name;
    778  1.1  bouyer 		uint16_t reg;
    779  1.1  bouyer 	} regs[] = {
    780  1.1  bouyer 		{ "TCON0_BASIC0_REG", SUNXI_TCON0_BASIC0_REG },
    781  1.1  bouyer 		{ "TCON0_BASIC1_REG", SUNXI_TCON0_BASIC1_REG },
    782  1.1  bouyer 		{ "TCON0_BASIC2_REG", SUNXI_TCON0_BASIC2_REG },
    783  1.1  bouyer 		{ "TCON0_BASIC3_REG", SUNXI_TCON0_BASIC3_REG },
    784  1.1  bouyer 		{ "TCON0_CTL_REG", SUNXI_TCON0_CTL_REG },
    785  1.1  bouyer 		{ "TCON0_DCLK_REG", SUNXI_TCON0_DCLK_REG },
    786  1.1  bouyer 		{ "TCON0_IO_POL_REG", SUNXI_TCON0_IO_POL_REG },
    787  1.1  bouyer 		{ "TCON0_IO_TRI_REG", SUNXI_TCON0_IO_TRI_REG },
    788  1.1  bouyer 		{ "TCON0_LVDS_IF_REG", SUNXI_TCON0_LVDS_IF_REG },
    789  1.1  bouyer 		{ "TCON1_BASIC0_REG", SUNXI_TCON1_BASIC0_REG },
    790  1.1  bouyer 		{ "TCON1_BASIC1_REG", SUNXI_TCON1_BASIC1_REG },
    791  1.1  bouyer 		{ "TCON1_BASIC2_REG", SUNXI_TCON1_BASIC2_REG },
    792  1.1  bouyer 		{ "TCON1_BASIC3_REG", SUNXI_TCON1_BASIC3_REG },
    793  1.1  bouyer 		{ "TCON1_BASIC4_REG", SUNXI_TCON1_BASIC4_REG },
    794  1.1  bouyer 		{ "TCON1_BASIC5_REG", SUNXI_TCON1_BASIC5_REG },
    795  1.1  bouyer 		{ "TCON1_CTL_REG", SUNXI_TCON1_CTL_REG },
    796  1.1  bouyer 		{ "TCON1_IO_POL_REG", SUNXI_TCON1_IO_POL_REG },
    797  1.1  bouyer 		{ "TCON1_IO_TRI_REG", SUNXI_TCON1_IO_TRI_REG },
    798  1.1  bouyer 		{ "TCON_GCTL_REG", SUNXI_TCON_GCTL_REG },
    799  1.1  bouyer 		{ "TCON_GINT0_REG", SUNXI_TCON_GINT0_REG },
    800  1.1  bouyer 		{ "TCON_GINT1_REG", SUNXI_TCON_GINT1_REG },
    801  1.1  bouyer 		{ "TCON_MUX_CTL_REG", SUNXI_TCON_MUX_CTL_REG },
    802  1.1  bouyer 	};
    803  1.1  bouyer 	struct sunxi_tcon_softc *sc;
    804  1.1  bouyer 	device_t dev;
    805  1.1  bouyer 
    806  1.1  bouyer 	dev = device_find_by_driver_unit("sunxitcon", u);
    807  1.1  bouyer 	if (dev == NULL)
    808  1.1  bouyer 		return;
    809  1.1  bouyer 	sc = device_private(dev);
    810  1.1  bouyer 
    811  1.1  bouyer 	for (int i = 0; i < __arraycount(regs); i++) {
    812  1.1  bouyer 		printf("%s: 0x%08x\n", regs[i].name,
    813  1.1  bouyer 		    TCON_READ(sc, regs[i].reg));
    814  1.1  bouyer 	}
    815  1.1  bouyer }
    816  1.1  bouyer #endif
    817