Home | History | Annotate | Line # | Download | only in sunxi
sunxi_timer.c revision 1.2
      1  1.2  jmcneill /* $NetBSD: sunxi_timer.c,v 1.2 2017/08/25 21:52:01 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.2  jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_timer.c,v 1.2 2017/08/25 21:52:01 jmcneill Exp $");
     31  1.1  jmcneill 
     32  1.1  jmcneill #include <sys/param.h>
     33  1.1  jmcneill #include <sys/kernel.h>
     34  1.1  jmcneill #include <sys/bus.h>
     35  1.1  jmcneill #include <sys/device.h>
     36  1.1  jmcneill #include <sys/intr.h>
     37  1.1  jmcneill #include <sys/systm.h>
     38  1.1  jmcneill #include <sys/timetc.h>
     39  1.1  jmcneill 
     40  1.1  jmcneill #include <arm/locore.h>
     41  1.1  jmcneill 
     42  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     43  1.1  jmcneill 
     44  1.1  jmcneill #include <arm/fdt/arm_fdtvar.h>
     45  1.1  jmcneill 
     46  1.1  jmcneill #define	TMR_IRQ_EN_REG		0x00
     47  1.1  jmcneill #define	 TMR_IRQ_EN(n)		__BIT(n)
     48  1.1  jmcneill #define	TMR_IRQ_STAS_REG	0x04
     49  1.1  jmcneill #define	 TMR_IRQ_STAS_PEND(n)	__BIT(n)
     50  1.1  jmcneill #define	TMR0_CTRL_REG		0x10
     51  1.1  jmcneill #define	 TMR0_CTRL_MODE		__BIT(7)
     52  1.1  jmcneill #define	 TMR0_CTRL_CLK_PRESCALE	__BITS(6,4)
     53  1.1  jmcneill #define	 TMR0_CTRL_CLK_SRC	__BITS(3,2)
     54  1.1  jmcneill #define	  TMR0_CTRL_CLK_SRC_OSC24M	1
     55  1.1  jmcneill #define	  TMR0_CTRL_CLK_SRC_PLL6_6	2
     56  1.1  jmcneill #define	 TMR0_CTRL_RELOAD	__BIT(1)
     57  1.1  jmcneill #define	 TMR0_CTRL_EN		__BIT(0)
     58  1.1  jmcneill #define	TMR0_INTV_VALUE_REG	0x14
     59  1.1  jmcneill #define	TMR0_CURNT_VALUE_REG	0x18
     60  1.2  jmcneill #define	COUNTER64_CTRL_REG	0xa0
     61  1.2  jmcneill #define	 COUNTER64_CTRL_CLK_SRC_SEL	__BIT(2)
     62  1.2  jmcneill #define	 COUNTER64_CTRL_RLATCH_EN	__BIT(1)
     63  1.2  jmcneill #define	 COUNTER64_CTRL_CLR_EN		__BIT(0)
     64  1.2  jmcneill #define	COUNTER64_LOW_REG	0xa4
     65  1.2  jmcneill #define	COUNTER64_HI_REG	0xa8
     66  1.1  jmcneill 
     67  1.1  jmcneill static const char * const compatible[] = {
     68  1.1  jmcneill 	"allwinner,sun4i-a10-timer",
     69  1.1  jmcneill 	NULL
     70  1.1  jmcneill };
     71  1.1  jmcneill 
     72  1.1  jmcneill struct sunxi_timer_softc {
     73  1.1  jmcneill 	device_t sc_dev;
     74  1.1  jmcneill 	bus_space_tag_t sc_bst;
     75  1.1  jmcneill 	bus_space_handle_t sc_bsh;
     76  1.1  jmcneill 	int sc_phandle;
     77  1.1  jmcneill 	struct clk *sc_clk;
     78  1.1  jmcneill 
     79  1.1  jmcneill 	struct timecounter sc_tc;
     80  1.1  jmcneill };
     81  1.1  jmcneill 
     82  1.1  jmcneill #define TIMER_READ(sc, reg) \
     83  1.1  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
     84  1.1  jmcneill #define TIMER_WRITE(sc, reg, val) \
     85  1.1  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
     86  1.1  jmcneill 
     87  1.1  jmcneill static struct sunxi_timer_softc *timer_softc;
     88  1.1  jmcneill 
     89  1.1  jmcneill static int
     90  1.1  jmcneill sunxi_timer_intr(void *arg)
     91  1.1  jmcneill {
     92  1.1  jmcneill 	struct sunxi_timer_softc * const sc = timer_softc;
     93  1.1  jmcneill 	struct clockframe *frame = arg;
     94  1.1  jmcneill 	uint32_t stas;
     95  1.1  jmcneill 
     96  1.1  jmcneill 	stas = TIMER_READ(sc, TMR_IRQ_STAS_REG);
     97  1.1  jmcneill 	if (stas == 0)
     98  1.1  jmcneill 		return 0;
     99  1.1  jmcneill 	TIMER_WRITE(sc, TMR_IRQ_STAS_REG, stas);
    100  1.1  jmcneill 
    101  1.1  jmcneill 	if ((stas & TMR_IRQ_STAS_PEND(0)) != 0)
    102  1.1  jmcneill 		hardclock(frame);
    103  1.1  jmcneill 
    104  1.1  jmcneill 	return 1;
    105  1.1  jmcneill }
    106  1.1  jmcneill 
    107  1.1  jmcneill static void
    108  1.1  jmcneill sunxi_timer_cpu_initclocks(void)
    109  1.1  jmcneill {
    110  1.1  jmcneill 	struct sunxi_timer_softc * const sc = timer_softc;
    111  1.1  jmcneill 	char intrstr[128];
    112  1.1  jmcneill 	void *ih;
    113  1.1  jmcneill 
    114  1.1  jmcneill 	KASSERT(sc != NULL);
    115  1.1  jmcneill 
    116  1.1  jmcneill 	if (!fdtbus_intr_str(sc->sc_phandle, 0, intrstr, sizeof(intrstr)))
    117  1.1  jmcneill 		panic("%s: failed to decode interrupt", __func__);
    118  1.1  jmcneill 
    119  1.1  jmcneill 	ih = fdtbus_intr_establish(sc->sc_phandle, 0, IPL_CLOCK,
    120  1.1  jmcneill 	    FDT_INTR_MPSAFE, sunxi_timer_intr, NULL);
    121  1.1  jmcneill 	if (ih == NULL)
    122  1.1  jmcneill 		panic("%s: failed to establish timer interrupt", __func__);
    123  1.1  jmcneill 
    124  1.1  jmcneill 	aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
    125  1.1  jmcneill 
    126  1.1  jmcneill 	/* Enable Timer 0 IRQ */
    127  1.1  jmcneill 	const uint32_t irq_en = TIMER_READ(sc, TMR_IRQ_EN_REG);
    128  1.1  jmcneill 	TIMER_WRITE(sc, TMR_IRQ_EN_REG, irq_en | TMR_IRQ_EN(0));
    129  1.1  jmcneill }
    130  1.1  jmcneill 
    131  1.1  jmcneill static u_int
    132  1.1  jmcneill sunxi_timer_get_timecount(struct timecounter *tc)
    133  1.1  jmcneill {
    134  1.1  jmcneill 	struct sunxi_timer_softc * const sc = tc->tc_priv;
    135  1.2  jmcneill 	uint32_t val;
    136  1.1  jmcneill 
    137  1.2  jmcneill 	/* Enable read latch and wait for it to clear */
    138  1.2  jmcneill 	val = TIMER_READ(sc, COUNTER64_CTRL_REG);
    139  1.2  jmcneill 	val |= COUNTER64_CTRL_RLATCH_EN;
    140  1.2  jmcneill 	TIMER_WRITE(sc, COUNTER64_CTRL_REG, val);
    141  1.2  jmcneill 	do {
    142  1.2  jmcneill 		val = TIMER_READ(sc, COUNTER64_CTRL_REG);
    143  1.2  jmcneill 	} while (val & COUNTER64_CTRL_RLATCH_EN);
    144  1.2  jmcneill 
    145  1.2  jmcneill 	return TIMER_READ(sc, COUNTER64_LOW_REG);
    146  1.1  jmcneill }
    147  1.1  jmcneill 
    148  1.1  jmcneill static int
    149  1.1  jmcneill sunxi_timer_match(device_t parent, cfdata_t cf, void *aux)
    150  1.1  jmcneill {
    151  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    152  1.1  jmcneill 
    153  1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
    154  1.1  jmcneill }
    155  1.1  jmcneill 
    156  1.1  jmcneill static void
    157  1.1  jmcneill sunxi_timer_attach(device_t parent, device_t self, void *aux)
    158  1.1  jmcneill {
    159  1.1  jmcneill 	struct sunxi_timer_softc * const sc = device_private(self);
    160  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    161  1.1  jmcneill 	struct timecounter *tc = &sc->sc_tc;
    162  1.1  jmcneill 	const int phandle = faa->faa_phandle;
    163  1.1  jmcneill 	bus_addr_t addr;
    164  1.1  jmcneill 	bus_size_t size;
    165  1.2  jmcneill 	uint32_t val;
    166  1.1  jmcneill 
    167  1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    168  1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    169  1.1  jmcneill 		return;
    170  1.1  jmcneill 	}
    171  1.1  jmcneill 
    172  1.1  jmcneill 	if ((sc->sc_clk = fdtbus_clock_get_index(phandle, 0)) == NULL) {
    173  1.1  jmcneill 		aprint_error(": couldn't get clock\n");
    174  1.1  jmcneill 		return;
    175  1.1  jmcneill 	}
    176  1.1  jmcneill 
    177  1.1  jmcneill 	sc->sc_dev = self;
    178  1.1  jmcneill 	sc->sc_phandle = phandle;
    179  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    180  1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    181  1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    182  1.1  jmcneill 		return;
    183  1.1  jmcneill 	}
    184  1.1  jmcneill 
    185  1.1  jmcneill 	aprint_naive("\n");
    186  1.1  jmcneill 	aprint_normal(": Timer\n");
    187  1.1  jmcneill 
    188  1.1  jmcneill 	const u_int rate = clk_get_rate(sc->sc_clk);
    189  1.1  jmcneill 
    190  1.1  jmcneill 	/* Disable IRQs and all timers */
    191  1.1  jmcneill 	TIMER_WRITE(sc, TMR_IRQ_EN_REG, 0);
    192  1.1  jmcneill 	TIMER_WRITE(sc, TMR_IRQ_STAS_REG, TIMER_READ(sc, TMR_IRQ_STAS_REG));
    193  1.1  jmcneill 	/* Enable Timer 0 */
    194  1.1  jmcneill 	TIMER_WRITE(sc, TMR0_INTV_VALUE_REG, rate / hz);
    195  1.1  jmcneill 	TIMER_WRITE(sc, TMR0_CTRL_REG,
    196  1.1  jmcneill 	    __SHIFTIN(TMR0_CTRL_CLK_SRC_OSC24M, TMR0_CTRL_CLK_SRC) |
    197  1.1  jmcneill 	    TMR0_CTRL_RELOAD | TMR0_CTRL_EN);
    198  1.1  jmcneill 
    199  1.2  jmcneill 	/* Set 64-bit counter source to OSC24M */
    200  1.2  jmcneill 	val = TIMER_READ(sc, COUNTER64_CTRL_REG);
    201  1.2  jmcneill 	val &= ~COUNTER64_CTRL_CLK_SRC_SEL;
    202  1.2  jmcneill 	TIMER_WRITE(sc, COUNTER64_CTRL_REG, val);
    203  1.2  jmcneill 
    204  1.1  jmcneill 	/* Timecounter setup */
    205  1.1  jmcneill 	tc->tc_get_timecount = sunxi_timer_get_timecount;
    206  1.1  jmcneill 	tc->tc_counter_mask = ~0u,
    207  1.1  jmcneill 	tc->tc_frequency = clk_get_rate(sc->sc_clk);
    208  1.2  jmcneill 	tc->tc_name = "CNT64";
    209  1.2  jmcneill 	tc->tc_quality = arm_has_mpext_p ? -1 : 200;
    210  1.1  jmcneill 	tc->tc_priv = sc;
    211  1.1  jmcneill 	tc_init(tc);
    212  1.1  jmcneill 
    213  1.1  jmcneill 	/* Use this as the OS timer in UP configurations */
    214  1.1  jmcneill 	if (!arm_has_mpext_p) {
    215  1.1  jmcneill 		timer_softc = sc;
    216  1.1  jmcneill 		arm_fdt_timer_register(sunxi_timer_cpu_initclocks);
    217  1.1  jmcneill 	}
    218  1.1  jmcneill }
    219  1.1  jmcneill 
    220  1.1  jmcneill CFATTACH_DECL_NEW(sunxi_timer, sizeof(struct sunxi_timer_softc),
    221  1.1  jmcneill 	sunxi_timer_match, sunxi_timer_attach, NULL, NULL);
    222