sunxi_timer.c revision 1.3 1 1.3 jmcneill /* $NetBSD: sunxi_timer.c,v 1.3 2017/12/16 20:04:38 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: sunxi_timer.c,v 1.3 2017/12/16 20:04:38 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/kernel.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill #include <sys/timetc.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/locore.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/fdt/fdtvar.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <arm/fdt/arm_fdtvar.h>
45 1.1 jmcneill
46 1.3 jmcneill /* Timer 0 registers */
47 1.1 jmcneill #define TMR_IRQ_EN_REG 0x00
48 1.1 jmcneill #define TMR_IRQ_EN(n) __BIT(n)
49 1.1 jmcneill #define TMR_IRQ_STAS_REG 0x04
50 1.1 jmcneill #define TMR_IRQ_STAS_PEND(n) __BIT(n)
51 1.1 jmcneill #define TMR0_CTRL_REG 0x10
52 1.1 jmcneill #define TMR0_CTRL_MODE __BIT(7)
53 1.1 jmcneill #define TMR0_CTRL_CLK_PRESCALE __BITS(6,4)
54 1.1 jmcneill #define TMR0_CTRL_CLK_SRC __BITS(3,2)
55 1.1 jmcneill #define TMR0_CTRL_CLK_SRC_OSC24M 1
56 1.1 jmcneill #define TMR0_CTRL_CLK_SRC_PLL6_6 2
57 1.1 jmcneill #define TMR0_CTRL_RELOAD __BIT(1)
58 1.1 jmcneill #define TMR0_CTRL_EN __BIT(0)
59 1.1 jmcneill #define TMR0_INTV_VALUE_REG 0x14
60 1.1 jmcneill #define TMR0_CURNT_VALUE_REG 0x18
61 1.3 jmcneill
62 1.3 jmcneill /* Timer 1 is used for delay() */
63 1.3 jmcneill
64 1.3 jmcneill /* Timer 2 registers */
65 1.3 jmcneill #define TMR2_CTRL_REG 0x30
66 1.3 jmcneill #define TMR2_CTRL_MODE __BIT(7)
67 1.3 jmcneill #define TMR2_CTRL_CLK_SRC __BITS(3,2)
68 1.3 jmcneill #define TMR2_CTRL_CLK_SRC_OSC24M 1
69 1.3 jmcneill #define TMR2_CTRL_RELOAD __BIT(1)
70 1.3 jmcneill #define TMR2_CTRL_EN __BIT(0)
71 1.3 jmcneill #define TMR2_INTV_VALUE_REG 0x34
72 1.3 jmcneill #define TMR2_CURNT_VALUE_REG 0x38
73 1.1 jmcneill
74 1.1 jmcneill static const char * const compatible[] = {
75 1.1 jmcneill "allwinner,sun4i-a10-timer",
76 1.1 jmcneill NULL
77 1.1 jmcneill };
78 1.1 jmcneill
79 1.1 jmcneill struct sunxi_timer_softc {
80 1.1 jmcneill device_t sc_dev;
81 1.1 jmcneill bus_space_tag_t sc_bst;
82 1.1 jmcneill bus_space_handle_t sc_bsh;
83 1.1 jmcneill int sc_phandle;
84 1.1 jmcneill struct clk *sc_clk;
85 1.1 jmcneill
86 1.1 jmcneill struct timecounter sc_tc;
87 1.1 jmcneill };
88 1.1 jmcneill
89 1.1 jmcneill #define TIMER_READ(sc, reg) \
90 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
91 1.1 jmcneill #define TIMER_WRITE(sc, reg, val) \
92 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
93 1.1 jmcneill
94 1.1 jmcneill static struct sunxi_timer_softc *timer_softc;
95 1.1 jmcneill
96 1.1 jmcneill static int
97 1.1 jmcneill sunxi_timer_intr(void *arg)
98 1.1 jmcneill {
99 1.1 jmcneill struct sunxi_timer_softc * const sc = timer_softc;
100 1.1 jmcneill struct clockframe *frame = arg;
101 1.1 jmcneill uint32_t stas;
102 1.1 jmcneill
103 1.1 jmcneill stas = TIMER_READ(sc, TMR_IRQ_STAS_REG);
104 1.1 jmcneill if (stas == 0)
105 1.1 jmcneill return 0;
106 1.1 jmcneill TIMER_WRITE(sc, TMR_IRQ_STAS_REG, stas);
107 1.1 jmcneill
108 1.1 jmcneill if ((stas & TMR_IRQ_STAS_PEND(0)) != 0)
109 1.1 jmcneill hardclock(frame);
110 1.1 jmcneill
111 1.1 jmcneill return 1;
112 1.1 jmcneill }
113 1.1 jmcneill
114 1.1 jmcneill static void
115 1.1 jmcneill sunxi_timer_cpu_initclocks(void)
116 1.1 jmcneill {
117 1.1 jmcneill struct sunxi_timer_softc * const sc = timer_softc;
118 1.1 jmcneill char intrstr[128];
119 1.1 jmcneill void *ih;
120 1.1 jmcneill
121 1.1 jmcneill KASSERT(sc != NULL);
122 1.1 jmcneill
123 1.1 jmcneill if (!fdtbus_intr_str(sc->sc_phandle, 0, intrstr, sizeof(intrstr)))
124 1.1 jmcneill panic("%s: failed to decode interrupt", __func__);
125 1.1 jmcneill
126 1.1 jmcneill ih = fdtbus_intr_establish(sc->sc_phandle, 0, IPL_CLOCK,
127 1.1 jmcneill FDT_INTR_MPSAFE, sunxi_timer_intr, NULL);
128 1.1 jmcneill if (ih == NULL)
129 1.1 jmcneill panic("%s: failed to establish timer interrupt", __func__);
130 1.1 jmcneill
131 1.1 jmcneill aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
132 1.1 jmcneill
133 1.1 jmcneill /* Enable Timer 0 IRQ */
134 1.1 jmcneill const uint32_t irq_en = TIMER_READ(sc, TMR_IRQ_EN_REG);
135 1.1 jmcneill TIMER_WRITE(sc, TMR_IRQ_EN_REG, irq_en | TMR_IRQ_EN(0));
136 1.1 jmcneill }
137 1.1 jmcneill
138 1.1 jmcneill static u_int
139 1.1 jmcneill sunxi_timer_get_timecount(struct timecounter *tc)
140 1.1 jmcneill {
141 1.1 jmcneill struct sunxi_timer_softc * const sc = tc->tc_priv;
142 1.1 jmcneill
143 1.3 jmcneill /* Timer current value is a 32-bit down counter. */
144 1.3 jmcneill return ~TIMER_READ(sc, TMR2_CURNT_VALUE_REG);
145 1.1 jmcneill }
146 1.1 jmcneill
147 1.1 jmcneill static int
148 1.1 jmcneill sunxi_timer_match(device_t parent, cfdata_t cf, void *aux)
149 1.1 jmcneill {
150 1.1 jmcneill struct fdt_attach_args * const faa = aux;
151 1.1 jmcneill
152 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
153 1.1 jmcneill }
154 1.1 jmcneill
155 1.1 jmcneill static void
156 1.1 jmcneill sunxi_timer_attach(device_t parent, device_t self, void *aux)
157 1.1 jmcneill {
158 1.1 jmcneill struct sunxi_timer_softc * const sc = device_private(self);
159 1.1 jmcneill struct fdt_attach_args * const faa = aux;
160 1.1 jmcneill struct timecounter *tc = &sc->sc_tc;
161 1.1 jmcneill const int phandle = faa->faa_phandle;
162 1.1 jmcneill bus_addr_t addr;
163 1.1 jmcneill bus_size_t size;
164 1.1 jmcneill
165 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
166 1.1 jmcneill aprint_error(": couldn't get registers\n");
167 1.1 jmcneill return;
168 1.1 jmcneill }
169 1.1 jmcneill
170 1.1 jmcneill if ((sc->sc_clk = fdtbus_clock_get_index(phandle, 0)) == NULL) {
171 1.1 jmcneill aprint_error(": couldn't get clock\n");
172 1.1 jmcneill return;
173 1.1 jmcneill }
174 1.1 jmcneill
175 1.1 jmcneill sc->sc_dev = self;
176 1.1 jmcneill sc->sc_phandle = phandle;
177 1.1 jmcneill sc->sc_bst = faa->faa_bst;
178 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
179 1.1 jmcneill aprint_error(": couldn't map registers\n");
180 1.1 jmcneill return;
181 1.1 jmcneill }
182 1.1 jmcneill
183 1.1 jmcneill aprint_naive("\n");
184 1.1 jmcneill aprint_normal(": Timer\n");
185 1.1 jmcneill
186 1.1 jmcneill const u_int rate = clk_get_rate(sc->sc_clk);
187 1.1 jmcneill
188 1.1 jmcneill /* Disable IRQs and all timers */
189 1.1 jmcneill TIMER_WRITE(sc, TMR_IRQ_EN_REG, 0);
190 1.1 jmcneill TIMER_WRITE(sc, TMR_IRQ_STAS_REG, TIMER_READ(sc, TMR_IRQ_STAS_REG));
191 1.3 jmcneill /* Enable Timer 0 (hardclock) */
192 1.1 jmcneill TIMER_WRITE(sc, TMR0_INTV_VALUE_REG, rate / hz);
193 1.1 jmcneill TIMER_WRITE(sc, TMR0_CTRL_REG,
194 1.1 jmcneill __SHIFTIN(TMR0_CTRL_CLK_SRC_OSC24M, TMR0_CTRL_CLK_SRC) |
195 1.1 jmcneill TMR0_CTRL_RELOAD | TMR0_CTRL_EN);
196 1.3 jmcneill /* Enable Timer 2 (timecounter) */
197 1.3 jmcneill TIMER_WRITE(sc, TMR2_INTV_VALUE_REG, ~0u);
198 1.3 jmcneill TIMER_WRITE(sc, TMR2_CTRL_REG,
199 1.3 jmcneill __SHIFTIN(TMR2_CTRL_CLK_SRC_OSC24M, TMR2_CTRL_CLK_SRC) |
200 1.3 jmcneill TMR2_CTRL_RELOAD | TMR2_CTRL_EN);
201 1.2 jmcneill
202 1.1 jmcneill /* Timecounter setup */
203 1.1 jmcneill tc->tc_get_timecount = sunxi_timer_get_timecount;
204 1.1 jmcneill tc->tc_counter_mask = ~0u,
205 1.1 jmcneill tc->tc_frequency = clk_get_rate(sc->sc_clk);
206 1.3 jmcneill tc->tc_name = "Timer 2";
207 1.3 jmcneill tc->tc_quality = 200;
208 1.1 jmcneill tc->tc_priv = sc;
209 1.1 jmcneill tc_init(tc);
210 1.1 jmcneill
211 1.1 jmcneill /* Use this as the OS timer in UP configurations */
212 1.1 jmcneill if (!arm_has_mpext_p) {
213 1.1 jmcneill timer_softc = sc;
214 1.1 jmcneill arm_fdt_timer_register(sunxi_timer_cpu_initclocks);
215 1.1 jmcneill }
216 1.1 jmcneill }
217 1.1 jmcneill
218 1.1 jmcneill CFATTACH_DECL_NEW(sunxi_timer, sizeof(struct sunxi_timer_softc),
219 1.1 jmcneill sunxi_timer_match, sunxi_timer_attach, NULL, NULL);
220