am3_prcm.c revision 1.13.2.1       1  1.13.2.1   thorpej /* $NetBSD: am3_prcm.c,v 1.13.2.1 2021/04/03 22:28:19 thorpej Exp $ */
      2       1.1  jmcneill 
      3       1.1  jmcneill /*-
      4       1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5       1.1  jmcneill  * All rights reserved.
      6       1.1  jmcneill  *
      7       1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8       1.1  jmcneill  * modification, are permitted provided that the following conditions
      9       1.1  jmcneill  * are met:
     10       1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12       1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15       1.1  jmcneill  *
     16       1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17       1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18       1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19       1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20       1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21       1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22       1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23       1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24       1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  jmcneill  * SUCH DAMAGE.
     27       1.1  jmcneill  */
     28       1.1  jmcneill 
     29       1.1  jmcneill #include <sys/cdefs.h>
     30       1.1  jmcneill 
     31  1.13.2.1   thorpej __KERNEL_RCSID(1, "$NetBSD: am3_prcm.c,v 1.13.2.1 2021/04/03 22:28:19 thorpej Exp $");
     32       1.1  jmcneill 
     33       1.1  jmcneill #include <sys/param.h>
     34       1.1  jmcneill #include <sys/bus.h>
     35       1.1  jmcneill #include <sys/device.h>
     36       1.1  jmcneill #include <sys/systm.h>
     37       1.1  jmcneill 
     38       1.1  jmcneill #include <dev/fdt/fdtvar.h>
     39       1.1  jmcneill 
     40       1.1  jmcneill #define	TI_PRCM_PRIVATE
     41       1.1  jmcneill #include <arm/ti/ti_prcm.h>
     42       1.1  jmcneill 
     43       1.1  jmcneill #define	AM3_PRCM_CM_PER		0x0000
     44       1.1  jmcneill #define	AM3_PRCM_CM_WKUP	0x0400
     45       1.1  jmcneill #define	AM3_PRCM_CM_DPLL	0x0500
     46       1.1  jmcneill #define	AM3_PRCM_CM_MPU		0x0600
     47       1.1  jmcneill #define	AM3_PRCM_CM_DEVICE	0x0700
     48       1.1  jmcneill #define	AM3_PRCM_CM_RTC		0x0800
     49       1.1  jmcneill #define	AM3_PRCM_CM_GFX		0x0900
     50       1.1  jmcneill #define	AM3_PRCM_CM_CEFUSE	0x0a00
     51       1.1  jmcneill 
     52       1.1  jmcneill #define	AM3_PRCM_CLKCTRL_MODULEMODE		__BITS(1,0)
     53       1.1  jmcneill #define	AM3_PRCM_CLKCTRL_MODULEMODE_ENABLE	0x2
     54       1.1  jmcneill 
     55       1.9  jmcneill #define	AM3_PRCM_CM_IDLEST_DPLL_DISP	(AM3_PRCM_CM_WKUP + 0x48)
     56       1.9  jmcneill #define	 AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS	__BIT(8)
     57       1.9  jmcneill #define	 AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK	__BIT(0)
     58       1.9  jmcneill #define	AM3_PRCM_CM_CLKSEL_DPLL_DISP	(AM3_PRCM_CM_WKUP + 0x54)
     59       1.9  jmcneill #define	 AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_MULT		__BITS(18,8)
     60       1.9  jmcneill #define	 AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_DIV		__BITS(6,0)
     61       1.9  jmcneill #define	AM3_PRCM_CM_CLKMODE_DPLL_DISP	(AM3_PRCM_CM_WKUP + 0x98)
     62       1.9  jmcneill #define	 AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN		__BITS(2,0)
     63       1.9  jmcneill #define	  AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_MN_BYPASS	4
     64       1.9  jmcneill #define	  AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_LOCK		7
     65       1.9  jmcneill 
     66      1.10  jmcneill #define	DPLL_DISP_RATE				297000000
     67      1.10  jmcneill 
     68      1.13  jmcneill struct am3_prcm_softc {
     69      1.13  jmcneill 	struct ti_prcm_softc	sc_prcm;	/* must be first */
     70      1.13  jmcneill 	bus_addr_t		sc_regbase;
     71      1.13  jmcneill };
     72      1.13  jmcneill 
     73       1.1  jmcneill static int am3_prcm_match(device_t, cfdata_t, void *);
     74       1.1  jmcneill static void am3_prcm_attach(device_t, device_t, void *);
     75       1.1  jmcneill 
     76       1.1  jmcneill static int
     77       1.1  jmcneill am3_prcm_hwmod_enable(struct ti_prcm_softc *sc, struct ti_prcm_clk *tc, int enable)
     78       1.1  jmcneill {
     79       1.1  jmcneill 	uint32_t val;
     80       1.1  jmcneill 
     81       1.1  jmcneill 	val = PRCM_READ(sc, tc->u.hwmod.reg);
     82       1.1  jmcneill 	val &= ~AM3_PRCM_CLKCTRL_MODULEMODE;
     83       1.1  jmcneill 	if (enable)
     84       1.1  jmcneill 		val |= __SHIFTIN(AM3_PRCM_CLKCTRL_MODULEMODE_ENABLE,
     85       1.1  jmcneill 				 AM3_PRCM_CLKCTRL_MODULEMODE);
     86       1.1  jmcneill 	PRCM_WRITE(sc, tc->u.hwmod.reg, val);
     87       1.1  jmcneill 
     88       1.1  jmcneill 	return 0;
     89       1.1  jmcneill }
     90       1.1  jmcneill 
     91       1.9  jmcneill static int
     92       1.9  jmcneill am3_prcm_hwmod_enable_display(struct ti_prcm_softc *sc, struct ti_prcm_clk *tc, int enable)
     93       1.9  jmcneill {
     94       1.9  jmcneill 	uint32_t val;
     95       1.9  jmcneill 	int retry;
     96       1.9  jmcneill 
     97       1.9  jmcneill 	if (enable) {
     98       1.9  jmcneill 		/* Put the DPLL in MN bypass mode */
     99       1.9  jmcneill 		PRCM_WRITE(sc, AM3_PRCM_CM_CLKMODE_DPLL_DISP,
    100       1.9  jmcneill 		    __SHIFTIN(AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_MN_BYPASS,
    101       1.9  jmcneill 			      AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN));
    102       1.9  jmcneill 		for (retry = 10000; retry > 0; retry--) {
    103       1.9  jmcneill 			val = PRCM_READ(sc, AM3_PRCM_CM_IDLEST_DPLL_DISP);
    104       1.9  jmcneill 			if ((val & AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS) != 0)
    105       1.9  jmcneill 				break;
    106       1.9  jmcneill 			delay(10);
    107       1.9  jmcneill 		}
    108       1.9  jmcneill 
    109      1.10  jmcneill 		/* Set DPLL frequency to DPLL_DISP_RATE (297 MHz) */
    110      1.10  jmcneill 		val = __SHIFTIN(DPLL_DISP_RATE / 1000000, AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_MULT);
    111       1.9  jmcneill 		val |= __SHIFTIN(24 - 1, AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_DIV);
    112       1.9  jmcneill 		PRCM_WRITE(sc, AM3_PRCM_CM_CLKSEL_DPLL_DISP, val);
    113       1.9  jmcneill 
    114       1.9  jmcneill 		/* Disable MN bypass mode */
    115       1.9  jmcneill 		PRCM_WRITE(sc, AM3_PRCM_CM_CLKMODE_DPLL_DISP,
    116       1.9  jmcneill 		    __SHIFTIN(AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_LOCK,
    117       1.9  jmcneill 			      AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN));
    118       1.9  jmcneill 		for (retry = 10000; retry > 0; retry--) {
    119       1.9  jmcneill 			val = PRCM_READ(sc, AM3_PRCM_CM_IDLEST_DPLL_DISP);
    120       1.9  jmcneill 			if ((val & AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK) != 0)
    121       1.9  jmcneill 				break;
    122       1.9  jmcneill 			delay(10);
    123       1.9  jmcneill 		}
    124       1.9  jmcneill 	}
    125       1.9  jmcneill 
    126       1.9  jmcneill 	return am3_prcm_hwmod_enable(sc, tc, enable);
    127       1.9  jmcneill }
    128       1.9  jmcneill 
    129       1.1  jmcneill #define	AM3_PRCM_HWMOD_PER(_name, _reg, _parent)	\
    130       1.1  jmcneill 	TI_PRCM_HWMOD((_name), AM3_PRCM_CM_PER + (_reg), (_parent), am3_prcm_hwmod_enable)
    131       1.9  jmcneill #define	AM3_PRCM_HWMOD_PER_DISP(_name, _reg, _parent)	\
    132       1.9  jmcneill 	TI_PRCM_HWMOD((_name), AM3_PRCM_CM_PER + (_reg), (_parent), am3_prcm_hwmod_enable_display)
    133       1.1  jmcneill #define	AM3_PRCM_HWMOD_WKUP(_name, _reg, _parent)	\
    134       1.1  jmcneill 	TI_PRCM_HWMOD((_name), AM3_PRCM_CM_WKUP + (_reg), (_parent), am3_prcm_hwmod_enable)
    135       1.1  jmcneill 
    136  1.13.2.1   thorpej static const struct device_compatible_entry compat_data[] = {
    137  1.13.2.1   thorpej 	{ .compat = "ti,am3-prcm" },
    138  1.13.2.1   thorpej 	DEVICE_COMPAT_EOL
    139       1.1  jmcneill };
    140       1.1  jmcneill 
    141  1.13.2.1   thorpej static const struct device_compatible_entry cm_compat_data[] = {
    142  1.13.2.1   thorpej 	{ .compat = "ti,omap4-cm" },
    143  1.13.2.1   thorpej 	DEVICE_COMPAT_EOL
    144      1.13  jmcneill };
    145      1.13  jmcneill 
    146  1.13.2.1   thorpej static const struct device_compatible_entry clkctrl_compat_data[] = {
    147  1.13.2.1   thorpej 	{ .compat = "ti,clkctrl" },
    148  1.13.2.1   thorpej 	DEVICE_COMPAT_EOL
    149      1.13  jmcneill };
    150      1.13  jmcneill 
    151      1.13  jmcneill CFATTACH_DECL_NEW(am3_prcm, sizeof(struct am3_prcm_softc),
    152       1.1  jmcneill 	am3_prcm_match, am3_prcm_attach, NULL, NULL);
    153       1.1  jmcneill 
    154       1.1  jmcneill static struct ti_prcm_clk am3_prcm_clks[] = {
    155       1.1  jmcneill 	/* XXX until we get a proper clock tree */
    156       1.1  jmcneill 	TI_PRCM_FIXED("FIXED_32K", 32768),
    157       1.8  jmcneill 	TI_PRCM_FIXED("FIXED_24MHZ", 24000000),
    158       1.1  jmcneill 	TI_PRCM_FIXED("FIXED_48MHZ", 48000000),
    159       1.1  jmcneill 	TI_PRCM_FIXED("FIXED_96MHZ", 96000000),
    160      1.10  jmcneill 	TI_PRCM_FIXED("DISPLAY_CLK", DPLL_DISP_RATE),
    161       1.1  jmcneill 	TI_PRCM_FIXED_FACTOR("PERIPH_CLK", 1, 1, "FIXED_48MHZ"),
    162       1.1  jmcneill 	TI_PRCM_FIXED_FACTOR("MMC_CLK", 1, 1, "FIXED_96MHZ"),
    163       1.1  jmcneill 
    164      1.13  jmcneill 	AM3_PRCM_HWMOD_WKUP("uart0", 0xb4, "PERIPH_CLK"),
    165       1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart1", 0x6c, "PERIPH_CLK"),
    166       1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart2", 0x70, "PERIPH_CLK"),
    167       1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart3", 0x74, "PERIPH_CLK"),
    168       1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart4", 0x78, "PERIPH_CLK"),
    169       1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart5", 0x38, "PERIPH_CLK"),
    170       1.1  jmcneill 
    171       1.4  jmcneill 	AM3_PRCM_HWMOD_WKUP("i2c1", 0xb8, "PERIPH_CLK"),
    172       1.4  jmcneill 	AM3_PRCM_HWMOD_PER("i2c2", 0x48, "PERIPH_CLK"),
    173       1.4  jmcneill 	AM3_PRCM_HWMOD_PER("i2c3", 0x44, "PERIPH_CLK"),
    174       1.4  jmcneill 
    175       1.6  jmcneill 	AM3_PRCM_HWMOD_WKUP("gpio1", 0x8, "PERIPH_CLK"),
    176       1.6  jmcneill 	AM3_PRCM_HWMOD_PER("gpio2", 0xac, "PERIPH_CLK"),
    177       1.6  jmcneill 	AM3_PRCM_HWMOD_PER("gpio3", 0xb0, "PERIPH_CLK"),
    178       1.6  jmcneill 	AM3_PRCM_HWMOD_PER("gpio4", 0xb4, "PERIPH_CLK"),
    179       1.6  jmcneill 
    180      1.11  jmcneill 	AM3_PRCM_HWMOD_WKUP("timer1", 0x10, "FIXED_32K"),
    181       1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer2", 0x80, "FIXED_24MHZ"),
    182       1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer3", 0x84, "FIXED_24MHZ"),
    183       1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer4", 0x88, "FIXED_24MHZ"),
    184       1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer5", 0xec, "FIXED_24MHZ"),
    185       1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer6", 0xf0, "FIXED_24MHZ"),
    186       1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer7", 0x7c, "FIXED_24MHZ"),
    187       1.1  jmcneill 
    188      1.12  jmcneill 	AM3_PRCM_HWMOD_WKUP("wd_timer2", 0xd4, "FIXED_32K"),
    189      1.12  jmcneill 
    190      1.11  jmcneill 	AM3_PRCM_HWMOD_PER("mmc1", 0x3c, "MMC_CLK"),
    191      1.11  jmcneill 	AM3_PRCM_HWMOD_PER("mmc2", 0xf4, "MMC_CLK"),
    192      1.11  jmcneill 	AM3_PRCM_HWMOD_PER("mmc3", 0xf8, "MMC_CLK"),
    193       1.2  jmcneill 
    194       1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tpcc", 0xbc, "PERIPH_CLK"),
    195       1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tptc0", 0x24, "PERIPH_CLK"),
    196       1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tptc1", 0xfc, "PERIPH_CLK"),
    197       1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tptc2", 0x100, "PERIPH_CLK"),
    198       1.3  jmcneill 
    199       1.3  jmcneill 	AM3_PRCM_HWMOD_PER("usb_otg_hs", 0x1c, "PERIPH_CLK"),
    200       1.7  jmcneill 
    201       1.7  jmcneill 	AM3_PRCM_HWMOD_PER("rng", 0x90, "PERIPH_CLK"),
    202       1.9  jmcneill 
    203       1.9  jmcneill 	AM3_PRCM_HWMOD_PER_DISP("lcdc", 0x18, "DISPLAY_CLK"),
    204       1.1  jmcneill };
    205       1.1  jmcneill 
    206      1.13  jmcneill static struct clk *
    207      1.13  jmcneill am3_prcm_clock_decode(device_t dev, int cc_phandle, const void *data, size_t len)
    208      1.13  jmcneill {
    209      1.13  jmcneill 	struct am3_prcm_softc * const sc = device_private(dev);
    210      1.13  jmcneill 	const u_int *cells = data;
    211      1.13  jmcneill 	bus_addr_t regbase;
    212      1.13  jmcneill 	u_int n;
    213      1.13  jmcneill 
    214      1.13  jmcneill 	if (len != 8)
    215      1.13  jmcneill 		return NULL;
    216      1.13  jmcneill 
    217      1.13  jmcneill 	bus_size_t regoff = be32toh(cells[0]);
    218      1.13  jmcneill 	const u_int clock_index = be32toh(cells[1]);
    219      1.13  jmcneill 
    220      1.13  jmcneill 	/* XXX not sure how to handle this yet */
    221      1.13  jmcneill 	if (clock_index != 0)
    222      1.13  jmcneill 		return NULL;
    223      1.13  jmcneill 
    224      1.13  jmcneill 	/*
    225      1.13  jmcneill 	 * Register offset in specifier is relative to base address of the
    226      1.13  jmcneill 	 * clock node. Translate this to an address relative to the start
    227      1.13  jmcneill 	 * of PRCM space.
    228      1.13  jmcneill 	 */
    229      1.13  jmcneill 	if (fdtbus_get_reg(cc_phandle, 0, ®base, NULL) != 0)
    230      1.13  jmcneill 		return NULL;
    231      1.13  jmcneill 	regoff += (regbase - sc->sc_regbase);
    232      1.13  jmcneill 
    233      1.13  jmcneill 	/*
    234      1.13  jmcneill 	 * Look for a matching hwmod.
    235      1.13  jmcneill 	 */
    236      1.13  jmcneill 	for (n = 0; n < sc->sc_prcm.sc_nclks; n++) {
    237      1.13  jmcneill 		struct ti_prcm_clk *tclk = &sc->sc_prcm.sc_clks[n];
    238      1.13  jmcneill 		if (tclk->type != TI_PRCM_HWMOD)
    239      1.13  jmcneill 			continue;
    240      1.13  jmcneill 
    241      1.13  jmcneill 		if (tclk->u.hwmod.reg == regoff)
    242      1.13  jmcneill 			return &tclk->base;
    243      1.13  jmcneill 	}
    244      1.13  jmcneill 
    245      1.13  jmcneill 	/* Not found */
    246      1.13  jmcneill 	return NULL;
    247      1.13  jmcneill }
    248      1.13  jmcneill 
    249      1.13  jmcneill static const struct fdtbus_clock_controller_func am3_prcm_clock_fdt_funcs = {
    250      1.13  jmcneill 	.decode = am3_prcm_clock_decode
    251      1.13  jmcneill };
    252      1.13  jmcneill 
    253       1.1  jmcneill static int
    254       1.1  jmcneill am3_prcm_match(device_t parent, cfdata_t cf, void *aux)
    255       1.1  jmcneill {
    256       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    257       1.1  jmcneill 
    258  1.13.2.1   thorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
    259       1.1  jmcneill }
    260       1.1  jmcneill 
    261       1.1  jmcneill static void
    262       1.1  jmcneill am3_prcm_attach(device_t parent, device_t self, void *aux)
    263       1.1  jmcneill {
    264      1.13  jmcneill 	struct am3_prcm_softc * const sc = device_private(self);
    265       1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    266      1.13  jmcneill 	const int phandle = faa->faa_phandle;
    267      1.13  jmcneill 	int clocks, child, cm_child;
    268       1.1  jmcneill 
    269      1.13  jmcneill 	if (fdtbus_get_reg(phandle, 0, &sc->sc_regbase, NULL) != 0) {
    270      1.13  jmcneill 		aprint_error(": couldn't get registers\n");
    271      1.13  jmcneill 		return;
    272      1.13  jmcneill 	}
    273       1.1  jmcneill 
    274      1.13  jmcneill 	sc->sc_prcm.sc_dev = self;
    275      1.13  jmcneill 	sc->sc_prcm.sc_phandle = phandle;
    276      1.13  jmcneill 	sc->sc_prcm.sc_bst = faa->faa_bst;
    277      1.13  jmcneill 	sc->sc_prcm.sc_clks = am3_prcm_clks;
    278      1.13  jmcneill 	sc->sc_prcm.sc_nclks = __arraycount(am3_prcm_clks);
    279       1.1  jmcneill 
    280      1.13  jmcneill 	if (ti_prcm_attach(&sc->sc_prcm) != 0)
    281       1.1  jmcneill 		return;
    282       1.1  jmcneill 
    283       1.1  jmcneill 	aprint_naive("\n");
    284       1.1  jmcneill 	aprint_normal(": AM3xxx PRCM\n");
    285       1.5  jmcneill 
    286      1.13  jmcneill 	for (child = OF_child(phandle); child; child = OF_peer(child)) {
    287  1.13.2.1   thorpej 		if (of_compatible_match(child, cm_compat_data) == 0)
    288      1.13  jmcneill 			continue;
    289      1.13  jmcneill 
    290  1.13.2.1   thorpej 		for (cm_child =	OF_child(child); cm_child;
    291  1.13.2.1   thorpej 		     cm_child = OF_peer(cm_child)) {
    292  1.13.2.1   thorpej 			if (of_compatible_match(cm_child,
    293  1.13.2.1   thorpej 						 clkctrl_compat_data) == 0)
    294      1.13  jmcneill 				continue;
    295      1.13  jmcneill 
    296      1.13  jmcneill 			aprint_debug_dev(self, "clkctrl: %s\n", fdtbus_get_string(cm_child, "name"));
    297      1.13  jmcneill 			fdtbus_register_clock_controller(self, cm_child,
    298      1.13  jmcneill 			    &am3_prcm_clock_fdt_funcs);
    299      1.13  jmcneill 		}
    300      1.13  jmcneill 	}
    301      1.13  jmcneill 
    302      1.13  jmcneill 	clocks = of_find_firstchild_byname(phandle, "clocks");
    303       1.5  jmcneill 	if (clocks > 0)
    304       1.5  jmcneill 		fdt_add_bus(self, clocks, faa);
    305       1.1  jmcneill }
    306