Home | History | Annotate | Line # | Download | only in ti
am3_prcm.c revision 1.9
      1  1.9  jmcneill /* $NetBSD: am3_prcm.c,v 1.9 2019/11/03 22:59:06 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.1  jmcneill 
     31  1.9  jmcneill __KERNEL_RCSID(1, "$NetBSD: am3_prcm.c,v 1.9 2019/11/03 22:59:06 jmcneill Exp $");
     32  1.1  jmcneill 
     33  1.1  jmcneill #include <sys/param.h>
     34  1.1  jmcneill #include <sys/bus.h>
     35  1.1  jmcneill #include <sys/device.h>
     36  1.1  jmcneill #include <sys/systm.h>
     37  1.1  jmcneill 
     38  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     39  1.1  jmcneill 
     40  1.1  jmcneill #define	TI_PRCM_PRIVATE
     41  1.1  jmcneill #include <arm/ti/ti_prcm.h>
     42  1.1  jmcneill 
     43  1.1  jmcneill #define	AM3_PRCM_CM_PER		0x0000
     44  1.1  jmcneill #define	AM3_PRCM_CM_WKUP	0x0400
     45  1.1  jmcneill #define	AM3_PRCM_CM_DPLL	0x0500
     46  1.1  jmcneill #define	AM3_PRCM_CM_MPU		0x0600
     47  1.1  jmcneill #define	AM3_PRCM_CM_DEVICE	0x0700
     48  1.1  jmcneill #define	AM3_PRCM_CM_RTC		0x0800
     49  1.1  jmcneill #define	AM3_PRCM_CM_GFX		0x0900
     50  1.1  jmcneill #define	AM3_PRCM_CM_CEFUSE	0x0a00
     51  1.1  jmcneill 
     52  1.1  jmcneill #define	AM3_PRCM_CLKCTRL_MODULEMODE		__BITS(1,0)
     53  1.1  jmcneill #define	AM3_PRCM_CLKCTRL_MODULEMODE_ENABLE	0x2
     54  1.1  jmcneill 
     55  1.9  jmcneill /* WKUP */
     56  1.9  jmcneill #define	AM3_PRCM_CM_IDLEST_DPLL_DISP	(AM3_PRCM_CM_WKUP + 0x48)
     57  1.9  jmcneill #define	 AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS	__BIT(8)
     58  1.9  jmcneill #define	 AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK	__BIT(0)
     59  1.9  jmcneill #define	AM3_PRCM_CM_CLKSEL_DPLL_DISP	(AM3_PRCM_CM_WKUP + 0x54)
     60  1.9  jmcneill #define	 AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_MULT		__BITS(18,8)
     61  1.9  jmcneill #define	 AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_DIV		__BITS(6,0)
     62  1.9  jmcneill #define	AM3_PRCM_CM_CLKMODE_DPLL_DISP	(AM3_PRCM_CM_WKUP + 0x98)
     63  1.9  jmcneill #define	 AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN		__BITS(2,0)
     64  1.9  jmcneill #define	  AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_MN_BYPASS	4
     65  1.9  jmcneill #define	  AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_LOCK		7
     66  1.9  jmcneill 
     67  1.1  jmcneill static int am3_prcm_match(device_t, cfdata_t, void *);
     68  1.1  jmcneill static void am3_prcm_attach(device_t, device_t, void *);
     69  1.1  jmcneill 
     70  1.1  jmcneill static int
     71  1.1  jmcneill am3_prcm_hwmod_enable(struct ti_prcm_softc *sc, struct ti_prcm_clk *tc, int enable)
     72  1.1  jmcneill {
     73  1.1  jmcneill 	uint32_t val;
     74  1.1  jmcneill 
     75  1.1  jmcneill 	val = PRCM_READ(sc, tc->u.hwmod.reg);
     76  1.1  jmcneill 	val &= ~AM3_PRCM_CLKCTRL_MODULEMODE;
     77  1.1  jmcneill 	if (enable)
     78  1.1  jmcneill 		val |= __SHIFTIN(AM3_PRCM_CLKCTRL_MODULEMODE_ENABLE,
     79  1.1  jmcneill 				 AM3_PRCM_CLKCTRL_MODULEMODE);
     80  1.1  jmcneill 	PRCM_WRITE(sc, tc->u.hwmod.reg, val);
     81  1.1  jmcneill 
     82  1.1  jmcneill 	return 0;
     83  1.1  jmcneill }
     84  1.1  jmcneill 
     85  1.9  jmcneill static int
     86  1.9  jmcneill am3_prcm_hwmod_enable_display(struct ti_prcm_softc *sc, struct ti_prcm_clk *tc, int enable)
     87  1.9  jmcneill {
     88  1.9  jmcneill 	uint32_t val;
     89  1.9  jmcneill 	int retry;
     90  1.9  jmcneill 
     91  1.9  jmcneill 	if (enable) {
     92  1.9  jmcneill 		/* Put the DPLL in MN bypass mode */
     93  1.9  jmcneill 		PRCM_WRITE(sc, AM3_PRCM_CM_CLKMODE_DPLL_DISP,
     94  1.9  jmcneill 		    __SHIFTIN(AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_MN_BYPASS,
     95  1.9  jmcneill 			      AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN));
     96  1.9  jmcneill 		for (retry = 10000; retry > 0; retry--) {
     97  1.9  jmcneill 			val = PRCM_READ(sc, AM3_PRCM_CM_IDLEST_DPLL_DISP);
     98  1.9  jmcneill 			if ((val & AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_MN_BYPASS) != 0)
     99  1.9  jmcneill 				break;
    100  1.9  jmcneill 			delay(10);
    101  1.9  jmcneill 		}
    102  1.9  jmcneill 
    103  1.9  jmcneill 		/* Set DPLL frequency to 270 MHz */
    104  1.9  jmcneill 		val = __SHIFTIN(270, AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_MULT);
    105  1.9  jmcneill 		val |= __SHIFTIN(24 - 1, AM3_PRCM_CM_CLKSEL_DPLL_DISP_DPLL_DIV);
    106  1.9  jmcneill 		PRCM_WRITE(sc, AM3_PRCM_CM_CLKSEL_DPLL_DISP, val);
    107  1.9  jmcneill 
    108  1.9  jmcneill 		/* Disable MN bypass mode */
    109  1.9  jmcneill 		PRCM_WRITE(sc, AM3_PRCM_CM_CLKMODE_DPLL_DISP,
    110  1.9  jmcneill 		    __SHIFTIN(AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN_LOCK,
    111  1.9  jmcneill 			      AM3_PRCM_CM_CLKMODE_DPLL_DISP_DPLL_EN));
    112  1.9  jmcneill 		for (retry = 10000; retry > 0; retry--) {
    113  1.9  jmcneill 			val = PRCM_READ(sc, AM3_PRCM_CM_IDLEST_DPLL_DISP);
    114  1.9  jmcneill 			if ((val & AM3_PRCM_CM_IDLEST_DPLL_DISP_ST_DPLL_CLK) != 0)
    115  1.9  jmcneill 				break;
    116  1.9  jmcneill 			delay(10);
    117  1.9  jmcneill 		}
    118  1.9  jmcneill 	}
    119  1.9  jmcneill 
    120  1.9  jmcneill 	return am3_prcm_hwmod_enable(sc, tc, enable);
    121  1.9  jmcneill }
    122  1.9  jmcneill 
    123  1.1  jmcneill #define	AM3_PRCM_HWMOD_PER(_name, _reg, _parent)	\
    124  1.1  jmcneill 	TI_PRCM_HWMOD((_name), AM3_PRCM_CM_PER + (_reg), (_parent), am3_prcm_hwmod_enable)
    125  1.9  jmcneill #define	AM3_PRCM_HWMOD_PER_DISP(_name, _reg, _parent)	\
    126  1.9  jmcneill 	TI_PRCM_HWMOD((_name), AM3_PRCM_CM_PER + (_reg), (_parent), am3_prcm_hwmod_enable_display)
    127  1.1  jmcneill #define	AM3_PRCM_HWMOD_WKUP(_name, _reg, _parent)	\
    128  1.1  jmcneill 	TI_PRCM_HWMOD((_name), AM3_PRCM_CM_WKUP + (_reg), (_parent), am3_prcm_hwmod_enable)
    129  1.1  jmcneill 
    130  1.1  jmcneill static const char * const compatible[] = {
    131  1.1  jmcneill 	"ti,am3-prcm",
    132  1.1  jmcneill 	NULL
    133  1.1  jmcneill };
    134  1.1  jmcneill 
    135  1.1  jmcneill CFATTACH_DECL_NEW(am3_prcm, sizeof(struct ti_prcm_softc),
    136  1.1  jmcneill 	am3_prcm_match, am3_prcm_attach, NULL, NULL);
    137  1.1  jmcneill 
    138  1.1  jmcneill static struct ti_prcm_clk am3_prcm_clks[] = {
    139  1.1  jmcneill 	/* XXX until we get a proper clock tree */
    140  1.1  jmcneill 	TI_PRCM_FIXED("FIXED_32K", 32768),
    141  1.8  jmcneill 	TI_PRCM_FIXED("FIXED_24MHZ", 24000000),
    142  1.1  jmcneill 	TI_PRCM_FIXED("FIXED_48MHZ", 48000000),
    143  1.1  jmcneill 	TI_PRCM_FIXED("FIXED_96MHZ", 96000000),
    144  1.9  jmcneill 	TI_PRCM_FIXED("DISPLAY_CLK", 270000000),
    145  1.1  jmcneill 	TI_PRCM_FIXED_FACTOR("PERIPH_CLK", 1, 1, "FIXED_48MHZ"),
    146  1.1  jmcneill 	TI_PRCM_FIXED_FACTOR("MMC_CLK", 1, 1, "FIXED_96MHZ"),
    147  1.1  jmcneill 
    148  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart1", 0x6c, "PERIPH_CLK"),
    149  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart2", 0x70, "PERIPH_CLK"),
    150  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart3", 0x74, "PERIPH_CLK"),
    151  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart4", 0x78, "PERIPH_CLK"),
    152  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("uart5", 0x38, "PERIPH_CLK"),
    153  1.1  jmcneill 
    154  1.4  jmcneill 	AM3_PRCM_HWMOD_WKUP("i2c1", 0xb8, "PERIPH_CLK"),
    155  1.4  jmcneill 	AM3_PRCM_HWMOD_PER("i2c2", 0x48, "PERIPH_CLK"),
    156  1.4  jmcneill 	AM3_PRCM_HWMOD_PER("i2c3", 0x44, "PERIPH_CLK"),
    157  1.4  jmcneill 
    158  1.6  jmcneill 	AM3_PRCM_HWMOD_WKUP("gpio1", 0x8, "PERIPH_CLK"),
    159  1.6  jmcneill 	AM3_PRCM_HWMOD_PER("gpio2", 0xac, "PERIPH_CLK"),
    160  1.6  jmcneill 	AM3_PRCM_HWMOD_PER("gpio3", 0xb0, "PERIPH_CLK"),
    161  1.6  jmcneill 	AM3_PRCM_HWMOD_PER("gpio4", 0xb4, "PERIPH_CLK"),
    162  1.6  jmcneill 
    163  1.1  jmcneill 	AM3_PRCM_HWMOD_WKUP("timer0", 0x10, "FIXED_32K"),
    164  1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer2", 0x80, "FIXED_24MHZ"),
    165  1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer3", 0x84, "FIXED_24MHZ"),
    166  1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer4", 0x88, "FIXED_24MHZ"),
    167  1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer5", 0xec, "FIXED_24MHZ"),
    168  1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer6", 0xf0, "FIXED_24MHZ"),
    169  1.8  jmcneill 	AM3_PRCM_HWMOD_PER("timer7", 0x7c, "FIXED_24MHZ"),
    170  1.1  jmcneill 
    171  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("mmc0", 0x3c, "MMC_CLK"),
    172  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("mmc1", 0xf4, "MMC_CLK"),
    173  1.1  jmcneill 	AM3_PRCM_HWMOD_PER("mmc2", 0xf8, "MMC_CLK"),
    174  1.2  jmcneill 
    175  1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tpcc", 0xbc, "PERIPH_CLK"),
    176  1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tptc0", 0x24, "PERIPH_CLK"),
    177  1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tptc1", 0xfc, "PERIPH_CLK"),
    178  1.2  jmcneill 	AM3_PRCM_HWMOD_PER("tptc2", 0x100, "PERIPH_CLK"),
    179  1.3  jmcneill 
    180  1.3  jmcneill 	AM3_PRCM_HWMOD_PER("usb_otg_hs", 0x1c, "PERIPH_CLK"),
    181  1.7  jmcneill 
    182  1.7  jmcneill 	AM3_PRCM_HWMOD_PER("rng", 0x90, "PERIPH_CLK"),
    183  1.9  jmcneill 
    184  1.9  jmcneill 	AM3_PRCM_HWMOD_PER_DISP("lcdc", 0x18, "DISPLAY_CLK"),
    185  1.1  jmcneill };
    186  1.1  jmcneill 
    187  1.1  jmcneill static int
    188  1.1  jmcneill am3_prcm_match(device_t parent, cfdata_t cf, void *aux)
    189  1.1  jmcneill {
    190  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    191  1.1  jmcneill 
    192  1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
    193  1.1  jmcneill }
    194  1.1  jmcneill 
    195  1.1  jmcneill static void
    196  1.1  jmcneill am3_prcm_attach(device_t parent, device_t self, void *aux)
    197  1.1  jmcneill {
    198  1.1  jmcneill 	struct ti_prcm_softc * const sc = device_private(self);
    199  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    200  1.5  jmcneill 	int clocks;
    201  1.1  jmcneill 
    202  1.1  jmcneill 	sc->sc_dev = self;
    203  1.1  jmcneill 	sc->sc_phandle = faa->faa_phandle;
    204  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    205  1.1  jmcneill 
    206  1.1  jmcneill 	sc->sc_clks = am3_prcm_clks;
    207  1.1  jmcneill 	sc->sc_nclks = __arraycount(am3_prcm_clks);
    208  1.1  jmcneill 
    209  1.1  jmcneill 	if (ti_prcm_attach(sc) != 0)
    210  1.1  jmcneill 		return;
    211  1.1  jmcneill 
    212  1.1  jmcneill 	aprint_naive("\n");
    213  1.1  jmcneill 	aprint_normal(": AM3xxx PRCM\n");
    214  1.5  jmcneill 
    215  1.5  jmcneill 	clocks = of_find_firstchild_byname(sc->sc_phandle, "clocks");
    216  1.5  jmcneill 	if (clocks > 0)
    217  1.5  jmcneill 		fdt_add_bus(self, clocks, faa);
    218  1.1  jmcneill }
    219