Home | History | Annotate | Line # | Download | only in ti
if_cpsw.c revision 1.13
      1  1.13  jmcneill /*	$NetBSD: if_cpsw.c,v 1.13 2021/01/15 23:19:33 jmcneill Exp $	*/
      2   1.1  jakllsch 
      3   1.1  jakllsch /*
      4   1.1  jakllsch  * Copyright (c) 2013 Jonathan A. Kollasch
      5   1.1  jakllsch  * All rights reserved.
      6   1.1  jakllsch  *
      7   1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
      8   1.1  jakllsch  * modification, are permitted provided that the following conditions
      9   1.1  jakllsch  * are met:
     10   1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     15   1.1  jakllsch  *
     16   1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
     17   1.1  jakllsch  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1  jakllsch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1  jakllsch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
     20   1.1  jakllsch  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21   1.1  jakllsch  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     22   1.1  jakllsch  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     23   1.1  jakllsch  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     24   1.1  jakllsch  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     25   1.1  jakllsch  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     26   1.1  jakllsch  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27   1.1  jakllsch  */
     28   1.1  jakllsch 
     29   1.1  jakllsch /*-
     30   1.1  jakllsch  * Copyright (c) 2012 Damjan Marion <dmarion (at) Freebsd.org>
     31   1.1  jakllsch  * All rights reserved.
     32   1.1  jakllsch  *
     33   1.1  jakllsch  * Redistribution and use in source and binary forms, with or without
     34   1.1  jakllsch  * modification, are permitted provided that the following conditions
     35   1.1  jakllsch  * are met:
     36   1.1  jakllsch  * 1. Redistributions of source code must retain the above copyright
     37   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer.
     38   1.1  jakllsch  * 2. Redistributions in binary form must reproduce the above copyright
     39   1.1  jakllsch  *    notice, this list of conditions and the following disclaimer in the
     40   1.1  jakllsch  *    documentation and/or other materials provided with the distribution.
     41   1.1  jakllsch  *
     42   1.1  jakllsch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     43   1.1  jakllsch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     44   1.1  jakllsch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     45   1.1  jakllsch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     46   1.1  jakllsch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     47   1.1  jakllsch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     48   1.1  jakllsch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     49   1.1  jakllsch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     50   1.1  jakllsch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     51   1.1  jakllsch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     52   1.1  jakllsch  * SUCH DAMAGE.
     53   1.1  jakllsch  */
     54   1.1  jakllsch 
     55   1.1  jakllsch #include <sys/cdefs.h>
     56  1.13  jmcneill __KERNEL_RCSID(1, "$NetBSD: if_cpsw.c,v 1.13 2021/01/15 23:19:33 jmcneill Exp $");
     57   1.1  jakllsch 
     58   1.1  jakllsch #include <sys/param.h>
     59   1.1  jakllsch #include <sys/bus.h>
     60   1.1  jakllsch #include <sys/device.h>
     61   1.1  jakllsch #include <sys/ioctl.h>
     62   1.1  jakllsch #include <sys/intr.h>
     63   1.1  jakllsch #include <sys/kmem.h>
     64   1.1  jakllsch #include <sys/mutex.h>
     65   1.1  jakllsch #include <sys/systm.h>
     66   1.1  jakllsch #include <sys/kernel.h>
     67   1.1  jakllsch 
     68   1.1  jakllsch #include <net/if.h>
     69   1.1  jakllsch #include <net/if_ether.h>
     70   1.1  jakllsch #include <net/if_media.h>
     71   1.1  jakllsch #include <net/bpf.h>
     72   1.1  jakllsch 
     73   1.1  jakllsch #include <dev/mii/mii.h>
     74   1.1  jakllsch #include <dev/mii/miivar.h>
     75   1.1  jakllsch 
     76   1.1  jakllsch #include <dev/fdt/fdtvar.h>
     77   1.8  jmcneill 
     78   1.8  jmcneill #include <arm/ti/if_cpswreg.h>
     79   1.8  jmcneill 
     80   1.8  jmcneill #define FDT_INTR_FLAGS	0
     81   1.1  jakllsch 
     82   1.1  jakllsch #define CPSW_TXFRAGS	16
     83   1.1  jakllsch 
     84   1.1  jakllsch #define CPSW_CPPI_RAM_SIZE (0x2000)
     85   1.1  jakllsch #define CPSW_CPPI_RAM_TXDESCS_SIZE (CPSW_CPPI_RAM_SIZE/2)
     86   1.1  jakllsch #define CPSW_CPPI_RAM_RXDESCS_SIZE \
     87   1.1  jakllsch     (CPSW_CPPI_RAM_SIZE - CPSW_CPPI_RAM_TXDESCS_SIZE)
     88   1.1  jakllsch #define CPSW_CPPI_RAM_TXDESCS_BASE (CPSW_CPPI_RAM_OFFSET + 0x0000)
     89   1.1  jakllsch #define CPSW_CPPI_RAM_RXDESCS_BASE \
     90   1.1  jakllsch     (CPSW_CPPI_RAM_OFFSET + CPSW_CPPI_RAM_TXDESCS_SIZE)
     91   1.1  jakllsch 
     92   1.1  jakllsch #define CPSW_NTXDESCS (CPSW_CPPI_RAM_TXDESCS_SIZE/sizeof(struct cpsw_cpdma_bd))
     93   1.1  jakllsch #define CPSW_NRXDESCS (CPSW_CPPI_RAM_RXDESCS_SIZE/sizeof(struct cpsw_cpdma_bd))
     94   1.1  jakllsch 
     95   1.1  jakllsch CTASSERT(powerof2(CPSW_NTXDESCS));
     96   1.1  jakllsch CTASSERT(powerof2(CPSW_NRXDESCS));
     97   1.1  jakllsch 
     98   1.1  jakllsch #define CPSW_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
     99   1.1  jakllsch 
    100   1.1  jakllsch #define TXDESC_NEXT(x) cpsw_txdesc_adjust((x), 1)
    101   1.1  jakllsch #define TXDESC_PREV(x) cpsw_txdesc_adjust((x), -1)
    102   1.1  jakllsch 
    103   1.1  jakllsch #define RXDESC_NEXT(x) cpsw_rxdesc_adjust((x), 1)
    104   1.1  jakllsch #define RXDESC_PREV(x) cpsw_rxdesc_adjust((x), -1)
    105   1.1  jakllsch 
    106   1.1  jakllsch struct cpsw_ring_data {
    107   1.1  jakllsch 	bus_dmamap_t tx_dm[CPSW_NTXDESCS];
    108   1.1  jakllsch 	struct mbuf *tx_mb[CPSW_NTXDESCS];
    109   1.1  jakllsch 	bus_dmamap_t rx_dm[CPSW_NRXDESCS];
    110   1.1  jakllsch 	struct mbuf *rx_mb[CPSW_NRXDESCS];
    111   1.1  jakllsch };
    112   1.1  jakllsch 
    113   1.1  jakllsch struct cpsw_softc {
    114   1.1  jakllsch 	device_t sc_dev;
    115   1.1  jakllsch 	bus_space_tag_t sc_bst;
    116   1.1  jakllsch 	bus_space_handle_t sc_bsh;
    117   1.1  jakllsch 	bus_size_t sc_bss;
    118   1.1  jakllsch 	bus_dma_tag_t sc_bdt;
    119   1.1  jakllsch 	bus_space_handle_t sc_bsh_txdescs;
    120   1.1  jakllsch 	bus_space_handle_t sc_bsh_rxdescs;
    121   1.1  jakllsch 	bus_addr_t sc_txdescs_pa;
    122   1.1  jakllsch 	bus_addr_t sc_rxdescs_pa;
    123   1.1  jakllsch 	struct ethercom sc_ec;
    124   1.1  jakllsch 	struct mii_data sc_mii;
    125   1.1  jakllsch 	bool sc_phy_has_1000t;
    126   1.1  jakllsch 	bool sc_attached;
    127   1.1  jakllsch 	callout_t sc_tick_ch;
    128   1.1  jakllsch 	void *sc_ih;
    129   1.1  jakllsch 	struct cpsw_ring_data *sc_rdp;
    130   1.1  jakllsch 	volatile u_int sc_txnext;
    131   1.1  jakllsch 	volatile u_int sc_txhead;
    132   1.1  jakllsch 	volatile u_int sc_rxhead;
    133   1.1  jakllsch 	void *sc_rxthih;
    134   1.1  jakllsch 	void *sc_rxih;
    135   1.1  jakllsch 	void *sc_txih;
    136   1.1  jakllsch 	void *sc_miscih;
    137   1.1  jakllsch 	void *sc_txpad;
    138   1.1  jakllsch 	bus_dmamap_t sc_txpad_dm;
    139   1.1  jakllsch #define sc_txpad_pa sc_txpad_dm->dm_segs[0].ds_addr
    140   1.1  jakllsch 	uint8_t sc_enaddr[ETHER_ADDR_LEN];
    141   1.1  jakllsch 	volatile bool sc_txrun;
    142   1.1  jakllsch 	volatile bool sc_rxrun;
    143   1.1  jakllsch 	volatile bool sc_txeoq;
    144   1.1  jakllsch 	volatile bool sc_rxeoq;
    145   1.1  jakllsch };
    146   1.1  jakllsch 
    147   1.1  jakllsch static int cpsw_match(device_t, cfdata_t, void *);
    148   1.1  jakllsch static void cpsw_attach(device_t, device_t, void *);
    149   1.1  jakllsch static int cpsw_detach(device_t, int);
    150   1.1  jakllsch 
    151   1.1  jakllsch static void cpsw_start(struct ifnet *);
    152   1.1  jakllsch static int cpsw_ioctl(struct ifnet *, u_long, void *);
    153   1.1  jakllsch static void cpsw_watchdog(struct ifnet *);
    154   1.1  jakllsch static int cpsw_init(struct ifnet *);
    155   1.1  jakllsch static void cpsw_stop(struct ifnet *, int);
    156   1.1  jakllsch 
    157   1.3   msaitoh static int cpsw_mii_readreg(device_t, int, int, uint16_t *);
    158   1.3   msaitoh static int cpsw_mii_writereg(device_t, int, int, uint16_t);
    159   1.1  jakllsch static void cpsw_mii_statchg(struct ifnet *);
    160   1.1  jakllsch 
    161   1.1  jakllsch static int cpsw_new_rxbuf(struct cpsw_softc * const, const u_int);
    162   1.1  jakllsch static void cpsw_tick(void *);
    163   1.1  jakllsch 
    164   1.1  jakllsch static int cpsw_rxthintr(void *);
    165   1.1  jakllsch static int cpsw_rxintr(void *);
    166   1.1  jakllsch static int cpsw_txintr(void *);
    167   1.1  jakllsch static int cpsw_miscintr(void *);
    168   1.1  jakllsch 
    169   1.1  jakllsch /* ALE support */
    170   1.1  jakllsch #define CPSW_MAX_ALE_ENTRIES	1024
    171   1.1  jakllsch 
    172   1.1  jakllsch static int cpsw_ale_update_addresses(struct cpsw_softc *, int purge);
    173   1.1  jakllsch 
    174   1.1  jakllsch CFATTACH_DECL_NEW(cpsw, sizeof(struct cpsw_softc),
    175   1.1  jakllsch     cpsw_match, cpsw_attach, cpsw_detach, NULL);
    176   1.1  jakllsch 
    177   1.1  jakllsch #include <sys/kernhist.h>
    178   1.1  jakllsch KERNHIST_DEFINE(cpswhist);
    179   1.1  jakllsch 
    180   1.9     skrll #define CPSWHIST_CALLARGS(A,B,C,D)	do {					\
    181   1.9     skrll 	    KERNHIST_CALLARGS(cpswhist, "%jx %jx %jx %jx",			\
    182   1.9     skrll 		(uintptr_t)(A), (uintptr_t)(B), (uintptr_t)(C), (uintptr_t)(D));\
    183   1.9     skrll 	} while (0)
    184   1.9     skrll 
    185   1.1  jakllsch 
    186   1.1  jakllsch static inline u_int
    187   1.1  jakllsch cpsw_txdesc_adjust(u_int x, int y)
    188   1.1  jakllsch {
    189   1.1  jakllsch 	return (((x) + y) & (CPSW_NTXDESCS - 1));
    190   1.1  jakllsch }
    191   1.1  jakllsch 
    192   1.1  jakllsch static inline u_int
    193   1.1  jakllsch cpsw_rxdesc_adjust(u_int x, int y)
    194   1.1  jakllsch {
    195   1.1  jakllsch 	return (((x) + y) & (CPSW_NRXDESCS - 1));
    196   1.1  jakllsch }
    197   1.1  jakllsch 
    198   1.1  jakllsch static inline uint32_t
    199   1.1  jakllsch cpsw_read_4(struct cpsw_softc * const sc, bus_size_t const offset)
    200   1.1  jakllsch {
    201   1.1  jakllsch 	return bus_space_read_4(sc->sc_bst, sc->sc_bsh, offset);
    202   1.1  jakllsch }
    203   1.1  jakllsch 
    204   1.1  jakllsch static inline void
    205   1.1  jakllsch cpsw_write_4(struct cpsw_softc * const sc, bus_size_t const offset,
    206   1.1  jakllsch     uint32_t const value)
    207   1.1  jakllsch {
    208   1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, offset, value);
    209   1.1  jakllsch }
    210   1.1  jakllsch 
    211   1.1  jakllsch static inline void
    212   1.1  jakllsch cpsw_set_txdesc_next(struct cpsw_softc * const sc, const u_int i, uint32_t n)
    213   1.1  jakllsch {
    214   1.1  jakllsch 	const bus_size_t o = sizeof(struct cpsw_cpdma_bd) * i + 0;
    215   1.1  jakllsch 
    216   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    217   1.9     skrll 	CPSWHIST_CALLARGS(sc, i, n, 0);
    218   1.1  jakllsch 
    219   1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_txdescs, o, n);
    220   1.1  jakllsch }
    221   1.1  jakllsch 
    222   1.1  jakllsch static inline void
    223   1.1  jakllsch cpsw_set_rxdesc_next(struct cpsw_softc * const sc, const u_int i, uint32_t n)
    224   1.1  jakllsch {
    225   1.1  jakllsch 	const bus_size_t o = sizeof(struct cpsw_cpdma_bd) * i + 0;
    226   1.1  jakllsch 
    227   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    228   1.9     skrll 	CPSWHIST_CALLARGS(sc, i, n, 0);
    229   1.1  jakllsch 
    230   1.1  jakllsch 	bus_space_write_4(sc->sc_bst, sc->sc_bsh_rxdescs, o, n);
    231   1.1  jakllsch }
    232   1.1  jakllsch 
    233   1.1  jakllsch static inline void
    234   1.1  jakllsch cpsw_get_txdesc(struct cpsw_softc * const sc, const u_int i,
    235   1.1  jakllsch     struct cpsw_cpdma_bd * const bdp)
    236   1.1  jakllsch {
    237   1.1  jakllsch 	const bus_size_t o = sizeof(struct cpsw_cpdma_bd) * i;
    238   1.1  jakllsch 	uint32_t * const dp = bdp->word;
    239   1.1  jakllsch 	const bus_size_t c = __arraycount(bdp->word);
    240   1.1  jakllsch 
    241   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    242   1.9     skrll 	CPSWHIST_CALLARGS(sc, i, bdp, 0);
    243   1.1  jakllsch 
    244   1.1  jakllsch 	bus_space_read_region_4(sc->sc_bst, sc->sc_bsh_txdescs, o, dp, c);
    245   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "%08x %08x %08x %08x\n",
    246   1.1  jakllsch 	    dp[0], dp[1], dp[2], dp[3]);
    247   1.1  jakllsch }
    248   1.1  jakllsch 
    249   1.1  jakllsch static inline void
    250   1.1  jakllsch cpsw_set_txdesc(struct cpsw_softc * const sc, const u_int i,
    251   1.1  jakllsch     struct cpsw_cpdma_bd * const bdp)
    252   1.1  jakllsch {
    253   1.1  jakllsch 	const bus_size_t o = sizeof(struct cpsw_cpdma_bd) * i;
    254   1.1  jakllsch 	uint32_t * const dp = bdp->word;
    255   1.1  jakllsch 	const bus_size_t c = __arraycount(bdp->word);
    256   1.1  jakllsch 
    257   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    258   1.9     skrll 	CPSWHIST_CALLARGS(sc, i, bdp, 0);
    259   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "%08x %08x %08x %08x\n",
    260   1.1  jakllsch 	    dp[0], dp[1], dp[2], dp[3]);
    261   1.1  jakllsch 
    262   1.1  jakllsch 	bus_space_write_region_4(sc->sc_bst, sc->sc_bsh_txdescs, o, dp, c);
    263   1.1  jakllsch }
    264   1.1  jakllsch 
    265   1.1  jakllsch static inline void
    266   1.1  jakllsch cpsw_get_rxdesc(struct cpsw_softc * const sc, const u_int i,
    267   1.1  jakllsch     struct cpsw_cpdma_bd * const bdp)
    268   1.1  jakllsch {
    269   1.1  jakllsch 	const bus_size_t o = sizeof(struct cpsw_cpdma_bd) * i;
    270   1.1  jakllsch 	uint32_t * const dp = bdp->word;
    271   1.1  jakllsch 	const bus_size_t c = __arraycount(bdp->word);
    272   1.1  jakllsch 
    273   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    274   1.9     skrll 	CPSWHIST_CALLARGS(sc, i, bdp, 0);
    275   1.1  jakllsch 
    276   1.1  jakllsch 	bus_space_read_region_4(sc->sc_bst, sc->sc_bsh_rxdescs, o, dp, c);
    277   1.1  jakllsch 
    278   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "%08x %08x %08x %08x\n",
    279   1.1  jakllsch 	    dp[0], dp[1], dp[2], dp[3]);
    280   1.1  jakllsch }
    281   1.1  jakllsch 
    282   1.1  jakllsch static inline void
    283   1.1  jakllsch cpsw_set_rxdesc(struct cpsw_softc * const sc, const u_int i,
    284   1.1  jakllsch     struct cpsw_cpdma_bd * const bdp)
    285   1.1  jakllsch {
    286   1.1  jakllsch 	const bus_size_t o = sizeof(struct cpsw_cpdma_bd) * i;
    287   1.1  jakllsch 	uint32_t * const dp = bdp->word;
    288   1.1  jakllsch 	const bus_size_t c = __arraycount(bdp->word);
    289   1.1  jakllsch 
    290   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    291   1.9     skrll 	CPSWHIST_CALLARGS(sc, i, bdp, 0);
    292   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "%08x %08x %08x %08x\n",
    293   1.1  jakllsch 	    dp[0], dp[1], dp[2], dp[3]);
    294   1.1  jakllsch 
    295   1.1  jakllsch 	bus_space_write_region_4(sc->sc_bst, sc->sc_bsh_rxdescs, o, dp, c);
    296   1.1  jakllsch }
    297   1.1  jakllsch 
    298   1.1  jakllsch static inline bus_addr_t
    299   1.1  jakllsch cpsw_txdesc_paddr(struct cpsw_softc * const sc, u_int x)
    300   1.1  jakllsch {
    301   1.1  jakllsch 	KASSERT(x < CPSW_NTXDESCS);
    302   1.1  jakllsch 	return sc->sc_txdescs_pa + sizeof(struct cpsw_cpdma_bd) * x;
    303   1.1  jakllsch }
    304   1.1  jakllsch 
    305   1.1  jakllsch static inline bus_addr_t
    306   1.1  jakllsch cpsw_rxdesc_paddr(struct cpsw_softc * const sc, u_int x)
    307   1.1  jakllsch {
    308   1.1  jakllsch 	KASSERT(x < CPSW_NRXDESCS);
    309   1.1  jakllsch 	return sc->sc_rxdescs_pa + sizeof(struct cpsw_cpdma_bd) * x;
    310   1.1  jakllsch }
    311   1.1  jakllsch 
    312   1.1  jakllsch 
    313   1.1  jakllsch static int
    314   1.1  jakllsch cpsw_match(device_t parent, cfdata_t cf, void *aux)
    315   1.1  jakllsch {
    316   1.1  jakllsch 	struct fdt_attach_args * const faa = aux;
    317   1.1  jakllsch 
    318   1.1  jakllsch 	static const char * const compatible[] = {
    319   1.1  jakllsch 		"ti,am335x-cpsw",
    320   1.1  jakllsch 		"ti,cpsw",
    321   1.1  jakllsch 		NULL
    322   1.1  jakllsch 	};
    323   1.1  jakllsch 
    324   1.1  jakllsch 	return of_match_compatible(faa->faa_phandle, compatible);
    325   1.1  jakllsch }
    326   1.1  jakllsch 
    327   1.1  jakllsch static bool
    328   1.1  jakllsch cpsw_phy_has_1000t(struct cpsw_softc * const sc)
    329   1.1  jakllsch {
    330   1.1  jakllsch 	struct ifmedia_entry *ifm;
    331   1.1  jakllsch 
    332   1.1  jakllsch 	TAILQ_FOREACH(ifm, &sc->sc_mii.mii_media.ifm_list, ifm_list) {
    333   1.1  jakllsch 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_1000_T)
    334   1.1  jakllsch 			return true;
    335   1.1  jakllsch 	}
    336   1.1  jakllsch 	return false;
    337   1.1  jakllsch }
    338   1.1  jakllsch 
    339   1.1  jakllsch static int
    340   1.1  jakllsch cpsw_detach(device_t self, int flags)
    341   1.1  jakllsch {
    342   1.1  jakllsch 	struct cpsw_softc * const sc = device_private(self);
    343   1.1  jakllsch 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    344   1.1  jakllsch 	u_int i;
    345   1.1  jakllsch 
    346   1.1  jakllsch 	/* Succeed now if there's no work to do. */
    347   1.1  jakllsch 	if (!sc->sc_attached)
    348   1.1  jakllsch 		return 0;
    349   1.1  jakllsch 
    350   1.1  jakllsch 	sc->sc_attached = false;
    351   1.1  jakllsch 
    352   1.1  jakllsch 	/* Stop the interface. Callouts are stopped in it. */
    353   1.1  jakllsch 	cpsw_stop(ifp, 1);
    354   1.1  jakllsch 
    355   1.1  jakllsch 	/* Destroy our callout. */
    356   1.1  jakllsch 	callout_destroy(&sc->sc_tick_ch);
    357   1.1  jakllsch 
    358   1.1  jakllsch 	/* Let go of the interrupts */
    359   1.1  jakllsch 	intr_disestablish(sc->sc_rxthih);
    360   1.1  jakllsch 	intr_disestablish(sc->sc_rxih);
    361   1.1  jakllsch 	intr_disestablish(sc->sc_txih);
    362   1.1  jakllsch 	intr_disestablish(sc->sc_miscih);
    363   1.1  jakllsch 
    364   1.1  jakllsch 	ether_ifdetach(ifp);
    365   1.1  jakllsch 	if_detach(ifp);
    366   1.1  jakllsch 
    367  1.12   thorpej 	/* Delete all media. */
    368  1.12   thorpej 	ifmedia_fini(&sc->sc_mii.mii_media);
    369  1.12   thorpej 
    370   1.1  jakllsch 	/* Free the packet padding buffer */
    371   1.1  jakllsch 	kmem_free(sc->sc_txpad, ETHER_MIN_LEN);
    372   1.1  jakllsch 	bus_dmamap_destroy(sc->sc_bdt, sc->sc_txpad_dm);
    373   1.1  jakllsch 
    374   1.1  jakllsch 	/* Destroy all the descriptors */
    375   1.1  jakllsch 	for (i = 0; i < CPSW_NTXDESCS; i++)
    376   1.1  jakllsch 		bus_dmamap_destroy(sc->sc_bdt, sc->sc_rdp->tx_dm[i]);
    377   1.1  jakllsch 	for (i = 0; i < CPSW_NRXDESCS; i++)
    378   1.1  jakllsch 		bus_dmamap_destroy(sc->sc_bdt, sc->sc_rdp->rx_dm[i]);
    379   1.1  jakllsch 	kmem_free(sc->sc_rdp, sizeof(*sc->sc_rdp));
    380   1.1  jakllsch 
    381   1.1  jakllsch 	/* Unmap */
    382   1.1  jakllsch 	bus_space_unmap(sc->sc_bst, sc->sc_bsh, sc->sc_bss);
    383   1.1  jakllsch 
    384   1.1  jakllsch 
    385   1.1  jakllsch 	return 0;
    386   1.1  jakllsch }
    387   1.1  jakllsch 
    388   1.1  jakllsch static void
    389   1.1  jakllsch cpsw_attach(device_t parent, device_t self, void *aux)
    390   1.1  jakllsch {
    391   1.1  jakllsch 	struct fdt_attach_args * const faa = aux;
    392   1.1  jakllsch 	struct cpsw_softc * const sc = device_private(self);
    393   1.1  jakllsch 	struct ethercom * const ec = &sc->sc_ec;
    394   1.1  jakllsch 	struct ifnet * const ifp = &ec->ec_if;
    395   1.6   msaitoh 	struct mii_data * const mii = &sc->sc_mii;
    396   1.1  jakllsch 	const int phandle = faa->faa_phandle;
    397   1.7  jmcneill 	const uint8_t *macaddr;
    398   1.1  jakllsch 	bus_addr_t addr;
    399   1.1  jakllsch 	bus_size_t size;
    400   1.7  jmcneill 	int error, slave, len;
    401  1.13  jmcneill 	char xname[16];
    402   1.1  jakllsch 	u_int i;
    403   1.1  jakllsch 
    404   1.1  jakllsch 	KERNHIST_INIT(cpswhist, 4096);
    405   1.1  jakllsch 
    406   1.1  jakllsch 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    407   1.1  jakllsch 		aprint_error(": couldn't get registers\n");
    408   1.1  jakllsch 		return;
    409   1.1  jakllsch 	}
    410   1.1  jakllsch 
    411   1.1  jakllsch 	sc->sc_dev = self;
    412   1.1  jakllsch 
    413   1.1  jakllsch 	aprint_normal(": TI Layer 2 3-Port Switch\n");
    414   1.1  jakllsch 	aprint_naive("\n");
    415   1.1  jakllsch 
    416   1.1  jakllsch 	callout_init(&sc->sc_tick_ch, 0);
    417   1.1  jakllsch 	callout_setfunc(&sc->sc_tick_ch, cpsw_tick, sc);
    418   1.1  jakllsch 
    419   1.7  jmcneill 	macaddr = NULL;
    420   1.7  jmcneill 	slave = of_find_firstchild_byname(phandle, "slave");
    421   1.7  jmcneill 	if (slave > 0) {
    422   1.7  jmcneill 		macaddr = fdtbus_get_prop(slave, "mac-address", &len);
    423   1.7  jmcneill 		if (len != ETHER_ADDR_LEN)
    424   1.7  jmcneill 			macaddr = NULL;
    425   1.7  jmcneill 	}
    426   1.7  jmcneill 	if (macaddr == NULL) {
    427   1.1  jakllsch #if 0
    428   1.1  jakllsch 		/* grab mac_id0 from AM335x control module */
    429   1.1  jakllsch 		uint32_t reg_lo, reg_hi;
    430   1.1  jakllsch 
    431   1.1  jakllsch 		if (sitara_cm_reg_read_4(OMAP2SCM_MAC_ID0_LO, &reg_lo) == 0 &&
    432   1.1  jakllsch 		    sitara_cm_reg_read_4(OMAP2SCM_MAC_ID0_HI, &reg_hi) == 0) {
    433   1.1  jakllsch 			sc->sc_enaddr[0] = (reg_hi >>  0) & 0xff;
    434   1.1  jakllsch 			sc->sc_enaddr[1] = (reg_hi >>  8) & 0xff;
    435   1.1  jakllsch 			sc->sc_enaddr[2] = (reg_hi >> 16) & 0xff;
    436   1.1  jakllsch 			sc->sc_enaddr[3] = (reg_hi >> 24) & 0xff;
    437   1.1  jakllsch 			sc->sc_enaddr[4] = (reg_lo >>  0) & 0xff;
    438   1.1  jakllsch 			sc->sc_enaddr[5] = (reg_lo >>  8) & 0xff;
    439   1.1  jakllsch 		} else
    440   1.1  jakllsch #endif
    441   1.1  jakllsch 		{
    442   1.1  jakllsch 			aprint_error_dev(sc->sc_dev,
    443   1.1  jakllsch 			    "using fake station address\n");
    444   1.1  jakllsch 			/* 'N' happens to have the Local bit set */
    445   1.1  jakllsch #if 0
    446   1.1  jakllsch 			sc->sc_enaddr[0] = 'N';
    447   1.1  jakllsch 			sc->sc_enaddr[1] = 'e';
    448   1.1  jakllsch 			sc->sc_enaddr[2] = 't';
    449   1.1  jakllsch 			sc->sc_enaddr[3] = 'B';
    450   1.1  jakllsch 			sc->sc_enaddr[4] = 'S';
    451   1.1  jakllsch 			sc->sc_enaddr[5] = 'D';
    452   1.1  jakllsch #else
    453   1.1  jakllsch 			/* XXX Glor */
    454   1.1  jakllsch 			sc->sc_enaddr[0] = 0xd4;
    455   1.1  jakllsch 			sc->sc_enaddr[1] = 0x94;
    456   1.1  jakllsch 			sc->sc_enaddr[2] = 0xa1;
    457   1.1  jakllsch 			sc->sc_enaddr[3] = 0x97;
    458   1.1  jakllsch 			sc->sc_enaddr[4] = 0x03;
    459   1.1  jakllsch 			sc->sc_enaddr[5] = 0x94;
    460   1.1  jakllsch #endif
    461   1.1  jakllsch 		}
    462   1.1  jakllsch 	} else {
    463   1.7  jmcneill 		memcpy(sc->sc_enaddr, macaddr, ETHER_ADDR_LEN);
    464   1.1  jakllsch 	}
    465   1.1  jakllsch 
    466  1.13  jmcneill 	snprintf(xname, sizeof(xname), "%s rxth", device_xname(self));
    467  1.13  jmcneill 	sc->sc_rxthih = fdtbus_intr_establish_xname(phandle, CPSW_INTROFF_RXTH,
    468  1.13  jmcneill 	    IPL_VM, FDT_INTR_FLAGS, cpsw_rxthintr, sc, xname);
    469  1.13  jmcneill 
    470  1.13  jmcneill 	snprintf(xname, sizeof(xname), "%s rx", device_xname(self));
    471  1.13  jmcneill 	sc->sc_rxih = fdtbus_intr_establish_xname(phandle, CPSW_INTROFF_RX,
    472  1.13  jmcneill 	    IPL_VM, FDT_INTR_FLAGS, cpsw_rxintr, sc, xname);
    473  1.13  jmcneill 
    474  1.13  jmcneill 	snprintf(xname, sizeof(xname), "%s tx", device_xname(self));
    475  1.13  jmcneill 	sc->sc_txih = fdtbus_intr_establish_xname(phandle, CPSW_INTROFF_TX,
    476  1.13  jmcneill 	    IPL_VM, FDT_INTR_FLAGS, cpsw_txintr, sc, xname);
    477  1.13  jmcneill 
    478  1.13  jmcneill 	snprintf(xname, sizeof(xname), "%s misc", device_xname(self));
    479  1.13  jmcneill 	sc->sc_miscih = fdtbus_intr_establish_xname(phandle, CPSW_INTROFF_MISC,
    480  1.13  jmcneill 	    IPL_VM, FDT_INTR_FLAGS, cpsw_miscintr, sc, xname);
    481   1.1  jakllsch 
    482   1.1  jakllsch 	sc->sc_bst = faa->faa_bst;
    483   1.1  jakllsch 	sc->sc_bss = size;
    484   1.1  jakllsch 	sc->sc_bdt = faa->faa_dmat;
    485   1.1  jakllsch 
    486   1.1  jakllsch 	error = bus_space_map(sc->sc_bst, addr, size, 0,
    487   1.1  jakllsch 	    &sc->sc_bsh);
    488   1.1  jakllsch 	if (error) {
    489   1.1  jakllsch 		aprint_error_dev(sc->sc_dev,
    490   1.1  jakllsch 			"can't map registers: %d\n", error);
    491   1.1  jakllsch 		return;
    492   1.1  jakllsch 	}
    493   1.1  jakllsch 
    494   1.1  jakllsch 	sc->sc_txdescs_pa = addr + CPSW_CPPI_RAM_TXDESCS_BASE;
    495   1.1  jakllsch 	error = bus_space_subregion(sc->sc_bst, sc->sc_bsh,
    496   1.1  jakllsch 	    CPSW_CPPI_RAM_TXDESCS_BASE, CPSW_CPPI_RAM_TXDESCS_SIZE,
    497   1.1  jakllsch 	    &sc->sc_bsh_txdescs);
    498   1.1  jakllsch 	if (error) {
    499   1.1  jakllsch 		aprint_error_dev(sc->sc_dev,
    500   1.1  jakllsch 			"can't subregion tx ring SRAM: %d\n", error);
    501   1.1  jakllsch 		return;
    502   1.1  jakllsch 	}
    503   1.1  jakllsch 	aprint_debug_dev(sc->sc_dev, "txdescs at %p\n",
    504   1.1  jakllsch 	    (void *)sc->sc_bsh_txdescs);
    505   1.1  jakllsch 
    506   1.1  jakllsch 	sc->sc_rxdescs_pa = addr + CPSW_CPPI_RAM_RXDESCS_BASE;
    507   1.1  jakllsch 	error = bus_space_subregion(sc->sc_bst, sc->sc_bsh,
    508   1.1  jakllsch 	    CPSW_CPPI_RAM_RXDESCS_BASE, CPSW_CPPI_RAM_RXDESCS_SIZE,
    509   1.1  jakllsch 	    &sc->sc_bsh_rxdescs);
    510   1.1  jakllsch 	if (error) {
    511   1.1  jakllsch 		aprint_error_dev(sc->sc_dev,
    512   1.1  jakllsch 			"can't subregion rx ring SRAM: %d\n", error);
    513   1.1  jakllsch 		return;
    514   1.1  jakllsch 	}
    515   1.1  jakllsch 	aprint_debug_dev(sc->sc_dev, "rxdescs at %p\n",
    516   1.1  jakllsch 	    (void *)sc->sc_bsh_rxdescs);
    517   1.1  jakllsch 
    518   1.1  jakllsch 	sc->sc_rdp = kmem_alloc(sizeof(*sc->sc_rdp), KM_SLEEP);
    519   1.1  jakllsch 
    520   1.1  jakllsch 	for (i = 0; i < CPSW_NTXDESCS; i++) {
    521   1.1  jakllsch 		if ((error = bus_dmamap_create(sc->sc_bdt, MCLBYTES,
    522   1.1  jakllsch 		    CPSW_TXFRAGS, MCLBYTES, 0, 0,
    523   1.1  jakllsch 		    &sc->sc_rdp->tx_dm[i])) != 0) {
    524   1.1  jakllsch 			aprint_error_dev(sc->sc_dev,
    525   1.1  jakllsch 			    "unable to create tx DMA map: %d\n", error);
    526   1.1  jakllsch 		}
    527   1.1  jakllsch 		sc->sc_rdp->tx_mb[i] = NULL;
    528   1.1  jakllsch 	}
    529   1.1  jakllsch 
    530   1.1  jakllsch 	for (i = 0; i < CPSW_NRXDESCS; i++) {
    531   1.1  jakllsch 		if ((error = bus_dmamap_create(sc->sc_bdt, MCLBYTES, 1,
    532   1.1  jakllsch 		    MCLBYTES, 0, 0, &sc->sc_rdp->rx_dm[i])) != 0) {
    533   1.1  jakllsch 			aprint_error_dev(sc->sc_dev,
    534   1.1  jakllsch 			    "unable to create rx DMA map: %d\n", error);
    535   1.1  jakllsch 		}
    536   1.1  jakllsch 		sc->sc_rdp->rx_mb[i] = NULL;
    537   1.1  jakllsch 	}
    538   1.1  jakllsch 
    539   1.1  jakllsch 	sc->sc_txpad = kmem_zalloc(ETHER_MIN_LEN, KM_SLEEP);
    540   1.1  jakllsch 	bus_dmamap_create(sc->sc_bdt, ETHER_MIN_LEN, 1, ETHER_MIN_LEN, 0,
    541   1.1  jakllsch 	    BUS_DMA_WAITOK, &sc->sc_txpad_dm);
    542   1.1  jakllsch 	bus_dmamap_load(sc->sc_bdt, sc->sc_txpad_dm, sc->sc_txpad,
    543   1.6   msaitoh 	    ETHER_MIN_LEN, NULL, BUS_DMA_WAITOK | BUS_DMA_WRITE);
    544   1.1  jakllsch 	bus_dmamap_sync(sc->sc_bdt, sc->sc_txpad_dm, 0, ETHER_MIN_LEN,
    545   1.1  jakllsch 	    BUS_DMASYNC_PREWRITE);
    546   1.1  jakllsch 
    547   1.1  jakllsch 	aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
    548   1.1  jakllsch 	    ether_sprintf(sc->sc_enaddr));
    549   1.1  jakllsch 
    550   1.1  jakllsch 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    551   1.1  jakllsch 	ifp->if_softc = sc;
    552   1.1  jakllsch 	ifp->if_capabilities = 0;
    553   1.1  jakllsch 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    554   1.1  jakllsch 	ifp->if_start = cpsw_start;
    555   1.1  jakllsch 	ifp->if_ioctl = cpsw_ioctl;
    556   1.1  jakllsch 	ifp->if_init = cpsw_init;
    557   1.1  jakllsch 	ifp->if_stop = cpsw_stop;
    558   1.1  jakllsch 	ifp->if_watchdog = cpsw_watchdog;
    559   1.1  jakllsch 	IFQ_SET_READY(&ifp->if_snd);
    560   1.1  jakllsch 
    561   1.1  jakllsch 	cpsw_stop(ifp, 0);
    562   1.1  jakllsch 
    563   1.6   msaitoh 	mii->mii_ifp = ifp;
    564   1.6   msaitoh 	mii->mii_readreg = cpsw_mii_readreg;
    565   1.6   msaitoh 	mii->mii_writereg = cpsw_mii_writereg;
    566   1.6   msaitoh 	mii->mii_statchg = cpsw_mii_statchg;
    567   1.6   msaitoh 
    568   1.6   msaitoh 	sc->sc_ec.ec_mii = mii;
    569   1.6   msaitoh 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    570   1.1  jakllsch 
    571   1.1  jakllsch 	/* Initialize MDIO */
    572   1.1  jakllsch 	cpsw_write_4(sc, MDIOCONTROL,
    573   1.1  jakllsch 	    MDIOCTL_ENABLE | MDIOCTL_FAULTENB | MDIOCTL_CLKDIV(0xff));
    574   1.1  jakllsch 	/* Clear ALE */
    575   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_CONTROL, ALECTL_CLEAR_TABLE);
    576   1.1  jakllsch 
    577   1.6   msaitoh 	mii_attach(self, mii, 0xffffffff, MII_PHY_ANY, 0, 0);
    578   1.6   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
    579   1.1  jakllsch 		aprint_error_dev(self, "no PHY found!\n");
    580   1.1  jakllsch 		sc->sc_phy_has_1000t = false;
    581   1.6   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_MANUAL, 0, NULL);
    582   1.6   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_MANUAL);
    583   1.1  jakllsch 	} else {
    584   1.1  jakllsch 		sc->sc_phy_has_1000t = cpsw_phy_has_1000t(sc);
    585   1.1  jakllsch 
    586   1.6   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
    587   1.1  jakllsch 	}
    588   1.1  jakllsch 
    589   1.1  jakllsch 	if_attach(ifp);
    590   1.1  jakllsch 	if_deferred_start_init(ifp, NULL);
    591   1.1  jakllsch 	ether_ifattach(ifp, sc->sc_enaddr);
    592   1.1  jakllsch 
    593   1.1  jakllsch 	/* The attach is successful. */
    594   1.1  jakllsch 	sc->sc_attached = true;
    595   1.1  jakllsch 
    596   1.1  jakllsch 	return;
    597   1.1  jakllsch }
    598   1.1  jakllsch 
    599   1.1  jakllsch static void
    600   1.1  jakllsch cpsw_start(struct ifnet *ifp)
    601   1.1  jakllsch {
    602   1.1  jakllsch 	struct cpsw_softc * const sc = ifp->if_softc;
    603   1.1  jakllsch 	struct cpsw_ring_data * const rdp = sc->sc_rdp;
    604   1.1  jakllsch 	struct cpsw_cpdma_bd bd;
    605   1.1  jakllsch 	uint32_t * const dw = bd.word;
    606   1.1  jakllsch 	struct mbuf *m;
    607   1.1  jakllsch 	bus_dmamap_t dm;
    608   1.1  jakllsch 	u_int eopi __diagused = ~0;
    609   1.1  jakllsch 	u_int seg;
    610   1.1  jakllsch 	u_int txfree;
    611   1.1  jakllsch 	int txstart = -1;
    612   1.1  jakllsch 	int error;
    613   1.1  jakllsch 	bool pad;
    614   1.1  jakllsch 	u_int mlen;
    615   1.1  jakllsch 
    616   1.1  jakllsch 	KERNHIST_FUNC(__func__);
    617   1.9     skrll 	CPSWHIST_CALLARGS(sc, 0, 0, 0);
    618   1.1  jakllsch 
    619   1.6   msaitoh 	if (__predict_false((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) !=
    620   1.1  jakllsch 	    IFF_RUNNING)) {
    621   1.1  jakllsch 		return;
    622   1.1  jakllsch 	}
    623   1.1  jakllsch 
    624   1.1  jakllsch 	if (sc->sc_txnext >= sc->sc_txhead)
    625   1.1  jakllsch 		txfree = CPSW_NTXDESCS - 1 + sc->sc_txhead - sc->sc_txnext;
    626   1.1  jakllsch 	else
    627   1.1  jakllsch 		txfree = sc->sc_txhead - sc->sc_txnext - 1;
    628   1.1  jakllsch 
    629   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "start txf %x txh %x txn %x txr %x\n",
    630   1.1  jakllsch 	    txfree, sc->sc_txhead, sc->sc_txnext, sc->sc_txrun);
    631   1.1  jakllsch 
    632   1.1  jakllsch 	while (txfree > 0) {
    633   1.1  jakllsch 		IFQ_POLL(&ifp->if_snd, m);
    634   1.1  jakllsch 		if (m == NULL)
    635   1.1  jakllsch 			break;
    636   1.1  jakllsch 
    637   1.1  jakllsch 		dm = rdp->tx_dm[sc->sc_txnext];
    638   1.1  jakllsch 
    639   1.1  jakllsch 		error = bus_dmamap_load_mbuf(sc->sc_bdt, dm, m, BUS_DMA_NOWAIT);
    640   1.1  jakllsch 		if (error == EFBIG) {
    641   1.1  jakllsch 			device_printf(sc->sc_dev, "won't fit\n");
    642   1.1  jakllsch 			IFQ_DEQUEUE(&ifp->if_snd, m);
    643   1.1  jakllsch 			m_freem(m);
    644  1.11   thorpej 			if_statinc(ifp, if_oerrors);
    645   1.1  jakllsch 			continue;
    646   1.1  jakllsch 		} else if (error != 0) {
    647   1.1  jakllsch 			device_printf(sc->sc_dev, "error\n");
    648   1.1  jakllsch 			break;
    649   1.1  jakllsch 		}
    650   1.1  jakllsch 
    651   1.1  jakllsch 		if (dm->dm_nsegs + 1 >= txfree) {
    652   1.1  jakllsch 			ifp->if_flags |= IFF_OACTIVE;
    653   1.1  jakllsch 			bus_dmamap_unload(sc->sc_bdt, dm);
    654   1.1  jakllsch 			break;
    655   1.1  jakllsch 		}
    656   1.1  jakllsch 
    657   1.1  jakllsch 		mlen = m_length(m);
    658   1.1  jakllsch 		pad = mlen < CPSW_PAD_LEN;
    659   1.1  jakllsch 
    660   1.1  jakllsch 		KASSERT(rdp->tx_mb[sc->sc_txnext] == NULL);
    661   1.1  jakllsch 		rdp->tx_mb[sc->sc_txnext] = m;
    662   1.1  jakllsch 		IFQ_DEQUEUE(&ifp->if_snd, m);
    663   1.1  jakllsch 
    664   1.1  jakllsch 		bus_dmamap_sync(sc->sc_bdt, dm, 0, dm->dm_mapsize,
    665   1.1  jakllsch 		    BUS_DMASYNC_PREWRITE);
    666   1.1  jakllsch 
    667   1.1  jakllsch 		if (txstart == -1)
    668   1.1  jakllsch 			txstart = sc->sc_txnext;
    669   1.1  jakllsch 		eopi = sc->sc_txnext;
    670   1.1  jakllsch 		for (seg = 0; seg < dm->dm_nsegs; seg++) {
    671   1.1  jakllsch 			dw[0] = cpsw_txdesc_paddr(sc,
    672   1.1  jakllsch 			    TXDESC_NEXT(sc->sc_txnext));
    673   1.1  jakllsch 			dw[1] = dm->dm_segs[seg].ds_addr;
    674   1.1  jakllsch 			dw[2] = dm->dm_segs[seg].ds_len;
    675   1.1  jakllsch 			dw[3] = 0;
    676   1.1  jakllsch 
    677   1.1  jakllsch 			if (seg == 0)
    678   1.1  jakllsch 				dw[3] |= CPDMA_BD_SOP | CPDMA_BD_OWNER |
    679   1.1  jakllsch 				    MAX(mlen, CPSW_PAD_LEN);
    680   1.1  jakllsch 
    681   1.1  jakllsch 			if ((seg == dm->dm_nsegs - 1) && !pad)
    682   1.1  jakllsch 				dw[3] |= CPDMA_BD_EOP;
    683   1.1  jakllsch 
    684   1.1  jakllsch 			cpsw_set_txdesc(sc, sc->sc_txnext, &bd);
    685   1.1  jakllsch 			txfree--;
    686   1.1  jakllsch 			eopi = sc->sc_txnext;
    687   1.1  jakllsch 			sc->sc_txnext = TXDESC_NEXT(sc->sc_txnext);
    688   1.1  jakllsch 		}
    689   1.1  jakllsch 		if (pad) {
    690   1.1  jakllsch 			dw[0] = cpsw_txdesc_paddr(sc,
    691   1.1  jakllsch 			    TXDESC_NEXT(sc->sc_txnext));
    692   1.1  jakllsch 			dw[1] = sc->sc_txpad_pa;
    693   1.1  jakllsch 			dw[2] = CPSW_PAD_LEN - mlen;
    694   1.1  jakllsch 			dw[3] = CPDMA_BD_EOP;
    695   1.1  jakllsch 
    696   1.1  jakllsch 			cpsw_set_txdesc(sc, sc->sc_txnext, &bd);
    697   1.1  jakllsch 			txfree--;
    698   1.1  jakllsch 			eopi = sc->sc_txnext;
    699   1.1  jakllsch 			sc->sc_txnext = TXDESC_NEXT(sc->sc_txnext);
    700   1.1  jakllsch 		}
    701   1.1  jakllsch 
    702   1.2   msaitoh 		bpf_mtap(ifp, m, BPF_D_OUT);
    703   1.1  jakllsch 	}
    704   1.1  jakllsch 
    705   1.1  jakllsch 	if (txstart >= 0) {
    706   1.1  jakllsch 		ifp->if_timer = 5;
    707   1.1  jakllsch 		/* terminate the new chain */
    708   1.1  jakllsch 		KASSERT(eopi == TXDESC_PREV(sc->sc_txnext));
    709   1.1  jakllsch 		cpsw_set_txdesc_next(sc, TXDESC_PREV(sc->sc_txnext), 0);
    710   1.1  jakllsch 		KERNHIST_LOG(cpswhist, "CP %x HDP %x s %x e %x\n",
    711   1.1  jakllsch 		    cpsw_read_4(sc, CPSW_CPDMA_TX_CP(0)),
    712   1.1  jakllsch 		    cpsw_read_4(sc, CPSW_CPDMA_TX_HDP(0)), txstart, eopi);
    713   1.1  jakllsch 		/* link the new chain on */
    714   1.1  jakllsch 		cpsw_set_txdesc_next(sc, TXDESC_PREV(txstart),
    715   1.1  jakllsch 		    cpsw_txdesc_paddr(sc, txstart));
    716   1.1  jakllsch 		if (sc->sc_txeoq) {
    717   1.1  jakllsch 			/* kick the dma engine */
    718   1.1  jakllsch 			sc->sc_txeoq = false;
    719   1.1  jakllsch 			cpsw_write_4(sc, CPSW_CPDMA_TX_HDP(0),
    720   1.1  jakllsch 			    cpsw_txdesc_paddr(sc, txstart));
    721   1.1  jakllsch 		}
    722   1.1  jakllsch 	}
    723   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "end txf %x txh %x txn %x txr %x\n",
    724   1.1  jakllsch 	    txfree, sc->sc_txhead, sc->sc_txnext, sc->sc_txrun);
    725   1.1  jakllsch }
    726   1.1  jakllsch 
    727   1.1  jakllsch static int
    728   1.1  jakllsch cpsw_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    729   1.1  jakllsch {
    730   1.1  jakllsch 	const int s = splnet();
    731   1.1  jakllsch 	int error = 0;
    732   1.1  jakllsch 
    733   1.1  jakllsch 	switch (cmd) {
    734   1.1  jakllsch 	default:
    735   1.1  jakllsch 		error = ether_ioctl(ifp, cmd, data);
    736   1.1  jakllsch 		if (error == ENETRESET) {
    737   1.1  jakllsch 			error = 0;
    738   1.1  jakllsch 		}
    739   1.1  jakllsch 		break;
    740   1.1  jakllsch 	}
    741   1.1  jakllsch 
    742   1.1  jakllsch 	splx(s);
    743   1.1  jakllsch 
    744   1.1  jakllsch 	return error;
    745   1.1  jakllsch }
    746   1.1  jakllsch 
    747   1.1  jakllsch static void
    748   1.1  jakllsch cpsw_watchdog(struct ifnet *ifp)
    749   1.1  jakllsch {
    750   1.1  jakllsch 	struct cpsw_softc *sc = ifp->if_softc;
    751   1.1  jakllsch 
    752   1.1  jakllsch 	device_printf(sc->sc_dev, "device timeout\n");
    753   1.1  jakllsch 
    754  1.11   thorpej 	if_statinc(ifp, if_oerrors);
    755   1.1  jakllsch 	cpsw_init(ifp);
    756   1.1  jakllsch 	cpsw_start(ifp);
    757   1.1  jakllsch }
    758   1.1  jakllsch 
    759   1.1  jakllsch static int
    760   1.1  jakllsch cpsw_mii_wait(struct cpsw_softc * const sc, int reg)
    761   1.1  jakllsch {
    762   1.1  jakllsch 	u_int tries;
    763   1.1  jakllsch 
    764   1.1  jakllsch 	for (tries = 0; tries < 1000; tries++) {
    765   1.1  jakllsch 		if ((cpsw_read_4(sc, reg) & __BIT(31)) == 0)
    766   1.1  jakllsch 			return 0;
    767   1.1  jakllsch 		delay(1);
    768   1.1  jakllsch 	}
    769   1.1  jakllsch 	return ETIMEDOUT;
    770   1.1  jakllsch }
    771   1.1  jakllsch 
    772   1.1  jakllsch static int
    773   1.3   msaitoh cpsw_mii_readreg(device_t dev, int phy, int reg, uint16_t *val)
    774   1.1  jakllsch {
    775   1.1  jakllsch 	struct cpsw_softc * const sc = device_private(dev);
    776   1.1  jakllsch 	uint32_t v;
    777   1.1  jakllsch 
    778   1.1  jakllsch 	if (cpsw_mii_wait(sc, MDIOUSERACCESS0) != 0)
    779   1.3   msaitoh 		return -1;
    780   1.1  jakllsch 
    781   1.1  jakllsch 	cpsw_write_4(sc, MDIOUSERACCESS0, (1 << 31) |
    782   1.1  jakllsch 	    ((reg & 0x1F) << 21) | ((phy & 0x1F) << 16));
    783   1.1  jakllsch 
    784   1.1  jakllsch 	if (cpsw_mii_wait(sc, MDIOUSERACCESS0) != 0)
    785   1.3   msaitoh 		return -1;
    786   1.1  jakllsch 
    787   1.1  jakllsch 	v = cpsw_read_4(sc, MDIOUSERACCESS0);
    788   1.3   msaitoh 	if (v & __BIT(29)) {
    789   1.3   msaitoh 		*val = v & 0xffff;
    790   1.1  jakllsch 		return 0;
    791   1.3   msaitoh 	}
    792   1.3   msaitoh 
    793   1.3   msaitoh 	return -1;
    794   1.1  jakllsch }
    795   1.1  jakllsch 
    796   1.3   msaitoh static int
    797   1.3   msaitoh cpsw_mii_writereg(device_t dev, int phy, int reg, uint16_t val)
    798   1.1  jakllsch {
    799   1.1  jakllsch 	struct cpsw_softc * const sc = device_private(dev);
    800   1.1  jakllsch 	uint32_t v;
    801   1.1  jakllsch 
    802   1.1  jakllsch 	KASSERT((val & 0xffff0000UL) == 0);
    803   1.1  jakllsch 
    804   1.1  jakllsch 	if (cpsw_mii_wait(sc, MDIOUSERACCESS0) != 0)
    805   1.1  jakllsch 		goto out;
    806   1.1  jakllsch 
    807   1.1  jakllsch 	cpsw_write_4(sc, MDIOUSERACCESS0, (1 << 31) | (1 << 30) |
    808   1.1  jakllsch 	    ((reg & 0x1F) << 21) | ((phy & 0x1F) << 16) | val);
    809   1.1  jakllsch 
    810   1.1  jakllsch 	if (cpsw_mii_wait(sc, MDIOUSERACCESS0) != 0)
    811   1.1  jakllsch 		goto out;
    812   1.1  jakllsch 
    813   1.1  jakllsch 	v = cpsw_read_4(sc, MDIOUSERACCESS0);
    814   1.3   msaitoh 	if ((v & __BIT(29)) == 0) {
    815   1.1  jakllsch out:
    816   1.1  jakllsch 		device_printf(sc->sc_dev, "%s error\n", __func__);
    817   1.3   msaitoh 		return -1;
    818   1.3   msaitoh 	}
    819   1.1  jakllsch 
    820   1.3   msaitoh 	return 0;
    821   1.1  jakllsch }
    822   1.1  jakllsch 
    823   1.1  jakllsch static void
    824   1.1  jakllsch cpsw_mii_statchg(struct ifnet *ifp)
    825   1.1  jakllsch {
    826   1.1  jakllsch 	return;
    827   1.1  jakllsch }
    828   1.1  jakllsch 
    829   1.1  jakllsch static int
    830   1.1  jakllsch cpsw_new_rxbuf(struct cpsw_softc * const sc, const u_int i)
    831   1.1  jakllsch {
    832   1.1  jakllsch 	struct cpsw_ring_data * const rdp = sc->sc_rdp;
    833   1.1  jakllsch 	const u_int h = RXDESC_PREV(i);
    834   1.1  jakllsch 	struct cpsw_cpdma_bd bd;
    835   1.1  jakllsch 	uint32_t * const dw = bd.word;
    836   1.1  jakllsch 	struct mbuf *m;
    837   1.1  jakllsch 	int error = ENOBUFS;
    838   1.1  jakllsch 
    839   1.1  jakllsch 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    840   1.1  jakllsch 	if (m == NULL) {
    841   1.1  jakllsch 		goto reuse;
    842   1.1  jakllsch 	}
    843   1.1  jakllsch 
    844   1.1  jakllsch 	MCLGET(m, M_DONTWAIT);
    845   1.1  jakllsch 	if ((m->m_flags & M_EXT) == 0) {
    846   1.1  jakllsch 		m_freem(m);
    847   1.1  jakllsch 		goto reuse;
    848   1.1  jakllsch 	}
    849   1.1  jakllsch 
    850   1.1  jakllsch 	/* We have a new buffer, prepare it for the ring. */
    851   1.1  jakllsch 
    852   1.1  jakllsch 	if (rdp->rx_mb[i] != NULL)
    853   1.1  jakllsch 		bus_dmamap_unload(sc->sc_bdt, rdp->rx_dm[i]);
    854   1.1  jakllsch 
    855   1.1  jakllsch 	m->m_len = m->m_pkthdr.len = MCLBYTES;
    856   1.1  jakllsch 
    857   1.1  jakllsch 	rdp->rx_mb[i] = m;
    858   1.1  jakllsch 
    859   1.1  jakllsch 	error = bus_dmamap_load_mbuf(sc->sc_bdt, rdp->rx_dm[i], rdp->rx_mb[i],
    860   1.6   msaitoh 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
    861   1.1  jakllsch 	if (error) {
    862   1.1  jakllsch 		device_printf(sc->sc_dev, "can't load rx DMA map %d: %d\n",
    863   1.1  jakllsch 		    i, error);
    864   1.1  jakllsch 	}
    865   1.1  jakllsch 
    866   1.1  jakllsch 	bus_dmamap_sync(sc->sc_bdt, rdp->rx_dm[i],
    867   1.1  jakllsch 	    0, rdp->rx_dm[i]->dm_mapsize, BUS_DMASYNC_PREREAD);
    868   1.1  jakllsch 
    869   1.1  jakllsch 	error = 0;
    870   1.1  jakllsch 
    871   1.1  jakllsch reuse:
    872   1.1  jakllsch 	/* (re-)setup the descriptor */
    873   1.1  jakllsch 	dw[0] = 0;
    874   1.1  jakllsch 	dw[1] = rdp->rx_dm[i]->dm_segs[0].ds_addr;
    875   1.1  jakllsch 	dw[2] = MIN(0x7ff, rdp->rx_dm[i]->dm_segs[0].ds_len);
    876   1.1  jakllsch 	dw[3] = CPDMA_BD_OWNER;
    877   1.1  jakllsch 
    878   1.1  jakllsch 	cpsw_set_rxdesc(sc, i, &bd);
    879   1.1  jakllsch 	/* and link onto ring */
    880   1.1  jakllsch 	cpsw_set_rxdesc_next(sc, h, cpsw_rxdesc_paddr(sc, i));
    881   1.1  jakllsch 
    882   1.1  jakllsch 	return error;
    883   1.1  jakllsch }
    884   1.1  jakllsch 
    885   1.1  jakllsch static int
    886   1.1  jakllsch cpsw_init(struct ifnet *ifp)
    887   1.1  jakllsch {
    888   1.1  jakllsch 	struct cpsw_softc * const sc = ifp->if_softc;
    889   1.1  jakllsch 	struct mii_data * const mii = &sc->sc_mii;
    890   1.1  jakllsch 	int i;
    891   1.1  jakllsch 
    892   1.1  jakllsch 	cpsw_stop(ifp, 0);
    893   1.1  jakllsch 
    894   1.1  jakllsch 	sc->sc_txnext = 0;
    895   1.1  jakllsch 	sc->sc_txhead = 0;
    896   1.1  jakllsch 
    897   1.1  jakllsch 	/* Reset wrapper */
    898   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_SOFT_RESET, 1);
    899   1.5   msaitoh 	while (cpsw_read_4(sc, CPSW_WR_SOFT_RESET) & 1)
    900   1.5   msaitoh 		;
    901   1.1  jakllsch 
    902   1.1  jakllsch 	/* Reset SS */
    903   1.1  jakllsch 	cpsw_write_4(sc, CPSW_SS_SOFT_RESET, 1);
    904   1.5   msaitoh 	while (cpsw_read_4(sc, CPSW_SS_SOFT_RESET) & 1)
    905   1.5   msaitoh 		;
    906   1.1  jakllsch 
    907   1.1  jakllsch 	/* Clear table and enable ALE */
    908   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_CONTROL,
    909   1.1  jakllsch 	    ALECTL_ENABLE_ALE | ALECTL_CLEAR_TABLE);
    910   1.1  jakllsch 
    911   1.1  jakllsch 	/* Reset and init Sliver port 1 and 2 */
    912   1.1  jakllsch 	for (i = 0; i < CPSW_ETH_PORTS; i++) {
    913   1.1  jakllsch 		uint32_t macctl;
    914   1.1  jakllsch 
    915   1.1  jakllsch 		/* Reset */
    916   1.1  jakllsch 		cpsw_write_4(sc, CPSW_SL_SOFT_RESET(i), 1);
    917   1.5   msaitoh 		while (cpsw_read_4(sc, CPSW_SL_SOFT_RESET(i)) & 1)
    918   1.5   msaitoh 			;
    919   1.1  jakllsch 		/* Set Slave Mapping */
    920   1.1  jakllsch 		cpsw_write_4(sc, CPSW_SL_RX_PRI_MAP(i), 0x76543210);
    921   1.1  jakllsch 		cpsw_write_4(sc, CPSW_PORT_P_TX_PRI_MAP(i+1), 0x33221100);
    922   1.1  jakllsch 		cpsw_write_4(sc, CPSW_SL_RX_MAXLEN(i), 0x5f2);
    923   1.1  jakllsch 		/* Set MAC Address */
    924   1.1  jakllsch 		cpsw_write_4(sc, CPSW_PORT_P_SA_HI(i+1),
    925   1.1  jakllsch 		    sc->sc_enaddr[0] | (sc->sc_enaddr[1] << 8) |
    926   1.1  jakllsch 		    (sc->sc_enaddr[2] << 16) | (sc->sc_enaddr[3] << 24));
    927   1.1  jakllsch 		cpsw_write_4(sc, CPSW_PORT_P_SA_LO(i+1),
    928   1.1  jakllsch 		    sc->sc_enaddr[4] | (sc->sc_enaddr[5] << 8));
    929   1.1  jakllsch 
    930   1.1  jakllsch 		/* Set MACCONTROL for ports 0,1 */
    931   1.1  jakllsch 		macctl = SLMACCTL_FULLDUPLEX | SLMACCTL_GMII_EN |
    932   1.1  jakllsch 		    SLMACCTL_IFCTL_A;
    933   1.1  jakllsch 		if (sc->sc_phy_has_1000t)
    934   1.1  jakllsch 			macctl |= SLMACCTL_GIG;
    935   1.1  jakllsch 		cpsw_write_4(sc, CPSW_SL_MACCONTROL(i), macctl);
    936   1.1  jakllsch 
    937   1.1  jakllsch 		/* Set ALE port to forwarding(3) */
    938   1.1  jakllsch 		cpsw_write_4(sc, CPSW_ALE_PORTCTL(i+1), 3);
    939   1.1  jakllsch 	}
    940   1.1  jakllsch 
    941   1.1  jakllsch 	/* Set Host Port Mapping */
    942   1.1  jakllsch 	cpsw_write_4(sc, CPSW_PORT_P0_CPDMA_TX_PRI_MAP, 0x76543210);
    943   1.1  jakllsch 	cpsw_write_4(sc, CPSW_PORT_P0_CPDMA_RX_CH_MAP, 0);
    944   1.1  jakllsch 
    945   1.1  jakllsch 	/* Set ALE port to forwarding(3) */
    946   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_PORTCTL(0), 3);
    947   1.1  jakllsch 
    948   1.1  jakllsch 	/* Initialize addrs */
    949   1.1  jakllsch 	cpsw_ale_update_addresses(sc, 1);
    950   1.1  jakllsch 
    951   1.1  jakllsch 	cpsw_write_4(sc, CPSW_SS_PTYPE, 0);
    952   1.1  jakllsch 	cpsw_write_4(sc, CPSW_SS_STAT_PORT_EN, 7);
    953   1.1  jakllsch 
    954   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_SOFT_RESET, 1);
    955   1.5   msaitoh 	while (cpsw_read_4(sc, CPSW_CPDMA_SOFT_RESET) & 1)
    956   1.5   msaitoh 		;
    957   1.1  jakllsch 
    958   1.1  jakllsch 	for (i = 0; i < 8; i++) {
    959   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_TX_HDP(i), 0);
    960   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_RX_HDP(i), 0);
    961   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_TX_CP(i), 0);
    962   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_RX_CP(i), 0);
    963   1.1  jakllsch 	}
    964   1.1  jakllsch 
    965   1.1  jakllsch 	bus_space_set_region_4(sc->sc_bst, sc->sc_bsh_txdescs, 0, 0,
    966   1.1  jakllsch 	    CPSW_CPPI_RAM_TXDESCS_SIZE/4);
    967   1.1  jakllsch 
    968   1.1  jakllsch 	sc->sc_txhead = 0;
    969   1.1  jakllsch 	sc->sc_txnext = 0;
    970   1.1  jakllsch 
    971   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_FREEBUFFER(0), 0);
    972   1.1  jakllsch 
    973   1.1  jakllsch 	bus_space_set_region_4(sc->sc_bst, sc->sc_bsh_rxdescs, 0, 0,
    974   1.1  jakllsch 	    CPSW_CPPI_RAM_RXDESCS_SIZE/4);
    975   1.1  jakllsch 	/* Initialize RX Buffer Descriptors */
    976   1.1  jakllsch 	cpsw_set_rxdesc_next(sc, RXDESC_PREV(0), 0);
    977   1.1  jakllsch 	for (i = 0; i < CPSW_NRXDESCS; i++) {
    978   1.1  jakllsch 		cpsw_new_rxbuf(sc, i);
    979   1.1  jakllsch 	}
    980   1.1  jakllsch 	sc->sc_rxhead = 0;
    981   1.1  jakllsch 
    982   1.1  jakllsch 	/* turn off flow control */
    983   1.1  jakllsch 	cpsw_write_4(sc, CPSW_SS_FLOW_CONTROL, 0);
    984   1.1  jakllsch 
    985   1.1  jakllsch 	/* align layer 3 header to 32-bit */
    986   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_BUFFER_OFFSET, ETHER_ALIGN);
    987   1.1  jakllsch 
    988   1.1  jakllsch 	/* Clear all interrupt Masks */
    989   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_INTMASK_CLEAR, 0xFFFFFFFF);
    990   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_TX_INTMASK_CLEAR, 0xFFFFFFFF);
    991   1.1  jakllsch 
    992   1.1  jakllsch 	/* Enable TX & RX DMA */
    993   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_TX_CONTROL, 1);
    994   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_CONTROL, 1);
    995   1.1  jakllsch 
    996   1.1  jakllsch 	/* Enable TX and RX interrupt receive for core 0 */
    997   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_C_TX_EN(0), 1);
    998   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_C_RX_EN(0), 1);
    999   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_C_MISC_EN(0), 0x1F);
   1000   1.1  jakllsch 
   1001   1.1  jakllsch 	/* Enable host Error Interrupt */
   1002   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_DMA_INTMASK_SET, 2);
   1003   1.1  jakllsch 
   1004   1.1  jakllsch 	/* Enable interrupts for TX and RX Channel 0 */
   1005   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_TX_INTMASK_SET, 1);
   1006   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_INTMASK_SET, 1);
   1007   1.1  jakllsch 
   1008   1.1  jakllsch 	/* Ack stalled irqs */
   1009   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_RXTH);
   1010   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_RX);
   1011   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_TX);
   1012   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_MISC);
   1013   1.1  jakllsch 
   1014   1.1  jakllsch 	/* Initialize MDIO - ENABLE, PREAMBLE=0, FAULTENB, CLKDIV=0xFF */
   1015   1.1  jakllsch 	/* TODO Calculate MDCLK=CLK/(CLKDIV+1) */
   1016   1.1  jakllsch 	cpsw_write_4(sc, MDIOCONTROL,
   1017   1.1  jakllsch 	    MDIOCTL_ENABLE | MDIOCTL_FAULTENB | MDIOCTL_CLKDIV(0xff));
   1018   1.1  jakllsch 
   1019   1.1  jakllsch 	mii_mediachg(mii);
   1020   1.1  jakllsch 
   1021   1.1  jakllsch 	/* Write channel 0 RX HDP */
   1022   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_HDP(0), cpsw_rxdesc_paddr(sc, 0));
   1023   1.1  jakllsch 	sc->sc_rxrun = true;
   1024   1.1  jakllsch 	sc->sc_rxeoq = false;
   1025   1.1  jakllsch 
   1026   1.1  jakllsch 	sc->sc_txrun = true;
   1027   1.1  jakllsch 	sc->sc_txeoq = true;
   1028   1.1  jakllsch 	callout_schedule(&sc->sc_tick_ch, hz);
   1029   1.1  jakllsch 	ifp->if_flags |= IFF_RUNNING;
   1030   1.1  jakllsch 	ifp->if_flags &= ~IFF_OACTIVE;
   1031   1.1  jakllsch 
   1032   1.1  jakllsch 	return 0;
   1033   1.1  jakllsch }
   1034   1.1  jakllsch 
   1035   1.1  jakllsch static void
   1036   1.1  jakllsch cpsw_stop(struct ifnet *ifp, int disable)
   1037   1.1  jakllsch {
   1038   1.1  jakllsch 	struct cpsw_softc * const sc = ifp->if_softc;
   1039   1.1  jakllsch 	struct cpsw_ring_data * const rdp = sc->sc_rdp;
   1040   1.1  jakllsch 	u_int i;
   1041   1.1  jakllsch 
   1042   1.1  jakllsch 	aprint_debug_dev(sc->sc_dev, "%s: ifp %p disable %d\n", __func__,
   1043   1.1  jakllsch 	    ifp, disable);
   1044   1.1  jakllsch 
   1045   1.1  jakllsch 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   1046   1.1  jakllsch 		return;
   1047   1.1  jakllsch 
   1048   1.1  jakllsch 	callout_stop(&sc->sc_tick_ch);
   1049   1.1  jakllsch 	mii_down(&sc->sc_mii);
   1050   1.1  jakllsch 
   1051   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_TX_INTMASK_CLEAR, 1);
   1052   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_INTMASK_CLEAR, 1);
   1053   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_C_TX_EN(0), 0x0);
   1054   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_C_RX_EN(0), 0x0);
   1055   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_C_MISC_EN(0), 0x0);
   1056   1.1  jakllsch 
   1057   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_TX_TEARDOWN, 0);
   1058   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_RX_TEARDOWN, 0);
   1059   1.1  jakllsch 	i = 0;
   1060   1.1  jakllsch 	while ((sc->sc_txrun || sc->sc_rxrun) && i < 10000) {
   1061   1.1  jakllsch 		delay(10);
   1062   1.1  jakllsch 		if ((sc->sc_txrun == true) && cpsw_txintr(sc) == 0)
   1063   1.1  jakllsch 			sc->sc_txrun = false;
   1064   1.1  jakllsch 		if ((sc->sc_rxrun == true) && cpsw_rxintr(sc) == 0)
   1065   1.1  jakllsch 			sc->sc_rxrun = false;
   1066   1.1  jakllsch 		i++;
   1067   1.1  jakllsch 	}
   1068   1.1  jakllsch 	//printf("%s toredown complete in %u\n", __func__, i);
   1069   1.1  jakllsch 
   1070   1.1  jakllsch 	/* Reset wrapper */
   1071   1.1  jakllsch 	cpsw_write_4(sc, CPSW_WR_SOFT_RESET, 1);
   1072   1.5   msaitoh 	while (cpsw_read_4(sc, CPSW_WR_SOFT_RESET) & 1)
   1073   1.5   msaitoh 		;
   1074   1.1  jakllsch 
   1075   1.1  jakllsch 	/* Reset SS */
   1076   1.1  jakllsch 	cpsw_write_4(sc, CPSW_SS_SOFT_RESET, 1);
   1077   1.5   msaitoh 	while (cpsw_read_4(sc, CPSW_SS_SOFT_RESET) & 1)
   1078   1.5   msaitoh 		;
   1079   1.1  jakllsch 
   1080   1.1  jakllsch 	for (i = 0; i < CPSW_ETH_PORTS; i++) {
   1081   1.1  jakllsch 		cpsw_write_4(sc, CPSW_SL_SOFT_RESET(i), 1);
   1082   1.5   msaitoh 		while (cpsw_read_4(sc, CPSW_SL_SOFT_RESET(i)) & 1)
   1083   1.5   msaitoh 			;
   1084   1.1  jakllsch 	}
   1085   1.1  jakllsch 
   1086   1.1  jakllsch 	/* Reset CPDMA */
   1087   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_SOFT_RESET, 1);
   1088   1.5   msaitoh 	while (cpsw_read_4(sc, CPSW_CPDMA_SOFT_RESET) & 1)
   1089   1.5   msaitoh 		;
   1090   1.1  jakllsch 
   1091   1.1  jakllsch 	/* Release any queued transmit buffers. */
   1092   1.1  jakllsch 	for (i = 0; i < CPSW_NTXDESCS; i++) {
   1093   1.1  jakllsch 		bus_dmamap_unload(sc->sc_bdt, rdp->tx_dm[i]);
   1094   1.1  jakllsch 		m_freem(rdp->tx_mb[i]);
   1095   1.1  jakllsch 		rdp->tx_mb[i] = NULL;
   1096   1.1  jakllsch 	}
   1097   1.1  jakllsch 
   1098   1.6   msaitoh 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1099   1.1  jakllsch 	ifp->if_timer = 0;
   1100   1.1  jakllsch 
   1101   1.1  jakllsch 	if (!disable)
   1102   1.1  jakllsch 		return;
   1103   1.1  jakllsch 
   1104   1.1  jakllsch 	for (i = 0; i < CPSW_NRXDESCS; i++) {
   1105   1.1  jakllsch 		bus_dmamap_unload(sc->sc_bdt, rdp->rx_dm[i]);
   1106   1.1  jakllsch 		m_freem(rdp->rx_mb[i]);
   1107   1.1  jakllsch 		rdp->rx_mb[i] = NULL;
   1108   1.1  jakllsch 	}
   1109   1.1  jakllsch }
   1110   1.1  jakllsch 
   1111   1.1  jakllsch static void
   1112   1.1  jakllsch cpsw_tick(void *arg)
   1113   1.1  jakllsch {
   1114   1.1  jakllsch 	struct cpsw_softc * const sc = arg;
   1115   1.1  jakllsch 	struct mii_data * const mii = &sc->sc_mii;
   1116   1.1  jakllsch 	const int s = splnet();
   1117   1.1  jakllsch 
   1118   1.1  jakllsch 	mii_tick(mii);
   1119   1.1  jakllsch 
   1120   1.1  jakllsch 	splx(s);
   1121   1.1  jakllsch 
   1122   1.1  jakllsch 	callout_schedule(&sc->sc_tick_ch, hz);
   1123   1.1  jakllsch }
   1124   1.1  jakllsch 
   1125   1.1  jakllsch static int
   1126   1.1  jakllsch cpsw_rxthintr(void *arg)
   1127   1.1  jakllsch {
   1128   1.1  jakllsch 	struct cpsw_softc * const sc = arg;
   1129   1.1  jakllsch 
   1130   1.1  jakllsch 	/* this won't deassert the interrupt though */
   1131   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_RXTH);
   1132   1.1  jakllsch 
   1133   1.1  jakllsch 	return 1;
   1134   1.1  jakllsch }
   1135   1.1  jakllsch 
   1136   1.1  jakllsch static int
   1137   1.1  jakllsch cpsw_rxintr(void *arg)
   1138   1.1  jakllsch {
   1139   1.1  jakllsch 	struct cpsw_softc * const sc = arg;
   1140   1.1  jakllsch 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1141   1.1  jakllsch 	struct cpsw_ring_data * const rdp = sc->sc_rdp;
   1142   1.1  jakllsch 	struct cpsw_cpdma_bd bd;
   1143   1.1  jakllsch 	const uint32_t * const dw = bd.word;
   1144   1.1  jakllsch 	bus_dmamap_t dm;
   1145   1.1  jakllsch 	struct mbuf *m;
   1146   1.1  jakllsch 	u_int i;
   1147   1.1  jakllsch 	u_int len, off;
   1148   1.1  jakllsch 
   1149   1.1  jakllsch 	KERNHIST_FUNC(__func__);
   1150   1.9     skrll 	CPSWHIST_CALLARGS(sc, 0, 0, 0);
   1151   1.1  jakllsch 
   1152   1.1  jakllsch 	for (;;) {
   1153   1.1  jakllsch 		KASSERT(sc->sc_rxhead < CPSW_NRXDESCS);
   1154   1.1  jakllsch 
   1155   1.1  jakllsch 		i = sc->sc_rxhead;
   1156   1.1  jakllsch 		KERNHIST_LOG(cpswhist, "rxhead %x CP %x\n", i,
   1157   1.1  jakllsch 		    cpsw_read_4(sc, CPSW_CPDMA_RX_CP(0)), 0, 0);
   1158   1.1  jakllsch 		dm = rdp->rx_dm[i];
   1159   1.1  jakllsch 		m = rdp->rx_mb[i];
   1160   1.1  jakllsch 
   1161   1.1  jakllsch 		KASSERT(dm != NULL);
   1162   1.1  jakllsch 		KASSERT(m != NULL);
   1163   1.1  jakllsch 
   1164   1.1  jakllsch 		cpsw_get_rxdesc(sc, i, &bd);
   1165   1.1  jakllsch 
   1166   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_OWNER))
   1167   1.1  jakllsch 			break;
   1168   1.1  jakllsch 
   1169   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_TDOWNCMPLT)) {
   1170   1.1  jakllsch 			sc->sc_rxrun = false;
   1171   1.1  jakllsch 			return 1;
   1172   1.1  jakllsch 		}
   1173   1.1  jakllsch 
   1174   1.6   msaitoh 		if ((dw[3] & (CPDMA_BD_SOP | CPDMA_BD_EOP)) !=
   1175   1.6   msaitoh 		    (CPDMA_BD_SOP | CPDMA_BD_EOP)) {
   1176   1.1  jakllsch 			//Debugger();
   1177   1.1  jakllsch 		}
   1178   1.1  jakllsch 
   1179   1.1  jakllsch 		bus_dmamap_sync(sc->sc_bdt, dm, 0, dm->dm_mapsize,
   1180   1.1  jakllsch 		    BUS_DMASYNC_POSTREAD);
   1181   1.1  jakllsch 
   1182   1.1  jakllsch 		if (cpsw_new_rxbuf(sc, i) != 0) {
   1183   1.1  jakllsch 			/* drop current packet, reuse buffer for new */
   1184  1.11   thorpej 			if_statinc(ifp, if_ierrors);
   1185   1.1  jakllsch 			goto next;
   1186   1.1  jakllsch 		}
   1187   1.1  jakllsch 
   1188   1.1  jakllsch 		off = __SHIFTOUT(dw[2], (uint32_t)__BITS(26, 16));
   1189   1.1  jakllsch 		len = __SHIFTOUT(dw[3], (uint32_t)__BITS(10,  0));
   1190   1.1  jakllsch 
   1191   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_PASSCRC))
   1192   1.1  jakllsch 			len -= ETHER_CRC_LEN;
   1193   1.1  jakllsch 
   1194   1.1  jakllsch 		m_set_rcvif(m, ifp);
   1195   1.1  jakllsch 		m->m_pkthdr.len = m->m_len = len;
   1196   1.1  jakllsch 		m->m_data += off;
   1197   1.1  jakllsch 
   1198   1.1  jakllsch 		if_percpuq_enqueue(ifp->if_percpuq, m);
   1199   1.1  jakllsch 
   1200   1.1  jakllsch next:
   1201   1.1  jakllsch 		sc->sc_rxhead = RXDESC_NEXT(sc->sc_rxhead);
   1202   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_EOQ)) {
   1203   1.1  jakllsch 			sc->sc_rxeoq = true;
   1204   1.1  jakllsch 			break;
   1205   1.1  jakllsch 		} else {
   1206   1.1  jakllsch 			sc->sc_rxeoq = false;
   1207   1.1  jakllsch 		}
   1208   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_RX_CP(0),
   1209   1.1  jakllsch 		    cpsw_rxdesc_paddr(sc, i));
   1210   1.1  jakllsch 	}
   1211   1.1  jakllsch 
   1212   1.1  jakllsch 	if (sc->sc_rxeoq) {
   1213   1.1  jakllsch 		device_printf(sc->sc_dev, "rxeoq\n");
   1214   1.1  jakllsch 		//Debugger();
   1215   1.1  jakllsch 	}
   1216   1.1  jakllsch 
   1217   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_RX);
   1218   1.1  jakllsch 
   1219   1.1  jakllsch 	return 1;
   1220   1.1  jakllsch }
   1221   1.1  jakllsch 
   1222   1.1  jakllsch static int
   1223   1.1  jakllsch cpsw_txintr(void *arg)
   1224   1.1  jakllsch {
   1225   1.1  jakllsch 	struct cpsw_softc * const sc = arg;
   1226   1.1  jakllsch 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1227   1.1  jakllsch 	struct cpsw_ring_data * const rdp = sc->sc_rdp;
   1228   1.1  jakllsch 	struct cpsw_cpdma_bd bd;
   1229   1.1  jakllsch 	const uint32_t * const dw = bd.word;
   1230   1.1  jakllsch 	bool handled = false;
   1231   1.1  jakllsch 	uint32_t tx0_cp;
   1232   1.1  jakllsch 	u_int cpi;
   1233   1.1  jakllsch 
   1234   1.1  jakllsch 	KERNHIST_FUNC(__func__);
   1235   1.9     skrll 	CPSWHIST_CALLARGS(sc, 0, 0, 0);
   1236   1.1  jakllsch 
   1237   1.1  jakllsch 	KASSERT(sc->sc_txrun);
   1238   1.1  jakllsch 
   1239   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "before txnext %x txhead %x txrun %x\n",
   1240   1.1  jakllsch 	    sc->sc_txnext, sc->sc_txhead, sc->sc_txrun, 0);
   1241   1.1  jakllsch 
   1242   1.1  jakllsch 	tx0_cp = cpsw_read_4(sc, CPSW_CPDMA_TX_CP(0));
   1243   1.1  jakllsch 
   1244   1.1  jakllsch 	if (tx0_cp == 0xfffffffc) {
   1245   1.1  jakllsch 		/* Teardown, ack it */
   1246   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_TX_CP(0), 0xfffffffc);
   1247   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_TX_HDP(0), 0);
   1248   1.1  jakllsch 		sc->sc_txrun = false;
   1249   1.1  jakllsch 		return 0;
   1250   1.1  jakllsch 	}
   1251   1.1  jakllsch 
   1252   1.1  jakllsch 	for (;;) {
   1253   1.1  jakllsch 		tx0_cp = cpsw_read_4(sc, CPSW_CPDMA_TX_CP(0));
   1254   1.1  jakllsch 		cpi = (tx0_cp - sc->sc_txdescs_pa) / sizeof(struct cpsw_cpdma_bd);
   1255   1.1  jakllsch 		KASSERT(sc->sc_txhead < CPSW_NTXDESCS);
   1256   1.1  jakllsch 
   1257   1.1  jakllsch 		KERNHIST_LOG(cpswhist, "txnext %x txhead %x txrun %x cpi %x\n",
   1258   1.1  jakllsch 		    sc->sc_txnext, sc->sc_txhead, sc->sc_txrun, cpi);
   1259   1.1  jakllsch 
   1260   1.1  jakllsch 		cpsw_get_txdesc(sc, sc->sc_txhead, &bd);
   1261   1.1  jakllsch 
   1262   1.1  jakllsch 		if (dw[2] == 0) {
   1263   1.1  jakllsch 			//Debugger();
   1264   1.1  jakllsch 		}
   1265   1.1  jakllsch 
   1266   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_SOP) == 0)
   1267   1.1  jakllsch 			goto next;
   1268   1.1  jakllsch 
   1269   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_OWNER)) {
   1270   1.1  jakllsch 			printf("pwned %x %x %x\n", cpi, sc->sc_txhead,
   1271   1.1  jakllsch 			    sc->sc_txnext);
   1272   1.1  jakllsch 			break;
   1273   1.1  jakllsch 		}
   1274   1.1  jakllsch 
   1275   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_TDOWNCMPLT)) {
   1276   1.1  jakllsch 			sc->sc_txrun = false;
   1277   1.1  jakllsch 			return 1;
   1278   1.1  jakllsch 		}
   1279   1.1  jakllsch 
   1280   1.1  jakllsch 		bus_dmamap_sync(sc->sc_bdt, rdp->tx_dm[sc->sc_txhead],
   1281   1.1  jakllsch 		    0, rdp->tx_dm[sc->sc_txhead]->dm_mapsize,
   1282   1.1  jakllsch 		    BUS_DMASYNC_POSTWRITE);
   1283   1.1  jakllsch 		bus_dmamap_unload(sc->sc_bdt, rdp->tx_dm[sc->sc_txhead]);
   1284   1.1  jakllsch 
   1285   1.1  jakllsch 		m_freem(rdp->tx_mb[sc->sc_txhead]);
   1286   1.1  jakllsch 		rdp->tx_mb[sc->sc_txhead] = NULL;
   1287   1.1  jakllsch 
   1288  1.11   thorpej 		if_statinc(ifp, if_opackets);
   1289   1.1  jakllsch 
   1290   1.1  jakllsch 		handled = true;
   1291   1.1  jakllsch 
   1292   1.1  jakllsch 		ifp->if_flags &= ~IFF_OACTIVE;
   1293   1.1  jakllsch 
   1294   1.1  jakllsch next:
   1295   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_EOP) && ISSET(dw[3], CPDMA_BD_EOQ)) {
   1296   1.1  jakllsch 			sc->sc_txeoq = true;
   1297   1.1  jakllsch 		}
   1298   1.1  jakllsch 		if (sc->sc_txhead == cpi) {
   1299   1.1  jakllsch 			cpsw_write_4(sc, CPSW_CPDMA_TX_CP(0),
   1300   1.1  jakllsch 			    cpsw_txdesc_paddr(sc, cpi));
   1301   1.1  jakllsch 			sc->sc_txhead = TXDESC_NEXT(sc->sc_txhead);
   1302   1.1  jakllsch 			break;
   1303   1.1  jakllsch 		}
   1304   1.1  jakllsch 		sc->sc_txhead = TXDESC_NEXT(sc->sc_txhead);
   1305   1.1  jakllsch 		if (ISSET(dw[3], CPDMA_BD_EOP) && ISSET(dw[3], CPDMA_BD_EOQ)) {
   1306   1.1  jakllsch 			sc->sc_txeoq = true;
   1307   1.1  jakllsch 			break;
   1308   1.1  jakllsch 		}
   1309   1.1  jakllsch 	}
   1310   1.1  jakllsch 
   1311   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_TX);
   1312   1.1  jakllsch 
   1313   1.1  jakllsch 	if ((sc->sc_txnext != sc->sc_txhead) && sc->sc_txeoq) {
   1314   1.1  jakllsch 		if (cpsw_read_4(sc, CPSW_CPDMA_TX_HDP(0)) == 0) {
   1315   1.1  jakllsch 			sc->sc_txeoq = false;
   1316   1.1  jakllsch 			cpsw_write_4(sc, CPSW_CPDMA_TX_HDP(0),
   1317   1.1  jakllsch 			    cpsw_txdesc_paddr(sc, sc->sc_txhead));
   1318   1.1  jakllsch 		}
   1319   1.1  jakllsch 	}
   1320   1.1  jakllsch 
   1321   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "after txnext %x txhead %x txrun %x\n",
   1322   1.1  jakllsch 	    sc->sc_txnext, sc->sc_txhead, sc->sc_txrun, 0);
   1323   1.1  jakllsch 	KERNHIST_LOG(cpswhist, "CP %x HDP %x\n",
   1324   1.1  jakllsch 	    cpsw_read_4(sc, CPSW_CPDMA_TX_CP(0)),
   1325   1.1  jakllsch 	    cpsw_read_4(sc, CPSW_CPDMA_TX_HDP(0)), 0, 0);
   1326   1.1  jakllsch 
   1327   1.1  jakllsch 	if (handled && sc->sc_txnext == sc->sc_txhead)
   1328   1.1  jakllsch 		ifp->if_timer = 0;
   1329   1.1  jakllsch 
   1330   1.1  jakllsch 	if (handled)
   1331   1.1  jakllsch 		if_schedule_deferred_start(ifp);
   1332   1.1  jakllsch 
   1333   1.1  jakllsch 	return handled;
   1334   1.1  jakllsch }
   1335   1.1  jakllsch 
   1336   1.1  jakllsch static int
   1337   1.1  jakllsch cpsw_miscintr(void *arg)
   1338   1.1  jakllsch {
   1339   1.1  jakllsch 	struct cpsw_softc * const sc = arg;
   1340   1.1  jakllsch 	uint32_t miscstat;
   1341   1.1  jakllsch 	uint32_t dmastat;
   1342   1.1  jakllsch 	uint32_t stat;
   1343   1.1  jakllsch 
   1344   1.1  jakllsch 	miscstat = cpsw_read_4(sc, CPSW_WR_C_MISC_STAT(0));
   1345   1.1  jakllsch 	device_printf(sc->sc_dev, "%s %x FIRE\n", __func__, miscstat);
   1346   1.1  jakllsch 
   1347   1.1  jakllsch #define CPSW_MISC_HOST_PEND __BIT32(2)
   1348   1.1  jakllsch #define CPSW_MISC_STAT_PEND __BIT32(3)
   1349   1.1  jakllsch 
   1350   1.1  jakllsch 	if (ISSET(miscstat, CPSW_MISC_HOST_PEND)) {
   1351   1.1  jakllsch 		/* Host Error */
   1352   1.1  jakllsch 		dmastat = cpsw_read_4(sc, CPSW_CPDMA_DMA_INTSTAT_MASKED);
   1353   1.1  jakllsch 		printf("CPSW_CPDMA_DMA_INTSTAT_MASKED %x\n", dmastat);
   1354   1.1  jakllsch 
   1355   1.1  jakllsch 		printf("rxhead %02x\n", sc->sc_rxhead);
   1356   1.1  jakllsch 
   1357   1.1  jakllsch 		stat = cpsw_read_4(sc, CPSW_CPDMA_DMASTATUS);
   1358   1.1  jakllsch 		printf("CPSW_CPDMA_DMASTATUS %x\n", stat);
   1359   1.1  jakllsch 		stat = cpsw_read_4(sc, CPSW_CPDMA_TX_HDP(0));
   1360   1.1  jakllsch 		printf("CPSW_CPDMA_TX0_HDP %x\n", stat);
   1361   1.1  jakllsch 		stat = cpsw_read_4(sc, CPSW_CPDMA_TX_CP(0));
   1362   1.1  jakllsch 		printf("CPSW_CPDMA_TX0_CP %x\n", stat);
   1363   1.1  jakllsch 		stat = cpsw_read_4(sc, CPSW_CPDMA_RX_HDP(0));
   1364   1.1  jakllsch 		printf("CPSW_CPDMA_RX0_HDP %x\n", stat);
   1365   1.1  jakllsch 		stat = cpsw_read_4(sc, CPSW_CPDMA_RX_CP(0));
   1366   1.1  jakllsch 		printf("CPSW_CPDMA_RX0_CP %x\n", stat);
   1367   1.1  jakllsch 
   1368   1.1  jakllsch 		//Debugger();
   1369   1.1  jakllsch 
   1370   1.1  jakllsch 		cpsw_write_4(sc, CPSW_CPDMA_DMA_INTMASK_CLEAR, dmastat);
   1371   1.1  jakllsch 		dmastat = cpsw_read_4(sc, CPSW_CPDMA_DMA_INTSTAT_MASKED);
   1372   1.1  jakllsch 		printf("CPSW_CPDMA_DMA_INTSTAT_MASKED %x\n", dmastat);
   1373   1.1  jakllsch 	}
   1374   1.1  jakllsch 
   1375   1.1  jakllsch 	cpsw_write_4(sc, CPSW_CPDMA_CPDMA_EOI_VECTOR, CPSW_INTROFF_MISC);
   1376   1.1  jakllsch 
   1377   1.1  jakllsch 	return 1;
   1378   1.1  jakllsch }
   1379   1.1  jakllsch 
   1380   1.1  jakllsch /*
   1381   1.1  jakllsch  *
   1382   1.1  jakllsch  * ALE support routines.
   1383   1.1  jakllsch  *
   1384   1.1  jakllsch  */
   1385   1.1  jakllsch 
   1386   1.1  jakllsch static void
   1387   1.1  jakllsch cpsw_ale_entry_init(uint32_t *ale_entry)
   1388   1.1  jakllsch {
   1389   1.1  jakllsch 	ale_entry[0] = ale_entry[1] = ale_entry[2] = 0;
   1390   1.1  jakllsch }
   1391   1.1  jakllsch 
   1392   1.1  jakllsch static void
   1393   1.1  jakllsch cpsw_ale_entry_set_mac(uint32_t *ale_entry, const uint8_t *mac)
   1394   1.1  jakllsch {
   1395   1.1  jakllsch 	ale_entry[0] = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
   1396   1.1  jakllsch 	ale_entry[1] = mac[0] << 8 | mac[1];
   1397   1.1  jakllsch }
   1398   1.1  jakllsch 
   1399   1.1  jakllsch static void
   1400   1.1  jakllsch cpsw_ale_entry_set_bcast_mac(uint32_t *ale_entry)
   1401   1.1  jakllsch {
   1402   1.1  jakllsch 	ale_entry[0] = 0xffffffff;
   1403   1.1  jakllsch 	ale_entry[1] = 0x0000ffff;
   1404   1.1  jakllsch }
   1405   1.1  jakllsch 
   1406   1.1  jakllsch static void
   1407   1.1  jakllsch cpsw_ale_entry_set(uint32_t *ale_entry, ale_entry_field_t field, uint32_t val)
   1408   1.1  jakllsch {
   1409   1.1  jakllsch 	/* Entry type[61:60] is addr entry(1), Mcast fwd state[63:62] is fw(3)*/
   1410   1.1  jakllsch 	switch (field) {
   1411   1.1  jakllsch 	case ALE_ENTRY_TYPE:
   1412   1.1  jakllsch 		/* [61:60] */
   1413   1.1  jakllsch 		ale_entry[1] |= (val & 0x3) << 28;
   1414   1.1  jakllsch 		break;
   1415   1.1  jakllsch 	case ALE_MCAST_FWD_STATE:
   1416   1.1  jakllsch 		/* [63:62] */
   1417   1.1  jakllsch 		ale_entry[1] |= (val & 0x3) << 30;
   1418   1.1  jakllsch 		break;
   1419   1.1  jakllsch 	case ALE_PORT_MASK:
   1420   1.1  jakllsch 		/* [68:66] */
   1421   1.1  jakllsch 		ale_entry[2] |= (val & 0x7) << 2;
   1422   1.1  jakllsch 		break;
   1423   1.1  jakllsch 	case ALE_PORT_NUMBER:
   1424   1.1  jakllsch 		/* [67:66] */
   1425   1.1  jakllsch 		ale_entry[2] |= (val & 0x3) << 2;
   1426   1.1  jakllsch 		break;
   1427   1.1  jakllsch 	default:
   1428   1.1  jakllsch 		panic("Invalid ALE entry field: %d\n", field);
   1429   1.1  jakllsch 	}
   1430   1.1  jakllsch 
   1431   1.1  jakllsch 	return;
   1432   1.1  jakllsch }
   1433   1.1  jakllsch 
   1434   1.1  jakllsch static bool
   1435   1.1  jakllsch cpsw_ale_entry_mac_match(const uint32_t *ale_entry, const uint8_t *mac)
   1436   1.1  jakllsch {
   1437   1.1  jakllsch 	return (((ale_entry[1] >> 8) & 0xff) == mac[0]) &&
   1438   1.1  jakllsch 	    (((ale_entry[1] >> 0) & 0xff) == mac[1]) &&
   1439   1.1  jakllsch 	    (((ale_entry[0] >>24) & 0xff) == mac[2]) &&
   1440   1.1  jakllsch 	    (((ale_entry[0] >>16) & 0xff) == mac[3]) &&
   1441   1.1  jakllsch 	    (((ale_entry[0] >> 8) & 0xff) == mac[4]) &&
   1442   1.1  jakllsch 	    (((ale_entry[0] >> 0) & 0xff) == mac[5]);
   1443   1.1  jakllsch }
   1444   1.1  jakllsch 
   1445   1.1  jakllsch static void
   1446   1.1  jakllsch cpsw_ale_set_outgoing_mac(struct cpsw_softc *sc, int port, const uint8_t *mac)
   1447   1.1  jakllsch {
   1448   1.1  jakllsch 	cpsw_write_4(sc, CPSW_PORT_P_SA_HI(port),
   1449   1.1  jakllsch 	    mac[3] << 24 | mac[2] << 16 | mac[1] << 8 | mac[0]);
   1450   1.1  jakllsch 	cpsw_write_4(sc, CPSW_PORT_P_SA_LO(port),
   1451   1.1  jakllsch 	    mac[5] << 8 | mac[4]);
   1452   1.1  jakllsch }
   1453   1.1  jakllsch 
   1454   1.1  jakllsch static void
   1455   1.1  jakllsch cpsw_ale_read_entry(struct cpsw_softc *sc, uint16_t idx, uint32_t *ale_entry)
   1456   1.1  jakllsch {
   1457   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_TBLCTL, idx & 1023);
   1458   1.1  jakllsch 	ale_entry[0] = cpsw_read_4(sc, CPSW_ALE_TBLW0);
   1459   1.1  jakllsch 	ale_entry[1] = cpsw_read_4(sc, CPSW_ALE_TBLW1);
   1460   1.1  jakllsch 	ale_entry[2] = cpsw_read_4(sc, CPSW_ALE_TBLW2);
   1461   1.1  jakllsch }
   1462   1.1  jakllsch 
   1463   1.1  jakllsch static void
   1464   1.1  jakllsch cpsw_ale_write_entry(struct cpsw_softc *sc, uint16_t idx,
   1465   1.1  jakllsch     const uint32_t *ale_entry)
   1466   1.1  jakllsch {
   1467   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_TBLW0, ale_entry[0]);
   1468   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_TBLW1, ale_entry[1]);
   1469   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_TBLW2, ale_entry[2]);
   1470   1.1  jakllsch 	cpsw_write_4(sc, CPSW_ALE_TBLCTL, 1 << 31 | (idx & 1023));
   1471   1.1  jakllsch }
   1472   1.1  jakllsch 
   1473   1.1  jakllsch static int
   1474   1.1  jakllsch cpsw_ale_remove_all_mc_entries(struct cpsw_softc *sc)
   1475   1.1  jakllsch {
   1476   1.1  jakllsch 	int i;
   1477   1.1  jakllsch 	uint32_t ale_entry[3];
   1478   1.1  jakllsch 
   1479   1.1  jakllsch 	/* First two entries are link address and broadcast. */
   1480   1.1  jakllsch 	for (i = 2; i < CPSW_MAX_ALE_ENTRIES; i++) {
   1481   1.1  jakllsch 		cpsw_ale_read_entry(sc, i, ale_entry);
   1482   1.1  jakllsch 		if (((ale_entry[1] >> 28) & 3) == 1 && /* Address entry */
   1483   1.1  jakllsch 		    ((ale_entry[1] >> 8) & 1) == 1) { /* MCast link addr */
   1484   1.1  jakllsch 			ale_entry[0] = ale_entry[1] = ale_entry[2] = 0;
   1485   1.1  jakllsch 			cpsw_ale_write_entry(sc, i, ale_entry);
   1486   1.1  jakllsch 		}
   1487   1.1  jakllsch 	}
   1488   1.1  jakllsch 	return CPSW_MAX_ALE_ENTRIES;
   1489   1.1  jakllsch }
   1490   1.1  jakllsch 
   1491   1.1  jakllsch static int
   1492   1.1  jakllsch cpsw_ale_mc_entry_set(struct cpsw_softc *sc, uint8_t portmask, uint8_t *mac)
   1493   1.1  jakllsch {
   1494   1.1  jakllsch 	int free_index = -1, matching_index = -1, i;
   1495   1.1  jakllsch 	uint32_t ale_entry[3];
   1496   1.1  jakllsch 
   1497   1.1  jakllsch 	/* Find a matching entry or a free entry. */
   1498   1.1  jakllsch 	for (i = 0; i < CPSW_MAX_ALE_ENTRIES; i++) {
   1499   1.1  jakllsch 		cpsw_ale_read_entry(sc, i, ale_entry);
   1500   1.1  jakllsch 
   1501   1.1  jakllsch 		/* Entry Type[61:60] is 0 for free entry */
   1502   1.1  jakllsch 		if (free_index < 0 && ((ale_entry[1] >> 28) & 3) == 0) {
   1503   1.1  jakllsch 			free_index = i;
   1504   1.1  jakllsch 		}
   1505   1.1  jakllsch 
   1506   1.1  jakllsch 		if (cpsw_ale_entry_mac_match(ale_entry, mac)) {
   1507   1.1  jakllsch 			matching_index = i;
   1508   1.1  jakllsch 			break;
   1509   1.1  jakllsch 		}
   1510   1.1  jakllsch 	}
   1511   1.1  jakllsch 
   1512   1.1  jakllsch 	if (matching_index < 0) {
   1513   1.1  jakllsch 		if (free_index < 0)
   1514   1.1  jakllsch 			return ENOMEM;
   1515   1.1  jakllsch 		i = free_index;
   1516   1.1  jakllsch 	}
   1517   1.1  jakllsch 
   1518   1.1  jakllsch 	cpsw_ale_entry_init(ale_entry);
   1519   1.1  jakllsch 
   1520   1.1  jakllsch 	cpsw_ale_entry_set_mac(ale_entry, mac);
   1521   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_ENTRY_TYPE, ALE_TYPE_ADDRESS);
   1522   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_MCAST_FWD_STATE, ALE_FWSTATE_FWONLY);
   1523   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_PORT_MASK, portmask);
   1524   1.1  jakllsch 
   1525   1.1  jakllsch 	cpsw_ale_write_entry(sc, i, ale_entry);
   1526   1.1  jakllsch 
   1527   1.1  jakllsch 	return 0;
   1528   1.1  jakllsch }
   1529   1.1  jakllsch 
   1530   1.1  jakllsch static int
   1531   1.1  jakllsch cpsw_ale_update_addresses(struct cpsw_softc *sc, int purge)
   1532   1.1  jakllsch {
   1533   1.1  jakllsch 	uint8_t *mac = sc->sc_enaddr;
   1534   1.1  jakllsch 	uint32_t ale_entry[3];
   1535   1.1  jakllsch 	int i;
   1536   1.1  jakllsch 	struct ethercom * const ec = &sc->sc_ec;
   1537   1.1  jakllsch 	struct ether_multi *ifma;
   1538   1.1  jakllsch 
   1539   1.1  jakllsch 	cpsw_ale_entry_init(ale_entry);
   1540   1.1  jakllsch 	/* Route incoming packets for our MAC address to Port 0 (host). */
   1541   1.1  jakllsch 	/* For simplicity, keep this entry at table index 0 in the ALE. */
   1542   1.1  jakllsch 	cpsw_ale_entry_set_mac(ale_entry, mac);
   1543   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_ENTRY_TYPE, ALE_TYPE_ADDRESS);
   1544   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_PORT_NUMBER, 0);
   1545   1.1  jakllsch 	cpsw_ale_write_entry(sc, 0, ale_entry);
   1546   1.1  jakllsch 
   1547   1.1  jakllsch 	/* Set outgoing MAC Address for Ports 1 and 2. */
   1548   1.1  jakllsch 	for (i = CPSW_CPPI_PORTS; i < (CPSW_ETH_PORTS + CPSW_CPPI_PORTS); ++i)
   1549   1.1  jakllsch 		cpsw_ale_set_outgoing_mac(sc, i, mac);
   1550   1.1  jakllsch 
   1551   1.1  jakllsch 	/* Keep the broadcast address at table entry 1. */
   1552   1.1  jakllsch 	cpsw_ale_entry_init(ale_entry);
   1553   1.1  jakllsch 	cpsw_ale_entry_set_bcast_mac(ale_entry);
   1554   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_ENTRY_TYPE, ALE_TYPE_ADDRESS);
   1555   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_MCAST_FWD_STATE, ALE_FWSTATE_FWONLY);
   1556   1.1  jakllsch 	cpsw_ale_entry_set(ale_entry, ALE_PORT_MASK, ALE_PORT_MASK_ALL);
   1557   1.1  jakllsch 	cpsw_ale_write_entry(sc, 1, ale_entry);
   1558   1.1  jakllsch 
   1559   1.1  jakllsch 	/* SIOCDELMULTI doesn't specify the particular address
   1560   1.1  jakllsch 	   being removed, so we have to remove all and rebuild. */
   1561   1.1  jakllsch 	if (purge)
   1562   1.1  jakllsch 		cpsw_ale_remove_all_mc_entries(sc);
   1563   1.1  jakllsch 
   1564   1.1  jakllsch 	/* Set other multicast addrs desired. */
   1565  1.10   msaitoh 	ETHER_LOCK(ec);
   1566   1.1  jakllsch 	LIST_FOREACH(ifma, &ec->ec_multiaddrs, enm_list) {
   1567   1.1  jakllsch 		cpsw_ale_mc_entry_set(sc, ALE_PORT_MASK_ALL, ifma->enm_addrlo);
   1568   1.1  jakllsch 	}
   1569  1.10   msaitoh 	ETHER_UNLOCK(ec);
   1570   1.1  jakllsch 
   1571   1.1  jakllsch 	return 0;
   1572   1.1  jakllsch }
   1573