omap3_cm.c revision 1.1 1 1.1 jmcneill /* $NetBSD: omap3_cm.c,v 1.1 2019/10/29 22:19:13 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.1 jmcneill __KERNEL_RCSID(1, "$NetBSD: omap3_cm.c,v 1.1 2019/10/29 22:19:13 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #define TI_PRCM_PRIVATE
41 1.1 jmcneill #include <arm/ti/ti_prcm.h>
42 1.1 jmcneill
43 1.1 jmcneill #define CM_CORE1_BASE 0x0a00
44 1.1 jmcneill #define CM_CORE3_BASE 0x0a08
45 1.1 jmcneill #define CM_WKUP_BASE 0x0c00
46 1.1 jmcneill #define CM_PER_BASE 0x1000
47 1.1 jmcneill #define CM_USBHOST_BASE 0x1400
48 1.1 jmcneill
49 1.1 jmcneill #define CM_FCLKEN 0x00
50 1.1 jmcneill #define CM_ICLKEN 0x10
51 1.1 jmcneill
52 1.1 jmcneill static int omap3_cm_match(device_t, cfdata_t, void *);
53 1.1 jmcneill static void omap3_cm_attach(device_t, device_t, void *);
54 1.1 jmcneill
55 1.1 jmcneill static int
56 1.1 jmcneill omap3_cm_hwmod_enable(struct ti_prcm_softc *sc, struct ti_prcm_clk *tc, int enable)
57 1.1 jmcneill {
58 1.1 jmcneill uint32_t val;
59 1.1 jmcneill
60 1.1 jmcneill val = PRCM_READ(sc, tc->u.hwmod.reg + CM_FCLKEN);
61 1.1 jmcneill if (enable)
62 1.1 jmcneill val |= tc->u.hwmod.mask;
63 1.1 jmcneill else
64 1.1 jmcneill val &= ~tc->u.hwmod.mask;
65 1.1 jmcneill PRCM_WRITE(sc, tc->u.hwmod.reg + CM_FCLKEN, val);
66 1.1 jmcneill
67 1.1 jmcneill val = PRCM_READ(sc, tc->u.hwmod.reg + CM_ICLKEN);
68 1.1 jmcneill if (enable)
69 1.1 jmcneill val |= tc->u.hwmod.mask;
70 1.1 jmcneill else
71 1.1 jmcneill val &= ~tc->u.hwmod.mask;
72 1.1 jmcneill PRCM_WRITE(sc, tc->u.hwmod.reg + CM_ICLKEN, val);
73 1.1 jmcneill
74 1.1 jmcneill return 0;
75 1.1 jmcneill }
76 1.1 jmcneill
77 1.1 jmcneill #define OMAP3_CM_HWMOD_CORE1(_name, _bit, _parent) \
78 1.1 jmcneill TI_PRCM_HWMOD_MASK((_name), CM_CORE1_BASE, __BIT(_bit), (_parent), omap3_cm_hwmod_enable)
79 1.1 jmcneill #define OMAP3_CM_HWMOD_CORE3(_name, _bit, _parent) \
80 1.1 jmcneill TI_PRCM_HWMOD_MASK((_name), CM_CORE3_BASE, __BIT(_bit), (_parent), omap3_cm_hwmod_enable)
81 1.1 jmcneill #define OMAP3_CM_HWMOD_WKUP(_name, _bit, _parent) \
82 1.1 jmcneill TI_PRCM_HWMOD_MASK((_name), CM_WKUP_BASE, __BIT(_bit), (_parent), omap3_cm_hwmod_enable)
83 1.1 jmcneill #define OMAP3_CM_HWMOD_PER(_name, _bit, _parent) \
84 1.1 jmcneill TI_PRCM_HWMOD_MASK((_name), CM_PER_BASE, __BIT(_bit), (_parent), omap3_cm_hwmod_enable)
85 1.1 jmcneill #define OMAP3_CM_HWMOD_USBHOST(_name, _mask, _parent) \
86 1.1 jmcneill TI_PRCM_HWMOD_MASK((_name), CM_USBHOST_BASE, (_mask), (_parent), omap3_cm_hwmod_enable)
87 1.1 jmcneill
88 1.1 jmcneill static const char * const compatible[] = {
89 1.1 jmcneill "ti,omap3-cm",
90 1.1 jmcneill NULL
91 1.1 jmcneill };
92 1.1 jmcneill
93 1.1 jmcneill CFATTACH_DECL_NEW(omap3_cm, sizeof(struct ti_prcm_softc),
94 1.1 jmcneill omap3_cm_match, omap3_cm_attach, NULL, NULL);
95 1.1 jmcneill
96 1.1 jmcneill static struct ti_prcm_clk omap3_cm_clks[] = {
97 1.1 jmcneill /* XXX until we get a proper clock tree */
98 1.1 jmcneill TI_PRCM_FIXED("FIXED_32K", 32768),
99 1.1 jmcneill TI_PRCM_FIXED("FIXED_48MHZ", 48000000),
100 1.1 jmcneill TI_PRCM_FIXED("FIXED_96MHZ", 96000000),
101 1.1 jmcneill TI_PRCM_FIXED_FACTOR("PERIPH_CLK", 1, 1, "FIXED_48MHZ"),
102 1.1 jmcneill TI_PRCM_FIXED_FACTOR("MMC_CLK", 1, 1, "FIXED_96MHZ"),
103 1.1 jmcneill
104 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("usb_otg_hs", 4, "PERIPH_CLK"),
105 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mcbsp1", 9, "PERIPH_CLK"),
106 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mcbsp5", 10, "PERIPH_CLK"),
107 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("timer10", 11, "PERIPH_CLK"),
108 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("timer11", 12, "PERIPH_CLK"),
109 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("uart1", 13, "PERIPH_CLK"),
110 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("uart2", 14, "PERIPH_CLK"),
111 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("i2c1", 15, "PERIPH_CLK"),
112 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("i2c2", 16, "PERIPH_CLK"),
113 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("i2c3", 17, "PERIPH_CLK"),
114 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mcspi1", 18, "PERIPH_CLK"),
115 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mcspi2", 19, "PERIPH_CLK"),
116 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mcspi3", 20, "PERIPH_CLK"),
117 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mcspi4", 21, "PERIPH_CLK"),
118 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("hdq1w", 22, "PERIPH_CLK"),
119 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mmc1", 24, "MMC_CLK"),
120 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mmc2", 25, "MMC_CLK"),
121 1.1 jmcneill OMAP3_CM_HWMOD_CORE1("mmc3", 30, "MMC_CLK"),
122 1.1 jmcneill
123 1.1 jmcneill OMAP3_CM_HWMOD_CORE3("usb_tll_hs", 2, "PERIPH_CLK"),
124 1.1 jmcneill
125 1.1 jmcneill OMAP3_CM_HWMOD_WKUP("timer1", 0, "PERIPH_CLK"),
126 1.1 jmcneill OMAP3_CM_HWMOD_WKUP("counter_32k", 2, "FIXED_32K"),
127 1.1 jmcneill OMAP3_CM_HWMOD_WKUP("gpio1", 3, "PERIPH_CLK"),
128 1.1 jmcneill OMAP3_CM_HWMOD_WKUP("wd_timer2", 5, "FIXED_32K"),
129 1.1 jmcneill
130 1.1 jmcneill OMAP3_CM_HWMOD_PER("mcbsp2", 0, "PERIPH_CLK"),
131 1.1 jmcneill OMAP3_CM_HWMOD_PER("mcbsp3", 1, "PERIPH_CLK"),
132 1.1 jmcneill OMAP3_CM_HWMOD_PER("mcbsp4", 2, "PERIPH_CLK"),
133 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer2", 3, "PERIPH_CLK"),
134 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer3", 4, "PERIPH_CLK"),
135 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer4", 5, "PERIPH_CLK"),
136 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer5", 6, "PERIPH_CLK"),
137 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer6", 7, "PERIPH_CLK"),
138 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer7", 8, "PERIPH_CLK"),
139 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer8", 9, "PERIPH_CLK"),
140 1.1 jmcneill OMAP3_CM_HWMOD_PER("timer9", 10, "PERIPH_CLK"),
141 1.1 jmcneill OMAP3_CM_HWMOD_PER("uart3", 11, "PERIPH_CLK"),
142 1.1 jmcneill OMAP3_CM_HWMOD_PER("wd_timer3", 12, "PERIPH_CLK"),
143 1.1 jmcneill OMAP3_CM_HWMOD_PER("gpio2", 13, "PERIPH_CLK"),
144 1.1 jmcneill OMAP3_CM_HWMOD_PER("gpio3", 14, "PERIPH_CLK"),
145 1.1 jmcneill OMAP3_CM_HWMOD_PER("gpio4", 15, "PERIPH_CLK"),
146 1.1 jmcneill OMAP3_CM_HWMOD_PER("gpio5", 16, "PERIPH_CLK"),
147 1.1 jmcneill OMAP3_CM_HWMOD_PER("gpio6", 17, "PERIPH_CLK"),
148 1.1 jmcneill
149 1.1 jmcneill OMAP3_CM_HWMOD_USBHOST("usb_host_hs", __BITS(1,0), "PERIPH_CLK"),
150 1.1 jmcneill };
151 1.1 jmcneill
152 1.1 jmcneill static int
153 1.1 jmcneill omap3_cm_match(device_t parent, cfdata_t cf, void *aux)
154 1.1 jmcneill {
155 1.1 jmcneill struct fdt_attach_args * const faa = aux;
156 1.1 jmcneill
157 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
158 1.1 jmcneill }
159 1.1 jmcneill
160 1.1 jmcneill static void
161 1.1 jmcneill omap3_cm_attach(device_t parent, device_t self, void *aux)
162 1.1 jmcneill {
163 1.1 jmcneill struct ti_prcm_softc * const sc = device_private(self);
164 1.1 jmcneill struct fdt_attach_args * const faa = aux;
165 1.1 jmcneill int clocks;
166 1.1 jmcneill
167 1.1 jmcneill sc->sc_dev = self;
168 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
169 1.1 jmcneill sc->sc_bst = faa->faa_bst;
170 1.1 jmcneill
171 1.1 jmcneill sc->sc_clks = omap3_cm_clks;
172 1.1 jmcneill sc->sc_nclks = __arraycount(omap3_cm_clks);
173 1.1 jmcneill
174 1.1 jmcneill if (ti_prcm_attach(sc) != 0)
175 1.1 jmcneill return;
176 1.1 jmcneill
177 1.1 jmcneill aprint_naive("\n");
178 1.1 jmcneill aprint_normal(": OMAP3xxx CM\n");
179 1.1 jmcneill
180 1.1 jmcneill clocks = of_find_firstchild_byname(sc->sc_phandle, "clocks");
181 1.1 jmcneill if (clocks > 0)
182 1.1 jmcneill fdt_add_bus(self, clocks, faa);
183 1.1 jmcneill }
184