Home | History | Annotate | Line # | Download | only in ti
ti_gpio.c revision 1.7
      1  1.7   thorpej /* $NetBSD: ti_gpio.c,v 1.7 2021/01/18 02:35:49 thorpej Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.7   thorpej __KERNEL_RCSID(0, "$NetBSD: ti_gpio.c,v 1.7 2021/01/18 02:35:49 thorpej Exp $");
     31  1.1  jmcneill 
     32  1.1  jmcneill #include <sys/param.h>
     33  1.1  jmcneill #include <sys/bus.h>
     34  1.1  jmcneill #include <sys/device.h>
     35  1.1  jmcneill #include <sys/intr.h>
     36  1.1  jmcneill #include <sys/systm.h>
     37  1.1  jmcneill #include <sys/mutex.h>
     38  1.1  jmcneill #include <sys/kmem.h>
     39  1.1  jmcneill #include <sys/gpio.h>
     40  1.1  jmcneill #include <sys/bitops.h>
     41  1.1  jmcneill 
     42  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     43  1.1  jmcneill #include <dev/gpio/gpiovar.h>
     44  1.1  jmcneill 
     45  1.1  jmcneill #include <arm/ti/ti_prcm.h>
     46  1.1  jmcneill 
     47  1.3  jmcneill #define	TI_GPIO_NPINS			32
     48  1.3  jmcneill 
     49  1.3  jmcneill enum ti_gpio_type {
     50  1.3  jmcneill 	TI_GPIO_OMAP3,
     51  1.3  jmcneill 	TI_GPIO_OMAP4,
     52  1.3  jmcneill 	TI_NGPIO
     53  1.3  jmcneill };
     54  1.3  jmcneill 
     55  1.3  jmcneill enum {
     56  1.3  jmcneill 	GPIO_IRQSTATUS1,
     57  1.3  jmcneill 	GPIO_IRQENABLE1,	/* OMAP3 */
     58  1.3  jmcneill 	GPIO_IRQENABLE1_SET,	/* OMAP4 */
     59  1.3  jmcneill 	GPIO_IRQENABLE1_CLR,	/* OMAP4 */
     60  1.3  jmcneill 	GPIO_OE,
     61  1.3  jmcneill 	GPIO_DATAIN,
     62  1.3  jmcneill 	GPIO_DATAOUT,
     63  1.3  jmcneill 	GPIO_LEVELDETECT0,
     64  1.3  jmcneill 	GPIO_LEVELDETECT1,
     65  1.3  jmcneill 	GPIO_RISINGDETECT,
     66  1.3  jmcneill 	GPIO_FALLINGDETECT,
     67  1.3  jmcneill 	GPIO_CLEARDATAOUT,
     68  1.3  jmcneill 	GPIO_SETDATAOUT,
     69  1.3  jmcneill 	GPIO_NREG
     70  1.3  jmcneill };
     71  1.3  jmcneill 
     72  1.3  jmcneill static const u_int ti_gpio_regmap[TI_NGPIO][GPIO_NREG] = {
     73  1.3  jmcneill 	[TI_GPIO_OMAP3] = {
     74  1.3  jmcneill 		[GPIO_IRQSTATUS1]	= 0x18,
     75  1.3  jmcneill 		[GPIO_IRQENABLE1]	= 0x1c,
     76  1.3  jmcneill 		[GPIO_OE]		= 0x34,
     77  1.3  jmcneill 		[GPIO_DATAIN]		= 0x38,
     78  1.3  jmcneill 		[GPIO_DATAOUT]		= 0x3c,
     79  1.3  jmcneill 		[GPIO_LEVELDETECT0]	= 0x40,
     80  1.3  jmcneill 		[GPIO_LEVELDETECT1]	= 0x44,
     81  1.3  jmcneill 		[GPIO_RISINGDETECT]	= 0x48,
     82  1.3  jmcneill 		[GPIO_FALLINGDETECT]	= 0x4c,
     83  1.3  jmcneill 		[GPIO_CLEARDATAOUT]	= 0x90,
     84  1.3  jmcneill 		[GPIO_SETDATAOUT]	= 0x94,
     85  1.3  jmcneill 	},
     86  1.3  jmcneill 	[TI_GPIO_OMAP4] = {
     87  1.3  jmcneill 		[GPIO_IRQSTATUS1]	= 0x2c,
     88  1.3  jmcneill 		[GPIO_IRQENABLE1_SET]	= 0x34,
     89  1.3  jmcneill 		[GPIO_IRQENABLE1_CLR]	= 0x38,
     90  1.3  jmcneill 		[GPIO_OE]		= 0x134,
     91  1.3  jmcneill 		[GPIO_DATAIN]		= 0x138,
     92  1.3  jmcneill 		[GPIO_DATAOUT]		= 0x13c,
     93  1.3  jmcneill 		[GPIO_LEVELDETECT0]	= 0x140,
     94  1.3  jmcneill 		[GPIO_LEVELDETECT1]	= 0x144,
     95  1.3  jmcneill 		[GPIO_RISINGDETECT]	= 0x148,
     96  1.3  jmcneill 		[GPIO_FALLINGDETECT]	= 0x14c,
     97  1.3  jmcneill 		[GPIO_CLEARDATAOUT]	= 0x190,
     98  1.3  jmcneill 		[GPIO_SETDATAOUT]	= 0x194,
     99  1.3  jmcneill 	},
    100  1.3  jmcneill };
    101  1.2  jmcneill 
    102  1.7   thorpej static const struct device_compatible_entry compat_data[] = {
    103  1.7   thorpej 	{ .compat = "ti,omap3-gpio",	.value = TI_GPIO_OMAP3 },
    104  1.7   thorpej 	{ .compat = "ti,omap4-gpio",	.value = TI_GPIO_OMAP4 },
    105  1.7   thorpej 
    106  1.7   thorpej 	{ 0 }
    107  1.1  jmcneill };
    108  1.1  jmcneill 
    109  1.3  jmcneill struct ti_gpio_intr {
    110  1.3  jmcneill 	u_int intr_pin;
    111  1.3  jmcneill 	int (*intr_func)(void *);
    112  1.3  jmcneill 	void *intr_arg;
    113  1.3  jmcneill 	bool intr_mpsafe;
    114  1.3  jmcneill };
    115  1.3  jmcneill 
    116  1.1  jmcneill struct ti_gpio_softc {
    117  1.1  jmcneill 	device_t sc_dev;
    118  1.1  jmcneill 	bus_space_tag_t sc_bst;
    119  1.1  jmcneill 	bus_space_handle_t sc_bsh;
    120  1.1  jmcneill 	kmutex_t sc_lock;
    121  1.3  jmcneill 	enum ti_gpio_type sc_type;
    122  1.3  jmcneill 	const char *sc_modname;
    123  1.3  jmcneill 	void *sc_ih;
    124  1.1  jmcneill 
    125  1.1  jmcneill 	struct gpio_chipset_tag sc_gp;
    126  1.3  jmcneill 	gpio_pin_t sc_pins[TI_GPIO_NPINS];
    127  1.3  jmcneill 	bool sc_pinout[TI_GPIO_NPINS];
    128  1.3  jmcneill 	struct ti_gpio_intr sc_intr[TI_GPIO_NPINS];
    129  1.1  jmcneill 	device_t sc_gpiodev;
    130  1.1  jmcneill };
    131  1.1  jmcneill 
    132  1.1  jmcneill struct ti_gpio_pin {
    133  1.1  jmcneill 	struct ti_gpio_softc *pin_sc;
    134  1.1  jmcneill 	u_int pin_nr;
    135  1.1  jmcneill 	int pin_flags;
    136  1.1  jmcneill 	bool pin_actlo;
    137  1.1  jmcneill };
    138  1.1  jmcneill 
    139  1.1  jmcneill #define RD4(sc, reg) 		\
    140  1.3  jmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, ti_gpio_regmap[(sc)->sc_type][(reg)])
    141  1.1  jmcneill #define WR4(sc, reg, val) 	\
    142  1.3  jmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, ti_gpio_regmap[(sc)->sc_type][(reg)], (val))
    143  1.1  jmcneill 
    144  1.1  jmcneill static int	ti_gpio_match(device_t, cfdata_t, void *);
    145  1.1  jmcneill static void	ti_gpio_attach(device_t, device_t, void *);
    146  1.1  jmcneill 
    147  1.1  jmcneill CFATTACH_DECL_NEW(ti_gpio, sizeof(struct ti_gpio_softc),
    148  1.1  jmcneill 	ti_gpio_match, ti_gpio_attach, NULL, NULL);
    149  1.1  jmcneill 
    150  1.1  jmcneill static int
    151  1.1  jmcneill ti_gpio_ctl(struct ti_gpio_softc *sc, u_int pin, int flags)
    152  1.1  jmcneill {
    153  1.1  jmcneill 	uint32_t oe;
    154  1.1  jmcneill 
    155  1.1  jmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
    156  1.1  jmcneill 
    157  1.1  jmcneill 	oe = RD4(sc, GPIO_OE);
    158  1.1  jmcneill 	if (flags & GPIO_PIN_INPUT)
    159  1.1  jmcneill 		oe |= __BIT(pin);
    160  1.1  jmcneill 	else if (flags & GPIO_PIN_OUTPUT)
    161  1.1  jmcneill 		oe &= ~__BIT(pin);
    162  1.1  jmcneill 	WR4(sc, GPIO_OE, oe);
    163  1.1  jmcneill 
    164  1.3  jmcneill 	sc->sc_pinout[pin] = (flags & GPIO_PIN_OUTPUT) != 0;
    165  1.3  jmcneill 
    166  1.1  jmcneill 	return 0;
    167  1.1  jmcneill }
    168  1.1  jmcneill 
    169  1.1  jmcneill static void *
    170  1.1  jmcneill ti_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
    171  1.1  jmcneill {
    172  1.1  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    173  1.1  jmcneill 	struct ti_gpio_pin *gpin;
    174  1.1  jmcneill 	const u_int *gpio = data;
    175  1.1  jmcneill 	int error;
    176  1.1  jmcneill 
    177  1.1  jmcneill 	if (len != 12)
    178  1.1  jmcneill 		return NULL;
    179  1.1  jmcneill 
    180  1.1  jmcneill 	const uint8_t pin = be32toh(gpio[1]) & 0xff;
    181  1.1  jmcneill 	const bool actlo = be32toh(gpio[2]) & 1;
    182  1.1  jmcneill 
    183  1.1  jmcneill 	if (pin >= __arraycount(sc->sc_pins))
    184  1.1  jmcneill 		return NULL;
    185  1.1  jmcneill 
    186  1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    187  1.1  jmcneill 	error = ti_gpio_ctl(sc, pin, flags);
    188  1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    189  1.1  jmcneill 
    190  1.1  jmcneill 	if (error != 0)
    191  1.1  jmcneill 		return NULL;
    192  1.1  jmcneill 
    193  1.1  jmcneill 	gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
    194  1.1  jmcneill 	gpin->pin_sc = sc;
    195  1.1  jmcneill 	gpin->pin_nr = pin;
    196  1.1  jmcneill 	gpin->pin_flags = flags;
    197  1.1  jmcneill 	gpin->pin_actlo = actlo;
    198  1.1  jmcneill 
    199  1.1  jmcneill 	return gpin;
    200  1.1  jmcneill }
    201  1.1  jmcneill 
    202  1.1  jmcneill static void
    203  1.1  jmcneill ti_gpio_release(device_t dev, void *priv)
    204  1.1  jmcneill {
    205  1.1  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    206  1.1  jmcneill 	struct ti_gpio_pin *pin = priv;
    207  1.1  jmcneill 
    208  1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    209  1.1  jmcneill 	ti_gpio_ctl(pin->pin_sc, pin->pin_nr, GPIO_PIN_INPUT);
    210  1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    211  1.1  jmcneill 
    212  1.1  jmcneill 	kmem_free(pin, sizeof(*pin));
    213  1.1  jmcneill }
    214  1.1  jmcneill 
    215  1.1  jmcneill static int
    216  1.1  jmcneill ti_gpio_read(device_t dev, void *priv, bool raw)
    217  1.1  jmcneill {
    218  1.1  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    219  1.1  jmcneill 	struct ti_gpio_pin *pin = priv;
    220  1.1  jmcneill 	uint32_t data;
    221  1.1  jmcneill 	int val;
    222  1.1  jmcneill 
    223  1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    224  1.1  jmcneill 
    225  1.1  jmcneill 	const uint32_t data_mask = __BIT(pin->pin_nr);
    226  1.1  jmcneill 
    227  1.1  jmcneill 	/* No lock required for reads */
    228  1.3  jmcneill 	if (sc->sc_pinout[pin->pin_nr])
    229  1.3  jmcneill 		data = RD4(sc, GPIO_DATAOUT);
    230  1.3  jmcneill 	else
    231  1.3  jmcneill 		data = RD4(sc, GPIO_DATAIN);
    232  1.1  jmcneill 	val = __SHIFTOUT(data, data_mask);
    233  1.1  jmcneill 	if (!raw && pin->pin_actlo)
    234  1.1  jmcneill 		val = !val;
    235  1.1  jmcneill 
    236  1.1  jmcneill 	return val;
    237  1.1  jmcneill }
    238  1.1  jmcneill 
    239  1.1  jmcneill static void
    240  1.1  jmcneill ti_gpio_write(device_t dev, void *priv, int val, bool raw)
    241  1.1  jmcneill {
    242  1.1  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    243  1.1  jmcneill 	struct ti_gpio_pin *pin = priv;
    244  1.1  jmcneill 
    245  1.1  jmcneill 	KASSERT(sc == pin->pin_sc);
    246  1.1  jmcneill 
    247  1.1  jmcneill 	const uint32_t data_mask = __BIT(pin->pin_nr);
    248  1.1  jmcneill 
    249  1.1  jmcneill 	if (!raw && pin->pin_actlo)
    250  1.1  jmcneill 		val = !val;
    251  1.1  jmcneill 
    252  1.1  jmcneill 	const u_int data_reg = val ? GPIO_SETDATAOUT : GPIO_CLEARDATAOUT;
    253  1.1  jmcneill 
    254  1.1  jmcneill 	WR4(sc, data_reg, data_mask);
    255  1.1  jmcneill }
    256  1.1  jmcneill 
    257  1.1  jmcneill static struct fdtbus_gpio_controller_func ti_gpio_funcs = {
    258  1.1  jmcneill 	.acquire = ti_gpio_acquire,
    259  1.1  jmcneill 	.release = ti_gpio_release,
    260  1.1  jmcneill 	.read = ti_gpio_read,
    261  1.1  jmcneill 	.write = ti_gpio_write,
    262  1.1  jmcneill };
    263  1.1  jmcneill 
    264  1.3  jmcneill static void
    265  1.3  jmcneill ti_gpio_intr_disestablish(device_t dev, void *ih)
    266  1.3  jmcneill {
    267  1.3  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    268  1.3  jmcneill 	struct ti_gpio_intr *intr = ih;
    269  1.3  jmcneill 	const u_int pin = intr->intr_pin;
    270  1.3  jmcneill 	const uint32_t pin_mask = __BIT(pin);
    271  1.3  jmcneill 	uint32_t val;
    272  1.3  jmcneill 
    273  1.3  jmcneill 	/* Disable interrupts */
    274  1.3  jmcneill 	if (sc->sc_type == TI_GPIO_OMAP3) {
    275  1.3  jmcneill 		val = RD4(sc, GPIO_IRQENABLE1);
    276  1.3  jmcneill 		WR4(sc, GPIO_IRQENABLE1, val & ~pin_mask);
    277  1.3  jmcneill 	} else {
    278  1.3  jmcneill 		WR4(sc, GPIO_IRQENABLE1_CLR, pin_mask);
    279  1.3  jmcneill 	}
    280  1.3  jmcneill 
    281  1.3  jmcneill 	intr->intr_func = NULL;
    282  1.3  jmcneill 	intr->intr_arg = NULL;
    283  1.3  jmcneill }
    284  1.3  jmcneill 
    285  1.3  jmcneill static void *
    286  1.3  jmcneill ti_gpio_intr_establish(device_t dev, u_int *specifier, int ipl, int flags,
    287  1.5  jmcneill     int (*func)(void *), void *arg, const char *xname)
    288  1.3  jmcneill {
    289  1.3  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    290  1.3  jmcneill 	uint32_t val;
    291  1.3  jmcneill 
    292  1.3  jmcneill 	/* 1st cell is the pin */
    293  1.3  jmcneill 	/* 2nd cell is flags */
    294  1.3  jmcneill 	const u_int pin = be32toh(specifier[0]);
    295  1.3  jmcneill 	const u_int type = be32toh(specifier[2]) & 0xf;
    296  1.3  jmcneill 
    297  1.3  jmcneill 	if (ipl != IPL_VM || pin >= __arraycount(sc->sc_pins))
    298  1.3  jmcneill 		return NULL;
    299  1.3  jmcneill 
    300  1.3  jmcneill 	/*
    301  1.3  jmcneill 	 * Enabling both high and low level triggers will cause the GPIO
    302  1.3  jmcneill 	 * controller to always assert the interrupt.
    303  1.3  jmcneill 	 */
    304  1.3  jmcneill 	if ((type & (FDT_INTR_TYPE_LOW_LEVEL|FDT_INTR_TYPE_HIGH_LEVEL)) ==
    305  1.3  jmcneill 	    (FDT_INTR_TYPE_LOW_LEVEL|FDT_INTR_TYPE_HIGH_LEVEL))
    306  1.3  jmcneill 		return NULL;
    307  1.3  jmcneill 
    308  1.3  jmcneill 	if (sc->sc_intr[pin].intr_func != NULL)
    309  1.3  jmcneill 		return NULL;
    310  1.3  jmcneill 
    311  1.3  jmcneill 	/* Set pin as input */
    312  1.3  jmcneill 	if (ti_gpio_ctl(sc, pin, GPIO_PIN_INPUT) != 0)
    313  1.3  jmcneill 		return NULL;
    314  1.3  jmcneill 
    315  1.3  jmcneill 	sc->sc_intr[pin].intr_pin = pin;
    316  1.3  jmcneill 	sc->sc_intr[pin].intr_func = func;
    317  1.3  jmcneill 	sc->sc_intr[pin].intr_arg = arg;
    318  1.3  jmcneill 	sc->sc_intr[pin].intr_mpsafe = (flags & FDT_INTR_MPSAFE) != 0;
    319  1.3  jmcneill 
    320  1.3  jmcneill 	const uint32_t pin_mask = __BIT(pin);
    321  1.3  jmcneill 
    322  1.3  jmcneill 	/* Configure triggers */
    323  1.3  jmcneill 	val = RD4(sc, GPIO_LEVELDETECT0);
    324  1.3  jmcneill 	if ((type & FDT_INTR_TYPE_LOW_LEVEL) != 0)
    325  1.3  jmcneill 		val |= pin_mask;
    326  1.3  jmcneill 	else
    327  1.3  jmcneill 		val &= ~pin_mask;
    328  1.3  jmcneill 	WR4(sc, GPIO_LEVELDETECT0, val);
    329  1.3  jmcneill 
    330  1.3  jmcneill 	val = RD4(sc, GPIO_LEVELDETECT1);
    331  1.3  jmcneill 	if ((type & FDT_INTR_TYPE_HIGH_LEVEL) != 0)
    332  1.3  jmcneill 		val |= pin_mask;
    333  1.3  jmcneill 	else
    334  1.3  jmcneill 		val &= ~pin_mask;
    335  1.3  jmcneill 	WR4(sc, GPIO_LEVELDETECT1, val);
    336  1.3  jmcneill 
    337  1.3  jmcneill 	val = RD4(sc, GPIO_RISINGDETECT);
    338  1.3  jmcneill 	if ((type & FDT_INTR_TYPE_POS_EDGE) != 0)
    339  1.3  jmcneill 		val |= pin_mask;
    340  1.3  jmcneill 	else
    341  1.3  jmcneill 		val &= ~pin_mask;
    342  1.3  jmcneill 	WR4(sc, GPIO_RISINGDETECT, val);
    343  1.3  jmcneill 
    344  1.3  jmcneill 	val = RD4(sc, GPIO_FALLINGDETECT);
    345  1.3  jmcneill 	if ((type & FDT_INTR_TYPE_NEG_EDGE) != 0)
    346  1.3  jmcneill 		val |= pin_mask;
    347  1.3  jmcneill 	else
    348  1.3  jmcneill 		val &= ~pin_mask;
    349  1.3  jmcneill 	WR4(sc, GPIO_FALLINGDETECT, val);
    350  1.3  jmcneill 
    351  1.3  jmcneill 	/* Enable interrupts */
    352  1.3  jmcneill 	if (sc->sc_type == TI_GPIO_OMAP3) {
    353  1.3  jmcneill 		val = RD4(sc, GPIO_IRQENABLE1);
    354  1.3  jmcneill 		WR4(sc, GPIO_IRQENABLE1, val | pin_mask);
    355  1.3  jmcneill 	} else {
    356  1.3  jmcneill 		WR4(sc, GPIO_IRQENABLE1_SET, pin_mask);
    357  1.3  jmcneill 	}
    358  1.3  jmcneill 
    359  1.3  jmcneill 	return &sc->sc_intr[pin];
    360  1.3  jmcneill }
    361  1.3  jmcneill 
    362  1.3  jmcneill static bool
    363  1.3  jmcneill ti_gpio_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
    364  1.3  jmcneill {
    365  1.3  jmcneill 	struct ti_gpio_softc * const sc = device_private(dev);
    366  1.3  jmcneill 
    367  1.3  jmcneill 	/* 1st cell is the pin */
    368  1.3  jmcneill 	/* 2nd cell is flags */
    369  1.3  jmcneill 	const u_int pin = be32toh(specifier[0]);
    370  1.3  jmcneill 
    371  1.3  jmcneill 	if (pin >= __arraycount(sc->sc_pins))
    372  1.3  jmcneill 		return false;
    373  1.3  jmcneill 
    374  1.3  jmcneill 	snprintf(buf, buflen, "%s pin %d", sc->sc_modname, pin);
    375  1.3  jmcneill 	return true;
    376  1.3  jmcneill }
    377  1.3  jmcneill 
    378  1.3  jmcneill static struct fdtbus_interrupt_controller_func ti_gpio_intrfuncs = {
    379  1.3  jmcneill 	.establish = ti_gpio_intr_establish,
    380  1.3  jmcneill 	.disestablish = ti_gpio_intr_disestablish,
    381  1.3  jmcneill 	.intrstr = ti_gpio_intrstr,
    382  1.3  jmcneill };
    383  1.3  jmcneill 
    384  1.1  jmcneill static int
    385  1.1  jmcneill ti_gpio_pin_read(void *priv, int pin)
    386  1.1  jmcneill {
    387  1.1  jmcneill 	struct ti_gpio_softc * const sc = priv;
    388  1.1  jmcneill 	uint32_t data;
    389  1.1  jmcneill 	int val;
    390  1.1  jmcneill 
    391  1.1  jmcneill 	KASSERT(pin < __arraycount(sc->sc_pins));
    392  1.1  jmcneill 
    393  1.1  jmcneill 	const uint32_t data_mask = __BIT(pin);
    394  1.1  jmcneill 
    395  1.1  jmcneill 	data = RD4(sc, GPIO_DATAIN);
    396  1.1  jmcneill 	val = __SHIFTOUT(data, data_mask);
    397  1.1  jmcneill 
    398  1.1  jmcneill 	return val;
    399  1.1  jmcneill }
    400  1.1  jmcneill 
    401  1.1  jmcneill static void
    402  1.1  jmcneill ti_gpio_pin_write(void *priv, int pin, int val)
    403  1.1  jmcneill {
    404  1.1  jmcneill 	struct ti_gpio_softc * const sc = priv;
    405  1.1  jmcneill 
    406  1.1  jmcneill 	KASSERT(pin < __arraycount(sc->sc_pins));
    407  1.1  jmcneill 
    408  1.1  jmcneill 	const u_int data_reg = val ? GPIO_SETDATAOUT : GPIO_CLEARDATAOUT;
    409  1.1  jmcneill 	const uint32_t data_mask = __BIT(pin);
    410  1.1  jmcneill 
    411  1.1  jmcneill 	WR4(sc, data_reg, data_mask);
    412  1.1  jmcneill }
    413  1.1  jmcneill 
    414  1.1  jmcneill static void
    415  1.1  jmcneill ti_gpio_pin_ctl(void *priv, int pin, int flags)
    416  1.1  jmcneill {
    417  1.1  jmcneill 	struct ti_gpio_softc * const sc = priv;
    418  1.1  jmcneill 
    419  1.1  jmcneill 	KASSERT(pin < __arraycount(sc->sc_pins));
    420  1.1  jmcneill 
    421  1.1  jmcneill 	mutex_enter(&sc->sc_lock);
    422  1.1  jmcneill 	ti_gpio_ctl(sc, pin, flags);
    423  1.1  jmcneill 	mutex_exit(&sc->sc_lock);
    424  1.1  jmcneill }
    425  1.1  jmcneill 
    426  1.1  jmcneill static void
    427  1.1  jmcneill ti_gpio_attach_ports(struct ti_gpio_softc *sc)
    428  1.1  jmcneill {
    429  1.1  jmcneill 	struct gpio_chipset_tag *gp = &sc->sc_gp;
    430  1.1  jmcneill 	struct gpiobus_attach_args gba;
    431  1.1  jmcneill 	u_int pin;
    432  1.1  jmcneill 
    433  1.1  jmcneill 	gp->gp_cookie = sc;
    434  1.1  jmcneill 	gp->gp_pin_read = ti_gpio_pin_read;
    435  1.1  jmcneill 	gp->gp_pin_write = ti_gpio_pin_write;
    436  1.1  jmcneill 	gp->gp_pin_ctl = ti_gpio_pin_ctl;
    437  1.1  jmcneill 
    438  1.1  jmcneill 	for (pin = 0; pin < __arraycount(sc->sc_pins); pin++) {
    439  1.1  jmcneill 		sc->sc_pins[pin].pin_num = pin;
    440  1.1  jmcneill 		sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
    441  1.1  jmcneill 		sc->sc_pins[pin].pin_state = ti_gpio_pin_read(sc, pin);
    442  1.1  jmcneill 	}
    443  1.1  jmcneill 
    444  1.1  jmcneill 	memset(&gba, 0, sizeof(gba));
    445  1.1  jmcneill 	gba.gba_gc = gp;
    446  1.1  jmcneill 	gba.gba_pins = sc->sc_pins;
    447  1.1  jmcneill 	gba.gba_npins = __arraycount(sc->sc_pins);
    448  1.1  jmcneill 	sc->sc_gpiodev = config_found_ia(sc->sc_dev, "gpiobus", &gba, NULL);
    449  1.1  jmcneill }
    450  1.1  jmcneill 
    451  1.1  jmcneill static int
    452  1.3  jmcneill ti_gpio_intr(void *priv)
    453  1.3  jmcneill {
    454  1.3  jmcneill 	struct ti_gpio_softc * const sc = priv;
    455  1.3  jmcneill 	uint32_t status;
    456  1.3  jmcneill 	u_int bit;
    457  1.3  jmcneill 	int rv = 0;
    458  1.3  jmcneill 
    459  1.3  jmcneill 	status = RD4(sc, GPIO_IRQSTATUS1);
    460  1.3  jmcneill 	WR4(sc, GPIO_IRQSTATUS1, status);
    461  1.3  jmcneill 
    462  1.3  jmcneill 	while ((bit = ffs32(status)) != 0) {
    463  1.3  jmcneill 		const u_int pin = bit - 1;
    464  1.3  jmcneill 		const uint32_t pin_mask = __BIT(pin);
    465  1.3  jmcneill 		struct ti_gpio_intr *intr = &sc->sc_intr[pin];
    466  1.3  jmcneill 		status &= ~pin_mask;
    467  1.3  jmcneill 		if (intr->intr_func == NULL)
    468  1.3  jmcneill 			continue;
    469  1.3  jmcneill 		if (!intr->intr_mpsafe)
    470  1.3  jmcneill 			KERNEL_LOCK(1, curlwp);
    471  1.3  jmcneill 		rv |= intr->intr_func(intr->intr_arg);
    472  1.3  jmcneill 		if (!intr->intr_mpsafe)
    473  1.3  jmcneill 			KERNEL_UNLOCK_ONE(curlwp);
    474  1.3  jmcneill 	}
    475  1.3  jmcneill 
    476  1.3  jmcneill 	return rv;
    477  1.3  jmcneill }
    478  1.3  jmcneill 
    479  1.3  jmcneill static int
    480  1.1  jmcneill ti_gpio_match(device_t parent, cfdata_t cf, void *aux)
    481  1.1  jmcneill {
    482  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    483  1.1  jmcneill 
    484  1.2  jmcneill 	return of_match_compat_data(faa->faa_phandle, compat_data);
    485  1.1  jmcneill }
    486  1.1  jmcneill 
    487  1.1  jmcneill static void
    488  1.1  jmcneill ti_gpio_attach(device_t parent, device_t self, void *aux)
    489  1.1  jmcneill {
    490  1.1  jmcneill 	struct ti_gpio_softc * const sc = device_private(self);
    491  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    492  1.1  jmcneill 	const int phandle = faa->faa_phandle;
    493  1.3  jmcneill 	char intrstr[128];
    494  1.1  jmcneill 	bus_addr_t addr;
    495  1.1  jmcneill 	bus_size_t size;
    496  1.1  jmcneill 
    497  1.1  jmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
    498  1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    499  1.1  jmcneill 		return;
    500  1.1  jmcneill 	}
    501  1.3  jmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
    502  1.3  jmcneill 		aprint_error(": couldn't decode interrupt\n");
    503  1.3  jmcneill 		return;
    504  1.3  jmcneill 	}
    505  1.2  jmcneill 	if (ti_prcm_enable_hwmod(phandle, 0) != 0) {
    506  1.1  jmcneill 		aprint_error(": couldn't enable module\n");
    507  1.1  jmcneill 		return;
    508  1.1  jmcneill 	}
    509  1.1  jmcneill 
    510  1.1  jmcneill 	sc->sc_dev = self;
    511  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    512  1.1  jmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
    513  1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    514  1.1  jmcneill 		return;
    515  1.1  jmcneill 	}
    516  1.7   thorpej 	sc->sc_type = of_search_compatible(phandle, compat_data)->value;
    517  1.1  jmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
    518  1.1  jmcneill 
    519  1.3  jmcneill 	sc->sc_modname = fdtbus_get_string(phandle, "ti,hwmods");
    520  1.3  jmcneill 	if (sc->sc_modname == NULL)
    521  1.3  jmcneill 		sc->sc_modname = fdtbus_get_string(OF_parent(phandle), "ti,hwmods");
    522  1.4  jmcneill 	if (sc->sc_modname == NULL)
    523  1.4  jmcneill 		sc->sc_modname = kmem_asprintf("gpio@%" PRIxBUSADDR, addr);
    524  1.2  jmcneill 
    525  1.1  jmcneill 	aprint_naive("\n");
    526  1.3  jmcneill 	aprint_normal(": GPIO (%s)\n", sc->sc_modname);
    527  1.1  jmcneill 
    528  1.1  jmcneill 	fdtbus_register_gpio_controller(self, phandle, &ti_gpio_funcs);
    529  1.1  jmcneill 
    530  1.1  jmcneill 	ti_gpio_attach_ports(sc);
    531  1.3  jmcneill 
    532  1.6  jmcneill 	sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM,
    533  1.6  jmcneill 	    FDT_INTR_MPSAFE, ti_gpio_intr, sc, device_xname(self));
    534  1.3  jmcneill 	if (sc->sc_ih == NULL) {
    535  1.3  jmcneill 		aprint_error_dev(self, "failed to establish interrupt on %s\n",
    536  1.3  jmcneill 		    intrstr);
    537  1.3  jmcneill 		return;
    538  1.3  jmcneill 	}
    539  1.3  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    540  1.3  jmcneill 	fdtbus_register_interrupt_controller(self, phandle, &ti_gpio_intrfuncs);
    541  1.1  jmcneill }
    542