ti_omaptimer.c revision 1.3 1 1.3 jmcneill /* $NetBSD: ti_omaptimer.c,v 1.3 2019/10/29 22:19:13 jmcneill Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch #include <sys/cdefs.h>
4 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: ti_omaptimer.c,v 1.3 2019/10/29 22:19:13 jmcneill Exp $");
5 1.1 jakllsch
6 1.1 jakllsch #include <sys/types.h>
7 1.1 jakllsch #include <sys/param.h>
8 1.1 jakllsch #include <sys/bus.h>
9 1.1 jakllsch #include <sys/device.h>
10 1.1 jakllsch #include <sys/timetc.h>
11 1.1 jakllsch #include <sys/kernel.h>
12 1.1 jakllsch
13 1.1 jakllsch #include <arm/locore.h>
14 1.1 jakllsch #include <arm/fdt/arm_fdtvar.h>
15 1.1 jakllsch
16 1.1 jakllsch #include <dev/fdt/fdtvar.h>
17 1.1 jakllsch
18 1.2 jmcneill #include <arm/ti/ti_prcm.h>
19 1.2 jmcneill
20 1.3 jmcneill enum omaptimer_type {
21 1.3 jmcneill DM_TIMER_AM335X,
22 1.3 jmcneill DM_TIMER_OMAP3430,
23 1.3 jmcneill _DM_NTIMER
24 1.3 jmcneill };
25 1.3 jmcneill
26 1.3 jmcneill enum {
27 1.3 jmcneill TIMER_TISR,
28 1.3 jmcneill TIMER_TIER,
29 1.3 jmcneill TIMER_TCLR,
30 1.3 jmcneill TIMER_TCRR,
31 1.3 jmcneill TIMER_TLDR,
32 1.3 jmcneill _TIMER_NREG
33 1.3 jmcneill };
34 1.3 jmcneill
35 1.3 jmcneill /* TISR bits */
36 1.3 jmcneill #define OVF_IT_FLAG __BIT(1)
37 1.3 jmcneill
38 1.3 jmcneill /* TIER bits */
39 1.2 jmcneill #define MAT_EN_FLAG __BIT(0)
40 1.2 jmcneill #define OVF_EN_FLAG __BIT(1)
41 1.2 jmcneill #define TCAR_EN_FLAG __BIT(2)
42 1.3 jmcneill
43 1.3 jmcneill /* TCLR bits */
44 1.2 jmcneill #define TCLR_ST __BIT(0)
45 1.2 jmcneill #define TCLR_AR __BIT(1)
46 1.2 jmcneill
47 1.3 jmcneill static uint8_t omaptimer_regmap[_DM_NTIMER][_TIMER_NREG] = {
48 1.3 jmcneill [DM_TIMER_AM335X] = {
49 1.3 jmcneill [TIMER_TISR] = 0x28,
50 1.3 jmcneill [TIMER_TIER] = 0x2c,
51 1.3 jmcneill [TIMER_TCLR] = 0x38,
52 1.3 jmcneill [TIMER_TCRR] = 0x3c,
53 1.3 jmcneill [TIMER_TLDR] = 0x40,
54 1.3 jmcneill },
55 1.3 jmcneill [DM_TIMER_OMAP3430] = {
56 1.3 jmcneill [TIMER_TISR] = 0x18,
57 1.3 jmcneill [TIMER_TIER] = 0x1c,
58 1.3 jmcneill [TIMER_TCLR] = 0x24,
59 1.3 jmcneill [TIMER_TCRR] = 0x28,
60 1.3 jmcneill [TIMER_TLDR] = 0x2c,
61 1.3 jmcneill },
62 1.3 jmcneill };
63 1.3 jmcneill
64 1.3 jmcneill static const struct of_compat_data compat_data[] = {
65 1.3 jmcneill { "ti,am335x-timer-1ms", DM_TIMER_AM335X },
66 1.3 jmcneill { "ti,am335x-timer", DM_TIMER_AM335X },
67 1.3 jmcneill { "ti,omap3430-timer", DM_TIMER_OMAP3430 },
68 1.3 jmcneill { NULL }
69 1.1 jakllsch };
70 1.1 jakllsch
71 1.1 jakllsch struct omaptimer_softc {
72 1.1 jakllsch device_t sc_dev;
73 1.1 jakllsch bus_space_tag_t sc_bst;
74 1.1 jakllsch bus_space_handle_t sc_bsh;
75 1.1 jakllsch int sc_phandle;
76 1.3 jmcneill enum omaptimer_type sc_type;
77 1.1 jakllsch struct timecounter sc_tc;
78 1.1 jakllsch };
79 1.1 jakllsch
80 1.3 jmcneill #define RD4(sc, reg) \
81 1.3 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, omaptimer_regmap[(sc)->sc_type][(reg)])
82 1.3 jmcneill #define WR4(sc, reg, val) \
83 1.3 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, omaptimer_regmap[(sc)->sc_type][(reg)], val)
84 1.3 jmcneill
85 1.1 jakllsch static struct omaptimer_softc *timer_softc;
86 1.1 jakllsch
87 1.1 jakllsch static int
88 1.1 jakllsch omaptimer_intr(void *arg)
89 1.1 jakllsch {
90 1.1 jakllsch struct omaptimer_softc * const sc = timer_softc;
91 1.1 jakllsch struct clockframe * const frame = arg;
92 1.1 jakllsch
93 1.3 jmcneill WR4(sc, TIMER_TISR, OVF_IT_FLAG);
94 1.1 jakllsch hardclock(frame);
95 1.1 jakllsch
96 1.1 jakllsch return 1;
97 1.1 jakllsch }
98 1.1 jakllsch
99 1.1 jakllsch static void
100 1.1 jakllsch omaptimer_cpu_initclocks(void)
101 1.1 jakllsch {
102 1.1 jakllsch struct omaptimer_softc * const sc = timer_softc;
103 1.1 jakllsch char intrstr[128];
104 1.1 jakllsch void *ih;
105 1.1 jakllsch
106 1.1 jakllsch KASSERT(sc != NULL);
107 1.1 jakllsch if (!fdtbus_intr_str(sc->sc_phandle, 0, intrstr, sizeof(intrstr)))
108 1.1 jakllsch panic("%s: failed to decode interrupt", __func__);
109 1.1 jakllsch ih = fdtbus_intr_establish(sc->sc_phandle, 0, IPL_CLOCK,
110 1.1 jakllsch FDT_INTR_MPSAFE, omaptimer_intr, NULL);
111 1.1 jakllsch if (ih == NULL)
112 1.1 jakllsch panic("%s: failed to establish timer interrupt", __func__);
113 1.1 jakllsch
114 1.1 jakllsch aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
115 1.1 jakllsch
116 1.2 jmcneill /* Enable interrupts */
117 1.3 jmcneill WR4(sc, TIMER_TIER, OVF_EN_FLAG);
118 1.2 jmcneill }
119 1.2 jmcneill
120 1.2 jmcneill static u_int
121 1.2 jmcneill omaptimer_get_timecount(struct timecounter *tc)
122 1.2 jmcneill {
123 1.2 jmcneill struct omaptimer_softc * const sc = tc->tc_priv;
124 1.2 jmcneill
125 1.3 jmcneill return RD4(sc, TIMER_TCRR);
126 1.1 jakllsch }
127 1.1 jakllsch
128 1.1 jakllsch static int
129 1.1 jakllsch omaptimer_match(device_t parent, cfdata_t match, void *aux)
130 1.1 jakllsch {
131 1.1 jakllsch struct fdt_attach_args * const faa = aux;
132 1.1 jakllsch
133 1.3 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
134 1.1 jakllsch }
135 1.1 jakllsch
136 1.1 jakllsch static void
137 1.1 jakllsch omaptimer_attach(device_t parent, device_t self, void *aux)
138 1.1 jakllsch {
139 1.1 jakllsch struct omaptimer_softc * const sc = device_private(self);
140 1.1 jakllsch struct fdt_attach_args * const faa = aux;
141 1.1 jakllsch const int phandle = faa->faa_phandle;
142 1.2 jmcneill struct timecounter *tc = &sc->sc_tc;
143 1.3 jmcneill const char *modname;
144 1.1 jakllsch bus_addr_t addr;
145 1.1 jakllsch bus_size_t size;
146 1.1 jakllsch
147 1.1 jakllsch if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
148 1.1 jakllsch aprint_error(": couldn't get registers\n");
149 1.1 jakllsch return;
150 1.1 jakllsch }
151 1.1 jakllsch
152 1.1 jakllsch sc->sc_dev = self;
153 1.1 jakllsch sc->sc_phandle = phandle;
154 1.1 jakllsch sc->sc_bst = faa->faa_bst;
155 1.3 jmcneill sc->sc_type = of_search_compatible(phandle, compat_data)->data;
156 1.1 jakllsch
157 1.1 jakllsch if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
158 1.1 jakllsch device_printf(self, "unable to map bus space");
159 1.1 jakllsch return;
160 1.1 jakllsch }
161 1.1 jakllsch
162 1.3 jmcneill if (ti_prcm_enable_hwmod(phandle, 0) != 0) {
163 1.2 jmcneill aprint_error(": couldn't enable module\n");
164 1.2 jmcneill return;
165 1.2 jmcneill }
166 1.2 jmcneill
167 1.3 jmcneill modname = fdtbus_get_string(phandle, "ti,hwmods");
168 1.3 jmcneill if (modname == NULL)
169 1.3 jmcneill modname = fdtbus_get_string(OF_parent(phandle), "ti,hwmods");
170 1.3 jmcneill
171 1.1 jakllsch aprint_naive("\n");
172 1.3 jmcneill aprint_normal(": Timer (%s)\n", modname);
173 1.1 jakllsch
174 1.3 jmcneill if (strcmp(modname, "timer2") == 0) {
175 1.2 jmcneill /* Install timecounter */
176 1.2 jmcneill tc->tc_get_timecount = omaptimer_get_timecount;
177 1.2 jmcneill tc->tc_counter_mask = ~0u;
178 1.2 jmcneill tc->tc_frequency = 24000000;
179 1.3 jmcneill tc->tc_name = modname;
180 1.2 jmcneill tc->tc_quality = 200;
181 1.2 jmcneill tc->tc_priv = sc;
182 1.2 jmcneill tc_init(tc);
183 1.3 jmcneill } else if (strcmp(modname, "timer3") == 0) {
184 1.2 jmcneill /* Configure the timer */
185 1.2 jmcneill const uint32_t value = (0xffffffff - ((24000000UL / hz) - 1));
186 1.3 jmcneill WR4(sc, TIMER_TLDR, value);
187 1.3 jmcneill WR4(sc, TIMER_TCRR, value);
188 1.3 jmcneill WR4(sc, TIMER_TIER, 0);
189 1.3 jmcneill WR4(sc, TIMER_TCLR, TCLR_ST | TCLR_AR);
190 1.2 jmcneill
191 1.2 jmcneill /* Use this as the OS timer in UP configurations */
192 1.2 jmcneill if (!arm_has_mpext_p) {
193 1.2 jmcneill timer_softc = sc;
194 1.2 jmcneill arm_fdt_timer_register(omaptimer_cpu_initclocks);
195 1.2 jmcneill }
196 1.1 jakllsch }
197 1.1 jakllsch }
198 1.1 jakllsch
199 1.1 jakllsch CFATTACH_DECL_NEW(omaptimer, sizeof(struct omaptimer_softc),
200 1.1 jakllsch omaptimer_match, omaptimer_attach, NULL, NULL);
201 1.1 jakllsch
202