ti_omaptimer.c revision 1.8 1 1.8 thorpej /* $NetBSD: ti_omaptimer.c,v 1.8 2021/01/27 02:12:16 thorpej Exp $ */
2 1.1 jakllsch
3 1.1 jakllsch #include <sys/cdefs.h>
4 1.8 thorpej __KERNEL_RCSID(0, "$NetBSD: ti_omaptimer.c,v 1.8 2021/01/27 02:12:16 thorpej Exp $");
5 1.1 jakllsch
6 1.1 jakllsch #include <sys/types.h>
7 1.1 jakllsch #include <sys/param.h>
8 1.1 jakllsch #include <sys/bus.h>
9 1.1 jakllsch #include <sys/device.h>
10 1.1 jakllsch #include <sys/timetc.h>
11 1.1 jakllsch #include <sys/kernel.h>
12 1.1 jakllsch
13 1.1 jakllsch #include <arm/locore.h>
14 1.1 jakllsch #include <arm/fdt/arm_fdtvar.h>
15 1.1 jakllsch
16 1.1 jakllsch #include <dev/fdt/fdtvar.h>
17 1.1 jakllsch
18 1.2 jmcneill #include <arm/ti/ti_prcm.h>
19 1.2 jmcneill
20 1.3 jmcneill enum omaptimer_type {
21 1.3 jmcneill DM_TIMER_AM335X,
22 1.3 jmcneill DM_TIMER_OMAP3430,
23 1.3 jmcneill _DM_NTIMER
24 1.3 jmcneill };
25 1.3 jmcneill
26 1.3 jmcneill enum {
27 1.3 jmcneill TIMER_TISR,
28 1.3 jmcneill TIMER_TIER,
29 1.3 jmcneill TIMER_TCLR,
30 1.3 jmcneill TIMER_TCRR,
31 1.3 jmcneill TIMER_TLDR,
32 1.3 jmcneill _TIMER_NREG
33 1.3 jmcneill };
34 1.3 jmcneill
35 1.3 jmcneill /* TISR bits */
36 1.3 jmcneill #define OVF_IT_FLAG __BIT(1)
37 1.3 jmcneill
38 1.3 jmcneill /* TIER bits */
39 1.2 jmcneill #define MAT_EN_FLAG __BIT(0)
40 1.2 jmcneill #define OVF_EN_FLAG __BIT(1)
41 1.2 jmcneill #define TCAR_EN_FLAG __BIT(2)
42 1.3 jmcneill
43 1.3 jmcneill /* TCLR bits */
44 1.2 jmcneill #define TCLR_ST __BIT(0)
45 1.2 jmcneill #define TCLR_AR __BIT(1)
46 1.2 jmcneill
47 1.3 jmcneill static uint8_t omaptimer_regmap[_DM_NTIMER][_TIMER_NREG] = {
48 1.3 jmcneill [DM_TIMER_AM335X] = {
49 1.3 jmcneill [TIMER_TISR] = 0x28,
50 1.3 jmcneill [TIMER_TIER] = 0x2c,
51 1.3 jmcneill [TIMER_TCLR] = 0x38,
52 1.3 jmcneill [TIMER_TCRR] = 0x3c,
53 1.3 jmcneill [TIMER_TLDR] = 0x40,
54 1.3 jmcneill },
55 1.3 jmcneill [DM_TIMER_OMAP3430] = {
56 1.3 jmcneill [TIMER_TISR] = 0x18,
57 1.3 jmcneill [TIMER_TIER] = 0x1c,
58 1.3 jmcneill [TIMER_TCLR] = 0x24,
59 1.3 jmcneill [TIMER_TCRR] = 0x28,
60 1.3 jmcneill [TIMER_TLDR] = 0x2c,
61 1.3 jmcneill },
62 1.3 jmcneill };
63 1.3 jmcneill
64 1.6 thorpej static const struct device_compatible_entry compat_data[] = {
65 1.6 thorpej { .compat = "ti,am335x-timer-1ms", .value = DM_TIMER_AM335X },
66 1.6 thorpej { .compat = "ti,am335x-timer", .value = DM_TIMER_AM335X },
67 1.6 thorpej { .compat = "ti,omap3430-timer", .value = DM_TIMER_OMAP3430 },
68 1.8 thorpej DEVICE_COMPAT_EOL
69 1.1 jakllsch };
70 1.1 jakllsch
71 1.1 jakllsch struct omaptimer_softc {
72 1.1 jakllsch device_t sc_dev;
73 1.1 jakllsch bus_space_tag_t sc_bst;
74 1.1 jakllsch bus_space_handle_t sc_bsh;
75 1.1 jakllsch int sc_phandle;
76 1.3 jmcneill enum omaptimer_type sc_type;
77 1.1 jakllsch struct timecounter sc_tc;
78 1.1 jakllsch };
79 1.1 jakllsch
80 1.3 jmcneill #define RD4(sc, reg) \
81 1.3 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, omaptimer_regmap[(sc)->sc_type][(reg)])
82 1.3 jmcneill #define WR4(sc, reg, val) \
83 1.3 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, omaptimer_regmap[(sc)->sc_type][(reg)], val)
84 1.3 jmcneill
85 1.1 jakllsch static struct omaptimer_softc *timer_softc;
86 1.1 jakllsch
87 1.1 jakllsch static int
88 1.1 jakllsch omaptimer_intr(void *arg)
89 1.1 jakllsch {
90 1.1 jakllsch struct omaptimer_softc * const sc = timer_softc;
91 1.1 jakllsch struct clockframe * const frame = arg;
92 1.1 jakllsch
93 1.3 jmcneill WR4(sc, TIMER_TISR, OVF_IT_FLAG);
94 1.1 jakllsch hardclock(frame);
95 1.1 jakllsch
96 1.1 jakllsch return 1;
97 1.1 jakllsch }
98 1.1 jakllsch
99 1.1 jakllsch static void
100 1.1 jakllsch omaptimer_cpu_initclocks(void)
101 1.1 jakllsch {
102 1.1 jakllsch struct omaptimer_softc * const sc = timer_softc;
103 1.1 jakllsch char intrstr[128];
104 1.1 jakllsch void *ih;
105 1.1 jakllsch
106 1.1 jakllsch KASSERT(sc != NULL);
107 1.1 jakllsch if (!fdtbus_intr_str(sc->sc_phandle, 0, intrstr, sizeof(intrstr)))
108 1.1 jakllsch panic("%s: failed to decode interrupt", __func__);
109 1.5 jmcneill ih = fdtbus_intr_establish_xname(sc->sc_phandle, 0, IPL_CLOCK,
110 1.5 jmcneill FDT_INTR_MPSAFE, omaptimer_intr, NULL, device_xname(sc->sc_dev));
111 1.1 jakllsch if (ih == NULL)
112 1.1 jakllsch panic("%s: failed to establish timer interrupt", __func__);
113 1.5 jmcneill
114 1.1 jakllsch aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
115 1.1 jakllsch
116 1.2 jmcneill /* Enable interrupts */
117 1.3 jmcneill WR4(sc, TIMER_TIER, OVF_EN_FLAG);
118 1.2 jmcneill }
119 1.2 jmcneill
120 1.2 jmcneill static u_int
121 1.2 jmcneill omaptimer_get_timecount(struct timecounter *tc)
122 1.2 jmcneill {
123 1.2 jmcneill struct omaptimer_softc * const sc = tc->tc_priv;
124 1.2 jmcneill
125 1.3 jmcneill return RD4(sc, TIMER_TCRR);
126 1.1 jakllsch }
127 1.1 jakllsch
128 1.4 jmcneill static void
129 1.4 jmcneill omaptimer_enable(struct omaptimer_softc *sc, uint32_t value)
130 1.4 jmcneill {
131 1.4 jmcneill /* Configure the timer */
132 1.4 jmcneill WR4(sc, TIMER_TLDR, value);
133 1.4 jmcneill WR4(sc, TIMER_TCRR, value);
134 1.4 jmcneill WR4(sc, TIMER_TIER, 0);
135 1.4 jmcneill WR4(sc, TIMER_TCLR, TCLR_ST | TCLR_AR);
136 1.4 jmcneill }
137 1.4 jmcneill
138 1.1 jakllsch static int
139 1.1 jakllsch omaptimer_match(device_t parent, cfdata_t match, void *aux)
140 1.1 jakllsch {
141 1.1 jakllsch struct fdt_attach_args * const faa = aux;
142 1.1 jakllsch
143 1.3 jmcneill return of_match_compat_data(faa->faa_phandle, compat_data);
144 1.1 jakllsch }
145 1.1 jakllsch
146 1.1 jakllsch static void
147 1.1 jakllsch omaptimer_attach(device_t parent, device_t self, void *aux)
148 1.1 jakllsch {
149 1.1 jakllsch struct omaptimer_softc * const sc = device_private(self);
150 1.1 jakllsch struct fdt_attach_args * const faa = aux;
151 1.1 jakllsch const int phandle = faa->faa_phandle;
152 1.2 jmcneill struct timecounter *tc = &sc->sc_tc;
153 1.3 jmcneill const char *modname;
154 1.4 jmcneill struct clk *hwmod;
155 1.1 jakllsch bus_addr_t addr;
156 1.1 jakllsch bus_size_t size;
157 1.4 jmcneill u_int rate;
158 1.1 jakllsch
159 1.1 jakllsch if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
160 1.1 jakllsch aprint_error(": couldn't get registers\n");
161 1.1 jakllsch return;
162 1.1 jakllsch }
163 1.1 jakllsch
164 1.1 jakllsch sc->sc_dev = self;
165 1.1 jakllsch sc->sc_phandle = phandle;
166 1.1 jakllsch sc->sc_bst = faa->faa_bst;
167 1.6 thorpej sc->sc_type = of_search_compatible(phandle, compat_data)->value;
168 1.1 jakllsch
169 1.1 jakllsch if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
170 1.1 jakllsch device_printf(self, "unable to map bus space");
171 1.1 jakllsch return;
172 1.1 jakllsch }
173 1.1 jakllsch
174 1.4 jmcneill hwmod = ti_prcm_get_hwmod(phandle, 0);
175 1.4 jmcneill if (hwmod == NULL || clk_enable(hwmod) != 0) {
176 1.2 jmcneill aprint_error(": couldn't enable module\n");
177 1.2 jmcneill return;
178 1.2 jmcneill }
179 1.2 jmcneill
180 1.3 jmcneill modname = fdtbus_get_string(phandle, "ti,hwmods");
181 1.3 jmcneill if (modname == NULL)
182 1.3 jmcneill modname = fdtbus_get_string(OF_parent(phandle), "ti,hwmods");
183 1.3 jmcneill
184 1.1 jakllsch aprint_naive("\n");
185 1.3 jmcneill aprint_normal(": Timer (%s)\n", modname);
186 1.1 jakllsch
187 1.4 jmcneill rate = clk_get_rate(hwmod);
188 1.4 jmcneill
189 1.3 jmcneill if (strcmp(modname, "timer2") == 0) {
190 1.4 jmcneill omaptimer_enable(sc, 0);
191 1.4 jmcneill
192 1.2 jmcneill /* Install timecounter */
193 1.2 jmcneill tc->tc_get_timecount = omaptimer_get_timecount;
194 1.2 jmcneill tc->tc_counter_mask = ~0u;
195 1.4 jmcneill tc->tc_frequency = rate;
196 1.3 jmcneill tc->tc_name = modname;
197 1.2 jmcneill tc->tc_quality = 200;
198 1.2 jmcneill tc->tc_priv = sc;
199 1.2 jmcneill tc_init(tc);
200 1.4 jmcneill
201 1.3 jmcneill } else if (strcmp(modname, "timer3") == 0) {
202 1.4 jmcneill const uint32_t value = (0xffffffff - ((rate / hz) - 1));
203 1.4 jmcneill omaptimer_enable(sc, value);
204 1.2 jmcneill
205 1.2 jmcneill /* Use this as the OS timer in UP configurations */
206 1.2 jmcneill if (!arm_has_mpext_p) {
207 1.2 jmcneill timer_softc = sc;
208 1.2 jmcneill arm_fdt_timer_register(omaptimer_cpu_initclocks);
209 1.2 jmcneill }
210 1.1 jakllsch }
211 1.1 jakllsch }
212 1.1 jakllsch
213 1.1 jakllsch CFATTACH_DECL_NEW(omaptimer, sizeof(struct omaptimer_softc),
214 1.1 jakllsch omaptimer_match, omaptimer_attach, NULL, NULL);
215 1.1 jakllsch
216