vexpress_platform.c revision 1.19
11.19Sskrll/* $NetBSD: vexpress_platform.c,v 1.19 2020/10/30 18:54:36 skrll Exp $ */ 21.1Sjmcneill 31.1Sjmcneill/*- 41.1Sjmcneill * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca> 51.1Sjmcneill * All rights reserved. 61.1Sjmcneill * 71.1Sjmcneill * Redistribution and use in source and binary forms, with or without 81.1Sjmcneill * modification, are permitted provided that the following conditions 91.1Sjmcneill * are met: 101.1Sjmcneill * 1. Redistributions of source code must retain the above copyright 111.1Sjmcneill * notice, this list of conditions and the following disclaimer. 121.1Sjmcneill * 2. Redistributions in binary form must reproduce the above copyright 131.1Sjmcneill * notice, this list of conditions and the following disclaimer in the 141.1Sjmcneill * documentation and/or other materials provided with the distribution. 151.1Sjmcneill * 161.1Sjmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 171.1Sjmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 181.1Sjmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 191.1Sjmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 201.1Sjmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 211.1Sjmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 221.1Sjmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 231.1Sjmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 241.1Sjmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 251.1Sjmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 261.1Sjmcneill * SUCH DAMAGE. 271.1Sjmcneill */ 281.1Sjmcneill 291.1Sjmcneill#include "opt_multiprocessor.h" 301.10Sskrll#include "opt_console.h" 311.1Sjmcneill 321.1Sjmcneill#include <sys/cdefs.h> 331.19Sskrll__KERNEL_RCSID(0, "$NetBSD: vexpress_platform.c,v 1.19 2020/10/30 18:54:36 skrll Exp $"); 341.1Sjmcneill 351.1Sjmcneill#include <sys/param.h> 361.1Sjmcneill#include <sys/bus.h> 371.1Sjmcneill#include <sys/cpu.h> 381.1Sjmcneill#include <sys/device.h> 391.1Sjmcneill#include <sys/termios.h> 401.1Sjmcneill 411.1Sjmcneill#include <dev/fdt/fdtvar.h> 421.1Sjmcneill 431.1Sjmcneill#include <uvm/uvm_extern.h> 441.1Sjmcneill 451.1Sjmcneill#include <machine/bootconfig.h> 461.1Sjmcneill#include <arm/cpufunc.h> 471.1Sjmcneill 481.1Sjmcneill#include <arm/fdt/arm_fdtvar.h> 491.1Sjmcneill 501.1Sjmcneill#include <arm/cortex/gtmr_var.h> 511.1Sjmcneill 521.2Sjmcneill#include <arm/cortex/gic_reg.h> 531.2Sjmcneill 541.8Sjakllsch#include <evbarm/dev/plcomreg.h> 551.11Sskrll#include <evbarm/fdt/machdep.h> 561.1Sjmcneill 571.2Sjmcneill#include <arm/vexpress/vexpress_platform.h> 581.2Sjmcneill 591.3Sjmcneill#include <libfdt.h> 601.3Sjmcneill 611.1Sjmcneill#define VEXPRESS_REF_FREQ 24000000 621.1Sjmcneill 631.1Sjmcneillextern struct bus_space armv7_generic_bs_tag; 641.7Sryoextern struct arm32_bus_dma_tag arm_generic_dma_tag; 651.1Sjmcneill 661.1Sjmcneill#define SYSREG_BASE 0x1c010000 671.1Sjmcneill#define SYSREG_SIZE 0x1000 681.1Sjmcneill 691.1Sjmcneill#define SYS_FLAGS 0x0030 701.1Sjmcneill#define SYS_FLAGSCLR 0x0034 711.1Sjmcneill#define SYS_CFGDATA 0x00a0 721.1Sjmcneill#define SYS_CFGCTRL 0x00a4 731.1Sjmcneill#define SYS_CFGCTRL_START __BIT(31) 741.1Sjmcneill#define SYS_CFGCTRL_WRITE __BIT(30) 751.1Sjmcneill#define SYS_CFGCTRL_DCC __BITS(29,26) 761.1Sjmcneill#define SYS_CFGCTRL_FUNCTION __BITS(25,20) 771.1Sjmcneill#define SYS_CFGCTRL_FUNCTION_SHUTDOWN 8 781.1Sjmcneill#define SYS_CFGCTRL_FUNCTION_REBOOT 9 791.1Sjmcneill#define SYS_CFGCTRL_SITE __BITS(17,16) 801.1Sjmcneill#define SYS_CFGCTRL_POSITION __BITS(15,12) 811.1Sjmcneill#define SYS_CFGCTRL_DEVICE __BITS(11,0) 821.1Sjmcneill#define SYS_CFGSTAT 0x00a8 831.1Sjmcneill#define SYS_CFGSTAT_ERROR __BIT(1) 841.1Sjmcneill#define SYS_CFGSTAT_COMPLETE __BIT(0) 851.1Sjmcneill 861.1Sjmcneillstatic bus_space_tag_t sysreg_bst = &armv7_generic_bs_tag; 871.1Sjmcneillstatic bus_space_handle_t sysreg_bsh; 881.1Sjmcneill 891.1Sjmcneill#define SYSREG_WRITE(o, v) \ 901.1Sjmcneill bus_space_write_4(sysreg_bst, sysreg_bsh, (o), (v)) 911.1Sjmcneill 921.11Sskrllvoid vexpress_platform_early_putchar(char); 931.1Sjmcneill 941.17Sskrllvoid __noasan 951.12Sskrllvexpress_platform_early_putchar(char c) 961.12Sskrll{ 971.12Sskrll#ifdef CONSADDR 981.12Sskrll#define CONSADDR_VA ((CONSADDR - VEXPRESS_CORE_PBASE) + VEXPRESS_CORE_VBASE) 991.12Sskrll volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ? 1001.12Sskrll (volatile uint32_t *)CONSADDR_VA : 1011.12Sskrll (volatile uint32_t *)CONSADDR; 1021.12Sskrll 1031.12Sskrll while ((le32toh(uartaddr[PL01XCOM_FR / 4]) & PL01X_FR_TXFF) != 0) 1041.12Sskrll continue; 1051.12Sskrll 1061.12Sskrll uartaddr[PL01XCOM_DR / 4] = htole32(c); 1071.19Sskrll dsb(sy); 1081.12Sskrll 1091.12Sskrll while ((le32toh(uartaddr[PL01XCOM_FR / 4]) & PL01X_FR_TXFE) == 0) 1101.12Sskrll continue; 1111.12Sskrll#endif 1121.12Sskrll} 1131.12Sskrll 1141.12Sskrll 1151.13Sskrllstatic int 1161.2Sjmcneillvexpress_a15_smp_init(void) 1171.2Sjmcneill{ 1181.13Sskrll int ret = 0; 1191.11Sskrll#ifdef MULTIPROCESSOR 1201.2Sjmcneill bus_space_tag_t gicd_bst = &armv7_generic_bs_tag; 1211.2Sjmcneill bus_space_handle_t gicd_bsh; 1221.2Sjmcneill 1231.2Sjmcneill /* Write init vec to SYS_FLAGS register */ 1241.2Sjmcneill SYSREG_WRITE(SYS_FLAGSCLR, 0xffffffff); 1251.11Sskrll SYSREG_WRITE(SYS_FLAGS, KERN_VTOPHYS((vaddr_t)cpu_mpstart)); 1261.2Sjmcneill 1271.2Sjmcneill /* Map GIC distributor */ 1281.2Sjmcneill bus_space_map(gicd_bst, VEXPRESS_GIC_PBASE + GICD_BASE, 1291.2Sjmcneill 0x1000, 0, &gicd_bsh); 1301.2Sjmcneill 1311.2Sjmcneill /* Enable GIC distributor */ 1321.2Sjmcneill bus_space_write_4(gicd_bst, gicd_bsh, 1331.2Sjmcneill GICD_CTRL, GICD_CTRL_Enable); 1341.2Sjmcneill 1351.2Sjmcneill /* Send sw interrupt to APs */ 1361.2Sjmcneill const uint32_t sgir = GICD_SGIR_TargetListFilter_NotMe; 1371.2Sjmcneill bus_space_write_4(gicd_bst, gicd_bsh, GICD_SGIR, sgir); 1381.2Sjmcneill 1391.16Sskrll /* Bitmask of CPUs (non-BSP) to start */ 1401.16Sskrll for (u_int cpuindex = 1; cpuindex < arm_cpu_max; cpuindex++) { 1411.16Sskrll u_int i; 1421.16Sskrll for (i = 0x10000000; i > 0; i--) { 1431.16Sskrll if (cpu_hatched_p(cpuindex)) 1441.16Sskrll break; 1451.16Sskrll } 1461.16Sskrll 1471.16Sskrll if (i == 0) { 1481.16Sskrll ret++; 1491.16Sskrll aprint_error("cpu%d: WARNING: AP failed to start\n", 1501.16Sskrll cpuindex); 1511.16Sskrll } 1521.13Sskrll } 1531.2Sjmcneill 1541.2Sjmcneill /* Disable GIC distributor */ 1551.2Sjmcneill bus_space_write_4(gicd_bst, gicd_bsh, GICD_CTRL, 0); 1561.11Sskrll#endif 1571.13Sskrll return ret; 1581.2Sjmcneill} 1591.2Sjmcneill 1601.2Sjmcneill 1611.1Sjmcneillstatic const struct pmap_devmap * 1621.1Sjmcneillvexpress_platform_devmap(void) 1631.1Sjmcneill{ 1641.1Sjmcneill static const struct pmap_devmap devmap[] = { 1651.1Sjmcneill DEVMAP_ENTRY(VEXPRESS_CORE_VBASE, 1661.1Sjmcneill VEXPRESS_CORE_PBASE, 1671.1Sjmcneill VEXPRESS_CORE_SIZE), 1681.2Sjmcneill DEVMAP_ENTRY(VEXPRESS_GIC_VBASE, 1691.2Sjmcneill VEXPRESS_GIC_PBASE, 1701.2Sjmcneill VEXPRESS_GIC_SIZE), 1711.1Sjmcneill DEVMAP_ENTRY_END 1721.6Sskrll }; 1731.1Sjmcneill 1741.1Sjmcneill return devmap; 1751.1Sjmcneill} 1761.1Sjmcneill 1771.1Sjmcneillstatic void 1781.1Sjmcneillvexpress_platform_bootstrap(void) 1791.1Sjmcneill{ 1801.1Sjmcneill bus_space_map(sysreg_bst, SYSREG_BASE, SYSREG_SIZE, 0, 1811.1Sjmcneill &sysreg_bsh); 1821.2Sjmcneill 1831.11Sskrll#ifdef MULTIPROCESSOR 1841.2Sjmcneill arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU); 1851.11Sskrll#endif 1861.1Sjmcneill} 1871.1Sjmcneill 1881.1Sjmcneillstatic void 1891.1Sjmcneillvexpress_platform_init_attach_args(struct fdt_attach_args *faa) 1901.1Sjmcneill{ 1911.1Sjmcneill faa->faa_bst = &armv7_generic_bs_tag; 1921.7Sryo faa->faa_dmat = &arm_generic_dma_tag; 1931.1Sjmcneill} 1941.1Sjmcneill 1951.1Sjmcneillstatic void 1961.1Sjmcneillvexpress_platform_device_register(device_t self, void *aux) 1971.1Sjmcneill{ 1981.1Sjmcneill} 1991.1Sjmcneill 2001.1Sjmcneillstatic void 2011.1Sjmcneillvexpress_platform_reset(void) 2021.1Sjmcneill{ 2031.1Sjmcneill SYSREG_WRITE(SYS_CFGSTAT, 0); 2041.1Sjmcneill SYSREG_WRITE(SYS_CFGDATA, 0); 2051.1Sjmcneill SYSREG_WRITE(SYS_CFGCTRL, 2061.1Sjmcneill SYS_CFGCTRL_START | 2071.1Sjmcneill SYS_CFGCTRL_WRITE | 2081.1Sjmcneill __SHIFTIN(SYS_CFGCTRL_FUNCTION_REBOOT, 2091.1Sjmcneill SYS_CFGCTRL_FUNCTION)); 2101.1Sjmcneill} 2111.1Sjmcneill 2121.1Sjmcneillstatic u_int 2131.1Sjmcneillvexpress_platform_uart_freq(void) 2141.1Sjmcneill{ 2151.1Sjmcneill return VEXPRESS_REF_FREQ; 2161.1Sjmcneill} 2171.1Sjmcneill 2181.1Sjmcneillstatic const struct arm_platform vexpress_platform = { 2191.9Sskrll .ap_devmap = vexpress_platform_devmap, 2201.9Sskrll .ap_bootstrap = vexpress_platform_bootstrap, 2211.11Sskrll .ap_mpstart = vexpress_a15_smp_init, 2221.9Sskrll .ap_init_attach_args = vexpress_platform_init_attach_args, 2231.9Sskrll .ap_device_register = vexpress_platform_device_register, 2241.9Sskrll .ap_reset = vexpress_platform_reset, 2251.9Sskrll .ap_delay = gtmr_delay, 2261.9Sskrll .ap_uart_freq = vexpress_platform_uart_freq, 2271.1Sjmcneill}; 2281.1Sjmcneill 2291.1SjmcneillARM_PLATFORM(vexpress, "arm,vexpress", &vexpress_platform); 230