vfp_init.c revision 1.21 1 1.21 matt /* $NetBSD: vfp_init.c,v 1.21 2013/08/02 03:48:19 matt Exp $ */
2 1.1 rearnsha
3 1.1 rearnsha /*
4 1.1 rearnsha * Copyright (c) 2008 ARM Ltd
5 1.1 rearnsha * All rights reserved.
6 1.1 rearnsha *
7 1.1 rearnsha * Redistribution and use in source and binary forms, with or without
8 1.1 rearnsha * modification, are permitted provided that the following conditions
9 1.1 rearnsha * are met:
10 1.1 rearnsha * 1. Redistributions of source code must retain the above copyright
11 1.1 rearnsha * notice, this list of conditions and the following disclaimer.
12 1.1 rearnsha * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 rearnsha * notice, this list of conditions and the following disclaimer in the
14 1.1 rearnsha * documentation and/or other materials provided with the distribution.
15 1.1 rearnsha * 3. The name of the company may not be used to endorse or promote
16 1.1 rearnsha * products derived from this software without specific prior written
17 1.1 rearnsha * permission.
18 1.1 rearnsha *
19 1.1 rearnsha * THIS SOFTWARE IS PROVIDED BY ARM LTD ``AS IS'' AND ANY EXPRESS OR
20 1.1 rearnsha * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21 1.1 rearnsha * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 1.1 rearnsha * ARE DISCLAIMED. IN NO EVENT SHALL ARM LTD BE LIABLE FOR ANY
23 1.1 rearnsha * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
24 1.1 rearnsha * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
25 1.1 rearnsha * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 rearnsha * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
27 1.1 rearnsha * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
28 1.1 rearnsha * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
29 1.1 rearnsha * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 rearnsha */
31 1.1 rearnsha
32 1.1 rearnsha #include <sys/param.h>
33 1.1 rearnsha #include <sys/types.h>
34 1.1 rearnsha #include <sys/systm.h>
35 1.1 rearnsha #include <sys/device.h>
36 1.1 rearnsha #include <sys/proc.h>
37 1.4 matt #include <sys/cpu.h>
38 1.1 rearnsha
39 1.5 matt #include <arm/pcb.h>
40 1.1 rearnsha #include <arm/undefined.h>
41 1.1 rearnsha #include <arm/vfpreg.h>
42 1.8 matt #include <arm/mcontext.h>
43 1.1 rearnsha
44 1.12 matt #include <uvm/uvm_extern.h> /* for pmap.h */
45 1.12 matt
46 1.18 matt extern int cpu_media_and_vfp_features[];
47 1.18 matt extern int cpu_neon_present;
48 1.18 matt
49 1.11 matt #ifdef FPU_VFP
50 1.11 matt
51 1.1 rearnsha /* FLDMD <X>, {d0-d15} */
52 1.11 matt static inline void
53 1.13 matt load_vfpregs_lo(const uint64_t *p)
54 1.10 matt {
55 1.10 matt /* vldmia rN, {d0-d15} */
56 1.10 matt __asm __volatile("ldc\tp11, c0, [%0], {32}" :: "r" (p) : "memory");
57 1.10 matt }
58 1.10 matt
59 1.10 matt /* FSTMD <X>, {d0-d15} */
60 1.11 matt static inline void
61 1.10 matt save_vfpregs_lo(uint64_t *p)
62 1.10 matt {
63 1.10 matt __asm __volatile("stc\tp11, c0, [%0], {32}" :: "r" (p) : "memory");
64 1.10 matt }
65 1.10 matt
66 1.10 matt #ifdef CPU_CORTEX
67 1.10 matt /* FLDMD <X>, {d16-d31} */
68 1.11 matt static inline void
69 1.13 matt load_vfpregs_hi(const uint64_t *p)
70 1.10 matt {
71 1.10 matt __asm __volatile("ldcl\tp11, c0, [%0], {32}" :: "r" (&p[16]) : "memory");
72 1.10 matt }
73 1.10 matt
74 1.10 matt /* FLDMD <X>, {d16-d31} */
75 1.11 matt static inline void
76 1.10 matt save_vfpregs_hi(uint64_t *p)
77 1.10 matt {
78 1.10 matt __asm __volatile("stcl\tp11, c0, [%0], {32}" :: "r" (&p[16]) : "memory");
79 1.10 matt }
80 1.10 matt #endif
81 1.1 rearnsha
82 1.13 matt static inline void
83 1.13 matt load_vfpregs(const struct vfpreg *fregs)
84 1.13 matt {
85 1.13 matt load_vfpregs_lo(fregs->vfp_regs);
86 1.13 matt #ifdef CPU_CORTEX
87 1.13 matt #ifdef CPU_ARM11
88 1.13 matt switch (curcpu()->ci_vfp_id) {
89 1.13 matt case FPU_VFP_CORTEXA5:
90 1.13 matt case FPU_VFP_CORTEXA7:
91 1.13 matt case FPU_VFP_CORTEXA8:
92 1.13 matt case FPU_VFP_CORTEXA9:
93 1.20 matt case FPU_VFP_CORTEXA15:
94 1.13 matt #endif
95 1.13 matt load_vfpregs_hi(fregs->vfp_regs);
96 1.13 matt #ifdef CPU_ARM11
97 1.13 matt break;
98 1.13 matt }
99 1.13 matt #endif
100 1.13 matt #endif
101 1.13 matt }
102 1.13 matt
103 1.13 matt static inline void
104 1.13 matt save_vfpregs(struct vfpreg *fregs)
105 1.13 matt {
106 1.13 matt save_vfpregs_lo(fregs->vfp_regs);
107 1.13 matt #ifdef CPU_CORTEX
108 1.13 matt #ifdef CPU_ARM11
109 1.13 matt switch (curcpu()->ci_vfp_id) {
110 1.13 matt case FPU_VFP_CORTEXA5:
111 1.13 matt case FPU_VFP_CORTEXA7:
112 1.13 matt case FPU_VFP_CORTEXA8:
113 1.13 matt case FPU_VFP_CORTEXA9:
114 1.20 matt case FPU_VFP_CORTEXA15:
115 1.13 matt #endif
116 1.13 matt save_vfpregs_hi(fregs->vfp_regs);
117 1.13 matt #ifdef CPU_ARM11
118 1.13 matt break;
119 1.13 matt }
120 1.13 matt #endif
121 1.13 matt #endif
122 1.13 matt }
123 1.13 matt
124 1.1 rearnsha /* The real handler for VFP bounces. */
125 1.1 rearnsha static int vfp_handler(u_int, u_int, trapframe_t *, int);
126 1.13 matt #ifdef CPU_CORTEX
127 1.13 matt static int neon_handler(u_int, u_int, trapframe_t *, int);
128 1.13 matt #endif
129 1.1 rearnsha
130 1.13 matt static void vfp_state_load(lwp_t *, u_int);
131 1.13 matt static void vfp_state_save(lwp_t *, u_int);
132 1.13 matt static void vfp_state_release(lwp_t *, u_int);
133 1.4 matt
134 1.4 matt const pcu_ops_t arm_vfp_ops = {
135 1.4 matt .pcu_id = PCU_FPU,
136 1.13 matt .pcu_state_save = vfp_state_save,
137 1.4 matt .pcu_state_load = vfp_state_load,
138 1.4 matt .pcu_state_release = vfp_state_release,
139 1.4 matt };
140 1.1 rearnsha
141 1.1 rearnsha struct evcnt vfpevent_use;
142 1.1 rearnsha struct evcnt vfpevent_reuse;
143 1.21 matt struct evcnt vfpevent_fpe;
144 1.1 rearnsha
145 1.1 rearnsha /*
146 1.1 rearnsha * Used to test for a VFP. The following function is installed as a coproc10
147 1.1 rearnsha * handler on the undefined instruction vector and then we issue a VFP
148 1.1 rearnsha * instruction. If undefined_test is non zero then the VFP did not handle
149 1.1 rearnsha * the instruction so must be absent, or disabled.
150 1.1 rearnsha */
151 1.1 rearnsha
152 1.1 rearnsha static int undefined_test;
153 1.1 rearnsha
154 1.1 rearnsha static int
155 1.4 matt vfp_test(u_int address, u_int insn, trapframe_t *frame, int fault_code)
156 1.1 rearnsha {
157 1.1 rearnsha
158 1.1 rearnsha frame->tf_pc += INSN_SIZE;
159 1.1 rearnsha ++undefined_test;
160 1.4 matt return 0;
161 1.4 matt }
162 1.4 matt
163 1.4 matt #endif /* FPU_VFP */
164 1.4 matt
165 1.4 matt struct evcnt vfp_fpscr_ev =
166 1.4 matt EVCNT_INITIALIZER(EVCNT_TYPE_TRAP, NULL, "VFP", "FPSCR traps");
167 1.4 matt EVCNT_ATTACH_STATIC(vfp_fpscr_ev);
168 1.4 matt
169 1.4 matt static int
170 1.4 matt vfp_fpscr_handler(u_int address, u_int insn, trapframe_t *frame, int fault_code)
171 1.4 matt {
172 1.4 matt struct lwp * const l = curlwp;
173 1.4 matt const u_int regno = (insn >> 12) & 0xf;
174 1.4 matt /*
175 1.4 matt * Only match move to/from the FPSCR register and we
176 1.4 matt * can't be using the SP,LR,PC as a source.
177 1.4 matt */
178 1.4 matt if ((insn & 0xffef0fff) != 0xeee10a10 || regno > 12)
179 1.4 matt return 1;
180 1.4 matt
181 1.4 matt struct pcb * const pcb = lwp_getpcb(l);
182 1.4 matt
183 1.4 matt #ifdef FPU_VFP
184 1.4 matt /*
185 1.4 matt * If FPU is valid somewhere, let's just reenable VFP and
186 1.4 matt * retry the instruction (only safe thing to do since the
187 1.4 matt * pcb has a stale copy).
188 1.4 matt */
189 1.4 matt if (pcb->pcb_vfp.vfp_fpexc & VFP_FPEXC_EN)
190 1.4 matt return 1;
191 1.4 matt #endif
192 1.4 matt
193 1.4 matt if (__predict_false((l->l_md.md_flags & MDLWP_VFPUSED) == 0)) {
194 1.4 matt l->l_md.md_flags |= MDLWP_VFPUSED;
195 1.4 matt pcb->pcb_vfp.vfp_fpscr =
196 1.4 matt (VFP_FPSCR_DN | VFP_FPSCR_FZ); /* Runfast */
197 1.4 matt }
198 1.4 matt
199 1.4 matt /*
200 1.4 matt * We know know the pcb has the saved copy.
201 1.4 matt */
202 1.4 matt register_t * const regp = &frame->tf_r0 + regno;
203 1.4 matt if (insn & 0x00100000) {
204 1.4 matt *regp = pcb->pcb_vfp.vfp_fpscr;
205 1.4 matt } else {
206 1.21 matt register_t tmp = *regp;
207 1.21 matt if (!(cpu_media_and_vfp_features[0] & ARM_MVFR0_EXCEPT_MASK))
208 1.21 matt tmp &= ~VFP_FPSCR_ESUM;
209 1.21 matt pcb->pcb_vfp.vfp_fpscr = tmp;
210 1.4 matt }
211 1.4 matt
212 1.4 matt vfp_fpscr_ev.ev_count++;
213 1.4 matt
214 1.4 matt frame->tf_pc += INSN_SIZE;
215 1.4 matt return 0;
216 1.1 rearnsha }
217 1.1 rearnsha
218 1.4 matt #ifndef FPU_VFP
219 1.4 matt /*
220 1.4 matt * If we don't want VFP support, we still need to handle emulating VFP FPSCR
221 1.4 matt * instructions.
222 1.4 matt */
223 1.4 matt void
224 1.4 matt vfp_attach(void)
225 1.4 matt {
226 1.4 matt install_coproc_handler(VFP_COPROC, vfp_fpscr_handler);
227 1.4 matt }
228 1.4 matt
229 1.4 matt #else
230 1.16 matt #if 0
231 1.12 matt static bool
232 1.12 matt vfp_patch_branch(uintptr_t code, uintptr_t func, uintptr_t newfunc)
233 1.12 matt {
234 1.12 matt for (;; code += sizeof(uint32_t)) {
235 1.12 matt uint32_t insn = *(uint32_t *)code;
236 1.12 matt if ((insn & 0xffd08000) == 0xe8908000) /* ldm ... { pc } */
237 1.12 matt return false;
238 1.12 matt if ((insn & 0xfffffff0) == 0xe12fff10) /* bx rN */
239 1.12 matt return false;
240 1.12 matt if ((insn & 0xf1a0f000) == 0xe1a0f000) /* mov pc, ... */
241 1.12 matt return false;
242 1.12 matt if ((insn >> 25) != 0x75) /* not b/bl insn */
243 1.12 matt continue;
244 1.12 matt intptr_t imm26 = ((int32_t)insn << 8) >> 6;
245 1.12 matt if (code + imm26 + 8 == func) {
246 1.12 matt int32_t imm24 = (newfunc - (code + 8)) >> 2;
247 1.12 matt uint32_t new_insn = (insn & 0xff000000)
248 1.12 matt | (imm24 & 0xffffff);
249 1.12 matt KASSERTMSG((uint32_t)((imm24 >> 24) + 1) <= 1, "%x",
250 1.12 matt ((imm24 >> 24) + 1));
251 1.12 matt *(uint32_t *)code = new_insn;
252 1.12 matt cpu_idcache_wbinv_range(code, sizeof(uint32_t));
253 1.12 matt return true;
254 1.12 matt }
255 1.12 matt }
256 1.12 matt }
257 1.16 matt #endif
258 1.12 matt
259 1.1 rearnsha void
260 1.2 cegger vfp_attach(void)
261 1.1 rearnsha {
262 1.4 matt struct cpu_info * const ci = curcpu();
263 1.4 matt const char *model = NULL;
264 1.7 matt bool vfp_p = false;
265 1.1 rearnsha
266 1.7 matt if (CPU_ID_ARM11_P(curcpu()->ci_arm_cpuid)
267 1.7 matt || CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid)) {
268 1.7 matt const uint32_t cpacr_vfp = CPACR_CPn(VFP_COPROC);
269 1.7 matt const uint32_t cpacr_vfp2 = CPACR_CPn(VFP_COPROC2);
270 1.1 rearnsha
271 1.7 matt /*
272 1.7 matt * We first need to enable access to the coprocessors.
273 1.7 matt */
274 1.7 matt uint32_t cpacr = armreg_cpacr_read();
275 1.7 matt cpacr |= __SHIFTIN(CPACR_ALL, cpacr_vfp);
276 1.7 matt cpacr |= __SHIFTIN(CPACR_ALL, cpacr_vfp2);
277 1.10 matt #if 0
278 1.9 matt if (CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid)) {
279 1.9 matt /*
280 1.10 matt * Disable access to the upper 16 FP registers and NEON.
281 1.9 matt */
282 1.9 matt cpacr |= CPACR_V7_D32DIS;
283 1.10 matt cpacr |= CPACR_V7_ASEDIS;
284 1.9 matt }
285 1.10 matt #endif
286 1.7 matt armreg_cpacr_write(cpacr);
287 1.1 rearnsha
288 1.7 matt /*
289 1.7 matt * If we could enable them, then they exist.
290 1.7 matt */
291 1.7 matt cpacr = armreg_cpacr_read();
292 1.7 matt vfp_p = __SHIFTOUT(cpacr, cpacr_vfp2) != CPACR_NOACCESS
293 1.7 matt || __SHIFTOUT(cpacr, cpacr_vfp) != CPACR_NOACCESS;
294 1.6 matt }
295 1.6 matt
296 1.7 matt void *uh = install_coproc_handler(VFP_COPROC, vfp_test);
297 1.7 matt
298 1.7 matt undefined_test = 0;
299 1.7 matt
300 1.21 matt const uint32_t fpsid = armreg_fpsid_read();
301 1.1 rearnsha
302 1.1 rearnsha remove_coproc_handler(uh);
303 1.1 rearnsha
304 1.1 rearnsha if (undefined_test != 0) {
305 1.4 matt aprint_normal_dev(ci->ci_dev, "No VFP detected\n");
306 1.4 matt install_coproc_handler(VFP_COPROC, vfp_fpscr_handler);
307 1.4 matt ci->ci_vfp_id = 0;
308 1.1 rearnsha return;
309 1.1 rearnsha }
310 1.1 rearnsha
311 1.4 matt ci->ci_vfp_id = fpsid;
312 1.4 matt switch (fpsid & ~ VFP_FPSID_REV_MSK) {
313 1.4 matt case FPU_VFP10_ARM10E:
314 1.4 matt model = "VFP10 R1";
315 1.4 matt break;
316 1.4 matt case FPU_VFP11_ARM11:
317 1.4 matt model = "VFP11";
318 1.4 matt break;
319 1.7 matt case FPU_VFP_CORTEXA5:
320 1.7 matt case FPU_VFP_CORTEXA7:
321 1.7 matt case FPU_VFP_CORTEXA8:
322 1.7 matt case FPU_VFP_CORTEXA9:
323 1.20 matt case FPU_VFP_CORTEXA15:
324 1.7 matt model = "NEON MPE (VFP 3.0+)";
325 1.18 matt cpu_neon_present = 1;
326 1.6 matt break;
327 1.4 matt default:
328 1.4 matt aprint_normal_dev(ci->ci_dev, "unrecognized VFP version %x\n",
329 1.4 matt fpsid);
330 1.4 matt install_coproc_handler(VFP_COPROC, vfp_fpscr_handler);
331 1.4 matt return;
332 1.4 matt }
333 1.1 rearnsha
334 1.17 matt cpu_fpu_present = 1;
335 1.21 matt cpu_media_and_vfp_features[0] = armreg_mvfr0_read();
336 1.21 matt cpu_media_and_vfp_features[1] = armreg_mvfr1_read();
337 1.1 rearnsha if (fpsid != 0) {
338 1.1 rearnsha aprint_normal("vfp%d at %s: %s\n",
339 1.21 matt device_unit(curcpu()->ci_dev),
340 1.21 matt device_xname(curcpu()->ci_dev),
341 1.1 rearnsha model);
342 1.21 matt aprint_verbose("vfp%d: mvfr: [0]=%#x [1]=%#x\n",
343 1.21 matt device_unit(curcpu()->ci_dev),
344 1.21 matt cpu_media_and_vfp_features[0],
345 1.21 matt cpu_media_and_vfp_features[1]);
346 1.1 rearnsha }
347 1.1 rearnsha evcnt_attach_dynamic(&vfpevent_use, EVCNT_TYPE_MISC, NULL,
348 1.12 matt "VFP", "coproc use");
349 1.1 rearnsha evcnt_attach_dynamic(&vfpevent_reuse, EVCNT_TYPE_MISC, NULL,
350 1.12 matt "VFP", "coproc re-use");
351 1.21 matt evcnt_attach_dynamic(&vfpevent_fpe, EVCNT_TYPE_TRAP, NULL,
352 1.21 matt "VFP", "coproc fault");
353 1.1 rearnsha install_coproc_handler(VFP_COPROC, vfp_handler);
354 1.1 rearnsha install_coproc_handler(VFP_COPROC2, vfp_handler);
355 1.13 matt #ifdef CPU_CORTEX
356 1.13 matt install_coproc_handler(CORE_UNKNOWN_HANDLER, neon_handler);
357 1.13 matt #endif
358 1.12 matt
359 1.16 matt #if 0
360 1.12 matt vfp_patch_branch((uintptr_t)pmap_copy_page_generic,
361 1.12 matt (uintptr_t)bcopy_page, (uintptr_t)bcopy_page_vfp);
362 1.12 matt vfp_patch_branch((uintptr_t)pmap_zero_page_generic,
363 1.12 matt (uintptr_t)bzero_page, (uintptr_t)bzero_page_vfp);
364 1.16 matt #endif
365 1.1 rearnsha }
366 1.1 rearnsha
367 1.1 rearnsha /* The real handler for VFP bounces. */
368 1.4 matt static int
369 1.21 matt vfp_handler(u_int address, u_int insn, trapframe_t *frame, int fault_code)
370 1.1 rearnsha {
371 1.4 matt struct cpu_info * const ci = curcpu();
372 1.1 rearnsha
373 1.1 rearnsha /* This shouldn't ever happen. */
374 1.1 rearnsha if (fault_code != FAULT_USER)
375 1.14 matt panic("VFP fault at %#x in non-user mode", frame->tf_pc);
376 1.1 rearnsha
377 1.4 matt if (ci->ci_vfp_id == 0)
378 1.1 rearnsha /* No VFP detected, just fault. */
379 1.1 rearnsha return 1;
380 1.1 rearnsha
381 1.21 matt uint32_t fpexc = armreg_fpexc_read();
382 1.21 matt if (fpexc & VFP_FPEXC_EX) {
383 1.21 matt ksiginfo_t ksi;
384 1.21 matt KASSERT(fpexc & VFP_FPEXC_EN);
385 1.21 matt
386 1.21 matt vfpevent_fpe.ev_count++;
387 1.21 matt
388 1.21 matt pcu_save(&arm_vfp_ops);
389 1.21 matt
390 1.21 matt /*
391 1.21 matt * Need the clear the exception condition so any signal
392 1.21 matt * can run.
393 1.21 matt */
394 1.21 matt armreg_fpexc_write(fpexc & ~(VFP_FPEXC_EX|VFP_FPEXE_FSUM));
395 1.21 matt
396 1.21 matt KSI_INIT_TRAP(&ksi);
397 1.21 matt ksi.ksi_signo = SIGFPE;
398 1.21 matt if (fpexc & VFP_FPEXC_IXF)
399 1.21 matt ksi.ksi_code = FPE_FLTRES;
400 1.21 matt else if (fpexc & VFP_FPEXC_UFF)
401 1.21 matt ksi.ksi_code = FPE_FLTUND;
402 1.21 matt else if (fpexc & VFP_FPEXC_OFF)
403 1.21 matt ksi.ksi_code = FPE_FLTOVF;
404 1.21 matt else if (fpexc & VFP_FPEXC_DZF)
405 1.21 matt ksi.ksi_code = FPE_FLTDIV;
406 1.21 matt else if (fpexc & VFP_FPEXC_IOF)
407 1.21 matt ksi.ksi_code = FPE_FLTINV;
408 1.21 matt ksi.ksi_addr = (uint32_t *)address;
409 1.21 matt ksi.ksi_trap = 0;
410 1.21 matt trapsignal(curlwp, &ksi);
411 1.21 matt return 0;
412 1.21 matt }
413 1.21 matt
414 1.4 matt /*
415 1.4 matt * If we are just changing/fetching FPSCR, don't bother loading it.
416 1.4 matt */
417 1.4 matt if (!vfp_fpscr_handler(address, insn, frame, fault_code))
418 1.4 matt return 0;
419 1.1 rearnsha
420 1.4 matt pcu_load(&arm_vfp_ops);
421 1.3 rmind
422 1.4 matt /* Need to restart the faulted instruction. */
423 1.4 matt // frame->tf_pc -= INSN_SIZE;
424 1.4 matt return 0;
425 1.4 matt }
426 1.1 rearnsha
427 1.13 matt #ifdef CPU_CORTEX
428 1.13 matt /* The real handler for NEON bounces. */
429 1.13 matt static int
430 1.21 matt neon_handler(u_int address, u_int insn, trapframe_t *frame, int fault_code)
431 1.13 matt {
432 1.13 matt struct cpu_info * const ci = curcpu();
433 1.13 matt
434 1.13 matt if (ci->ci_vfp_id == 0)
435 1.13 matt /* No VFP detected, just fault. */
436 1.13 matt return 1;
437 1.13 matt
438 1.13 matt if ((insn & 0xfe000000) != 0xf2000000
439 1.13 matt && (insn & 0xfe000000) != 0xf4000000)
440 1.13 matt /* Not NEON instruction, just fault. */
441 1.13 matt return 1;
442 1.13 matt
443 1.13 matt /* This shouldn't ever happen. */
444 1.13 matt if (fault_code != FAULT_USER)
445 1.13 matt panic("NEON fault in non-user mode");
446 1.13 matt
447 1.13 matt pcu_load(&arm_vfp_ops);
448 1.13 matt
449 1.13 matt /* Need to restart the faulted instruction. */
450 1.13 matt // frame->tf_pc -= INSN_SIZE;
451 1.13 matt return 0;
452 1.13 matt }
453 1.13 matt #endif
454 1.13 matt
455 1.4 matt static void
456 1.13 matt vfp_state_load(lwp_t *l, u_int flags)
457 1.4 matt {
458 1.4 matt struct pcb * const pcb = lwp_getpcb(l);
459 1.13 matt
460 1.13 matt KASSERT(flags & PCU_ENABLE);
461 1.13 matt
462 1.13 matt if (flags & PCU_KERNEL) {
463 1.13 matt if ((flags & PCU_LOADED) == 0) {
464 1.13 matt pcb->pcb_kernel_vfp.vfp_fpexc = pcb->pcb_vfp.vfp_fpexc;
465 1.13 matt }
466 1.15 matt pcb->pcb_vfp.vfp_fpexc = VFP_FPEXC_EN;
467 1.21 matt armreg_fpexc_write(pcb->pcb_vfp.vfp_fpexc);
468 1.13 matt /*
469 1.13 matt * Load the kernel registers (just the first 16) if they've
470 1.13 matt * been used..
471 1.13 matt */
472 1.13 matt if (flags & PCU_LOADED) {
473 1.13 matt load_vfpregs_lo(pcb->pcb_kernel_vfp.vfp_regs);
474 1.13 matt }
475 1.13 matt return;
476 1.13 matt }
477 1.4 matt struct vfpreg * const fregs = &pcb->pcb_vfp;
478 1.1 rearnsha
479 1.1 rearnsha /*
480 1.1 rearnsha * Instrument VFP usage -- if a process has not previously
481 1.1 rearnsha * used the VFP, mark it as having used VFP for the first time,
482 1.1 rearnsha * and count this event.
483 1.1 rearnsha *
484 1.1 rearnsha * If a process has used the VFP, count a "used VFP, and took
485 1.1 rearnsha * a trap to use it again" event.
486 1.1 rearnsha */
487 1.4 matt if (__predict_false((l->l_md.md_flags & MDLWP_VFPUSED) == 0)) {
488 1.1 rearnsha vfpevent_use.ev_count++;
489 1.4 matt l->l_md.md_flags |= MDLWP_VFPUSED;
490 1.3 rmind pcb->pcb_vfp.vfp_fpscr =
491 1.1 rearnsha (VFP_FPSCR_DN | VFP_FPSCR_FZ); /* Runfast */
492 1.4 matt } else {
493 1.1 rearnsha vfpevent_reuse.ev_count++;
494 1.4 matt }
495 1.1 rearnsha
496 1.4 matt if (fregs->vfp_fpexc & VFP_FPEXC_EN) {
497 1.4 matt /*
498 1.4 matt * If we think the VFP is enabled, it must have be disabled by
499 1.4 matt * vfp_state_release for another LWP so we can just restore
500 1.4 matt * FPEXC and return since our VFP state is still loaded.
501 1.4 matt */
502 1.21 matt armreg_fpexc_write(fregs->vfp_fpexc);
503 1.4 matt return;
504 1.4 matt }
505 1.1 rearnsha
506 1.13 matt /* Load and Enable the VFP (so that we can write the registers). */
507 1.13 matt if (flags & PCU_RELOAD) {
508 1.21 matt uint32_t fpexc = armreg_fpexc_read();
509 1.13 matt KDASSERT((fpexc & VFP_FPEXC_EX) == 0);
510 1.21 matt armreg_fpexc_write(fpexc | VFP_FPEXC_EN);
511 1.13 matt
512 1.13 matt load_vfpregs(fregs);
513 1.21 matt armreg_fpscr_write(fregs->vfp_fpscr);
514 1.13 matt
515 1.13 matt if (fregs->vfp_fpexc & VFP_FPEXC_EX) {
516 1.13 matt /* Need to restore the exception handling state. */
517 1.21 matt armreg_fpinst2_write(fregs->vfp_fpinst2);
518 1.21 matt if (fregs->vfp_fpexc & VFP_FPEXC_FP2V)
519 1.21 matt armreg_fpinst_write(fregs->vfp_fpinst);
520 1.1 rearnsha }
521 1.1 rearnsha }
522 1.4 matt
523 1.4 matt /* Finally, restore the FPEXC but don't enable the VFP. */
524 1.4 matt fregs->vfp_fpexc |= VFP_FPEXC_EN;
525 1.21 matt armreg_fpexc_write(fregs->vfp_fpexc);
526 1.1 rearnsha }
527 1.1 rearnsha
528 1.1 rearnsha void
529 1.13 matt vfp_state_save(lwp_t *l, u_int flags)
530 1.1 rearnsha {
531 1.4 matt struct pcb * const pcb = lwp_getpcb(l);
532 1.21 matt uint32_t fpexc = armreg_fpexc_read();
533 1.21 matt armreg_fpexc_write((fpexc | VFP_FPEXC_EN) & ~VFP_FPEXC_EX);
534 1.1 rearnsha
535 1.13 matt if (flags & PCU_KERNEL) {
536 1.13 matt /*
537 1.13 matt * Save the kernel set of VFP registers.
538 1.13 matt * (just the first 16).
539 1.13 matt */
540 1.13 matt save_vfpregs_lo(pcb->pcb_kernel_vfp.vfp_regs);
541 1.1 rearnsha return;
542 1.13 matt }
543 1.13 matt
544 1.13 matt struct vfpreg * const fregs = &pcb->pcb_vfp;
545 1.1 rearnsha
546 1.4 matt /*
547 1.4 matt * Enable the VFP (so we can read the registers).
548 1.4 matt * Make sure the exception bit is cleared so that we can
549 1.4 matt * safely dump the registers.
550 1.4 matt */
551 1.4 matt fregs->vfp_fpexc = fpexc;
552 1.4 matt if (fpexc & VFP_FPEXC_EX) {
553 1.4 matt /* Need to save the exception handling state */
554 1.21 matt fregs->vfp_fpinst = armreg_fpinst_read();
555 1.21 matt if (fpexc & VFP_FPEXC_FP2V)
556 1.21 matt fregs->vfp_fpinst2 = armreg_fpinst2_read();
557 1.1 rearnsha }
558 1.21 matt fregs->vfp_fpscr = armreg_fpscr_read();
559 1.13 matt save_vfpregs(fregs);
560 1.4 matt
561 1.1 rearnsha /* Disable the VFP. */
562 1.21 matt armreg_fpexc_write(fpexc);
563 1.1 rearnsha }
564 1.1 rearnsha
565 1.1 rearnsha void
566 1.13 matt vfp_state_release(lwp_t *l, u_int flags)
567 1.1 rearnsha {
568 1.4 matt struct pcb * const pcb = lwp_getpcb(l);
569 1.1 rearnsha
570 1.13 matt if (flags & PCU_KERNEL) {
571 1.13 matt /*
572 1.13 matt * Restore the FPEXC since we borrowed that field.
573 1.13 matt */
574 1.13 matt pcb->pcb_vfp.vfp_fpexc = pcb->pcb_kernel_vfp.vfp_fpexc;
575 1.13 matt } else {
576 1.13 matt /*
577 1.13 matt * Now mark the VFP as disabled (and our state
578 1.13 matt * has been already saved or is being discarded).
579 1.13 matt */
580 1.13 matt pcb->pcb_vfp.vfp_fpexc &= ~VFP_FPEXC_EN;
581 1.13 matt }
582 1.1 rearnsha
583 1.1 rearnsha /*
584 1.4 matt * Turn off the FPU so the next time a VFP instruction is issued
585 1.4 matt * an exception happens. We don't know if this LWP's state was
586 1.4 matt * loaded but if we turned off the FPU for some other LWP, when
587 1.4 matt * pcu_load invokes vfp_state_load it will see that VFP_FPEXC_EN
588 1.13 matt * is still set so it just restore fpexc and return since its
589 1.4 matt * contents are still sitting in the VFP.
590 1.1 rearnsha */
591 1.21 matt armreg_fpexc_write(armreg_fpexc_read() & ~VFP_FPEXC_EN);
592 1.1 rearnsha }
593 1.1 rearnsha
594 1.1 rearnsha void
595 1.2 cegger vfp_savecontext(void)
596 1.1 rearnsha {
597 1.4 matt pcu_save(&arm_vfp_ops);
598 1.1 rearnsha }
599 1.1 rearnsha
600 1.1 rearnsha void
601 1.4 matt vfp_discardcontext(void)
602 1.1 rearnsha {
603 1.4 matt pcu_discard(&arm_vfp_ops);
604 1.4 matt }
605 1.1 rearnsha
606 1.8 matt void
607 1.13 matt vfp_kernel_acquire(void)
608 1.13 matt {
609 1.13 matt if (__predict_false(cpu_intr_p())) {
610 1.21 matt armreg_fpexc_write(VFP_FPEXC_EN);
611 1.13 matt if (curcpu()->ci_data.cpu_pcu_curlwp[PCU_FPU] != NULL) {
612 1.13 matt lwp_t * const l = curlwp;
613 1.13 matt struct pcb * const pcb = lwp_getpcb(l);
614 1.13 matt KASSERT((l->l_md.md_flags & MDLWP_VFPINTR) == 0);
615 1.13 matt l->l_md.md_flags |= MDLWP_VFPINTR;
616 1.13 matt save_vfpregs_lo(&pcb->pcb_kernel_vfp.vfp_regs[16]);
617 1.13 matt }
618 1.13 matt } else {
619 1.13 matt pcu_kernel_acquire(&arm_vfp_ops);
620 1.13 matt }
621 1.13 matt }
622 1.13 matt
623 1.13 matt void
624 1.13 matt vfp_kernel_release(void)
625 1.13 matt {
626 1.13 matt if (__predict_false(cpu_intr_p())) {
627 1.13 matt uint32_t fpexc = 0;
628 1.13 matt if (curcpu()->ci_data.cpu_pcu_curlwp[PCU_FPU] != NULL) {
629 1.13 matt lwp_t * const l = curlwp;
630 1.13 matt struct pcb * const pcb = lwp_getpcb(l);
631 1.13 matt KASSERT(l->l_md.md_flags & MDLWP_VFPINTR);
632 1.13 matt load_vfpregs_lo(&pcb->pcb_kernel_vfp.vfp_regs[16]);
633 1.13 matt l->l_md.md_flags &= ~MDLWP_VFPINTR;
634 1.13 matt fpexc = pcb->pcb_vfp.vfp_fpexc;
635 1.13 matt }
636 1.21 matt armreg_fpexc_write(fpexc);
637 1.13 matt } else {
638 1.13 matt pcu_kernel_release(&arm_vfp_ops);
639 1.13 matt }
640 1.13 matt }
641 1.13 matt
642 1.13 matt void
643 1.8 matt vfp_getcontext(struct lwp *l, mcontext_t *mcp, int *flagsp)
644 1.8 matt {
645 1.8 matt if (l->l_md.md_flags & MDLWP_VFPUSED) {
646 1.8 matt const struct pcb * const pcb = lwp_getpcb(l);
647 1.8 matt pcu_save(&arm_vfp_ops);
648 1.8 matt mcp->__fpu.__vfpregs.__vfp_fpscr = pcb->pcb_vfp.vfp_fpscr;
649 1.8 matt memcpy(mcp->__fpu.__vfpregs.__vfp_fstmx, pcb->pcb_vfp.vfp_regs,
650 1.8 matt sizeof(mcp->__fpu.__vfpregs.__vfp_fstmx));
651 1.10 matt *flagsp |= _UC_FPU|_UC_ARM_VFP;
652 1.8 matt }
653 1.8 matt }
654 1.8 matt
655 1.8 matt void
656 1.8 matt vfp_setcontext(struct lwp *l, const mcontext_t *mcp)
657 1.8 matt {
658 1.8 matt pcu_discard(&arm_vfp_ops);
659 1.8 matt struct pcb * const pcb = lwp_getpcb(l);
660 1.8 matt l->l_md.md_flags |= MDLWP_VFPUSED;
661 1.8 matt pcb->pcb_vfp.vfp_fpscr = mcp->__fpu.__vfpregs.__vfp_fpscr;
662 1.8 matt memcpy(pcb->pcb_vfp.vfp_regs, mcp->__fpu.__vfpregs.__vfp_fstmx,
663 1.8 matt sizeof(mcp->__fpu.__vfpregs.__vfp_fstmx));
664 1.8 matt }
665 1.8 matt
666 1.4 matt #endif /* FPU_VFP */
667