zynq7000_clkc.c revision 1.1 1 1.1 jmcneill /* $NetBSD: zynq7000_clkc.c,v 1.1 2022/10/25 22:27:49 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2022 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: zynq7000_clkc.c,v 1.1 2022/10/25 22:27:49 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill #include <sys/time.h>
39 1.1 jmcneill #include <sys/kmem.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <dev/clk/clk_backend.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.1 jmcneill #define ARM_PLL_CTRL 0x000
46 1.1 jmcneill #define DDR_PLL_CTRL 0x004
47 1.1 jmcneill #define IO_PLL_CTRL 0x008
48 1.1 jmcneill #define PLL_FDIV __BITS(18,12)
49 1.1 jmcneill #define ARM_CLK_CTRL 0x020
50 1.1 jmcneill #define ARM_CLK_CTRL_DIVISOR __BITS(13,8)
51 1.1 jmcneill #define ARM_CLK_CTRL_CPU_1XCLKACT __BIT(27)
52 1.1 jmcneill #define ARM_CLK_CTRL_CPU_2XCLKACT __BIT(26)
53 1.1 jmcneill #define ARM_CLK_CTRL_CPU_3OR2XCLKACT __BIT(25)
54 1.1 jmcneill #define ARM_CLK_CTRL_CPU_6OR4XCLKACT __BIT(24)
55 1.1 jmcneill #define APER_CLK_CTRL 0x02c
56 1.1 jmcneill #define UART1_CPU_1XCLKACT __BIT(21)
57 1.1 jmcneill #define UART0_CPU_1XCLKACT __BIT(20)
58 1.1 jmcneill #define UART_CLK_CTRL 0x054
59 1.1 jmcneill #define UART_CLK_CTRL_DIVISOR __BITS(13,8)
60 1.1 jmcneill #define UART_CLK_CTRL_SRCSEL __BITS(5,4)
61 1.1 jmcneill #define UART_CLK_CTRL_CLKACT1 __BIT(1)
62 1.1 jmcneill #define UART_CLK_CTRL_CLKACT0 __BIT(0)
63 1.1 jmcneill #define CLK_621_TRUE 0x0C4
64 1.1 jmcneill #define CLK_621_TRUE_EN __BIT(0)
65 1.1 jmcneill
66 1.1 jmcneill enum xynq7000_clkid {
67 1.1 jmcneill clkid_armpll,
68 1.1 jmcneill clkid_ddrpll,
69 1.1 jmcneill clkid_iopll,
70 1.1 jmcneill clkid_cpu_6or4x,
71 1.1 jmcneill clkid_cpu_3or2x,
72 1.1 jmcneill clkid_cpu_2x,
73 1.1 jmcneill clkid_cpu_1x,
74 1.1 jmcneill clkid_ddr2x,
75 1.1 jmcneill clkid_ddr3x,
76 1.1 jmcneill clkid_dci,
77 1.1 jmcneill clkid_lqspi,
78 1.1 jmcneill clkid_smc,
79 1.1 jmcneill clkid_pcap,
80 1.1 jmcneill clkid_gem0,
81 1.1 jmcneill clkid_gem1,
82 1.1 jmcneill clkid_fclk0,
83 1.1 jmcneill clkid_fclk1,
84 1.1 jmcneill clkid_fclk2,
85 1.1 jmcneill clkid_fclk3,
86 1.1 jmcneill clkid_can0,
87 1.1 jmcneill clkid_can1,
88 1.1 jmcneill clkid_sdio0,
89 1.1 jmcneill clkid_sdio1,
90 1.1 jmcneill clkid_uart0,
91 1.1 jmcneill clkid_uart1,
92 1.1 jmcneill clkid_spi0,
93 1.1 jmcneill clkid_spi1,
94 1.1 jmcneill clkid_dma,
95 1.1 jmcneill clkid_usb0_aper,
96 1.1 jmcneill clkid_usb1_aper,
97 1.1 jmcneill clkid_gem0_aper,
98 1.1 jmcneill clkid_gem1_aper,
99 1.1 jmcneill clkid_sdio0_aper,
100 1.1 jmcneill clkid_sdio1_aper,
101 1.1 jmcneill clkid_spi0_aper,
102 1.1 jmcneill clkid_spi1_aper,
103 1.1 jmcneill clkid_can0_aper,
104 1.1 jmcneill clkid_can1_aper,
105 1.1 jmcneill clkid_i2c0_aper,
106 1.1 jmcneill clkid_i2c1_aper,
107 1.1 jmcneill clkid_uart0_aper,
108 1.1 jmcneill clkid_uart1_aper,
109 1.1 jmcneill clkid_gpio_aper,
110 1.1 jmcneill clkid_lqspi_aper,
111 1.1 jmcneill clkid_smc_aper,
112 1.1 jmcneill clkid_swdt,
113 1.1 jmcneill clkid_dbg_trc,
114 1.1 jmcneill clkid_dbg_apb,
115 1.1 jmcneill num_clkid
116 1.1 jmcneill };
117 1.1 jmcneill CTASSERT(clkid_dbg_apb == 47);
118 1.1 jmcneill
119 1.1 jmcneill static int zynq7000_clkc_match(device_t, cfdata_t, void *);
120 1.1 jmcneill static void zynq7000_clkc_attach(device_t, device_t, void *);
121 1.1 jmcneill
122 1.1 jmcneill static const struct device_compatible_entry compat_data[] = {
123 1.1 jmcneill { .compat = "xlnx,ps7-clkc" },
124 1.1 jmcneill DEVICE_COMPAT_EOL
125 1.1 jmcneill };
126 1.1 jmcneill
127 1.1 jmcneill struct zynq7000_clkc_softc {
128 1.1 jmcneill device_t sc_dev;
129 1.1 jmcneill struct clk_domain sc_clkdom;
130 1.1 jmcneill struct clk sc_clk[num_clkid];
131 1.1 jmcneill
132 1.1 jmcneill u_int sc_ps_clk_frequency;
133 1.1 jmcneill
134 1.1 jmcneill bus_space_tag_t sc_bst;
135 1.1 jmcneill bus_space_handle_t sc_bsh;
136 1.1 jmcneill };
137 1.1 jmcneill
138 1.1 jmcneill CFATTACH_DECL_NEW(zynq7000_clkc, sizeof(struct zynq7000_clkc_softc),
139 1.1 jmcneill zynq7000_clkc_match, zynq7000_clkc_attach, NULL, NULL);
140 1.1 jmcneill
141 1.1 jmcneill static struct clk *
142 1.1 jmcneill zynq7000_clkc_clk_get(void *priv, const char *name)
143 1.1 jmcneill {
144 1.1 jmcneill struct zynq7000_clkc_softc * const sc = priv;
145 1.1 jmcneill u_int clkid;
146 1.1 jmcneill
147 1.1 jmcneill for (clkid = 0; clkid < num_clkid; clkid++) {
148 1.1 jmcneill if (strcmp(name, sc->sc_clk[clkid].name) == 0) {
149 1.1 jmcneill return &sc->sc_clk[clkid];
150 1.1 jmcneill }
151 1.1 jmcneill }
152 1.1 jmcneill
153 1.1 jmcneill return NULL;
154 1.1 jmcneill }
155 1.1 jmcneill
156 1.1 jmcneill static void
157 1.1 jmcneill zynq7000_clkc_clk_put(void *priv, struct clk *clk)
158 1.1 jmcneill {
159 1.1 jmcneill }
160 1.1 jmcneill
161 1.1 jmcneill static u_int
162 1.1 jmcneill zynq7000_clkc_get_rate_pll(struct zynq7000_clkc_softc *sc,
163 1.1 jmcneill bus_addr_t reg)
164 1.1 jmcneill {
165 1.1 jmcneill uint32_t val;
166 1.1 jmcneill
167 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, reg);
168 1.1 jmcneill
169 1.1 jmcneill return sc->sc_ps_clk_frequency * __SHIFTOUT(val, PLL_FDIV);
170 1.1 jmcneill }
171 1.1 jmcneill
172 1.1 jmcneill static u_int
173 1.1 jmcneill zynq7000_clkc_clk_get_rate(void *priv, struct clk *clk)
174 1.1 jmcneill {
175 1.1 jmcneill struct zynq7000_clkc_softc * const sc = priv;
176 1.1 jmcneill uint32_t val;
177 1.1 jmcneill u_int prate, sel;
178 1.1 jmcneill
179 1.1 jmcneill if (clk == &sc->sc_clk[clkid_armpll]) {
180 1.1 jmcneill return zynq7000_clkc_get_rate_pll(sc, ARM_PLL_CTRL);
181 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_iopll]) {
182 1.1 jmcneill return zynq7000_clkc_get_rate_pll(sc, IO_PLL_CTRL);
183 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_6or4x]) {
184 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
185 1.1 jmcneill &sc->sc_clk[clkid_cpu_1x]);
186 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
187 1.1 jmcneill CLK_621_TRUE);
188 1.1 jmcneill return (val & CLK_621_TRUE_EN) != 0 ?
189 1.1 jmcneill prate * 6 : prate * 4;
190 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_3or2x]) {
191 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
192 1.1 jmcneill &sc->sc_clk[clkid_cpu_1x]);
193 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
194 1.1 jmcneill CLK_621_TRUE);
195 1.1 jmcneill return (val & CLK_621_TRUE_EN) != 0 ?
196 1.1 jmcneill prate * 3 : prate * 2;
197 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_2x]) {
198 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
199 1.1 jmcneill &sc->sc_clk[clkid_cpu_1x]);
200 1.1 jmcneill return prate * 2;
201 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_1x]) {
202 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
203 1.1 jmcneill &sc->sc_clk[clkid_armpll]);
204 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
205 1.1 jmcneill ARM_CLK_CTRL);
206 1.1 jmcneill return prate / __SHIFTOUT(val, ARM_CLK_CTRL_DIVISOR);
207 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_uart0] ||
208 1.1 jmcneill clk == &sc->sc_clk[clkid_uart1]) {
209 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
210 1.1 jmcneill UART_CLK_CTRL);
211 1.1 jmcneill sel = __SHIFTOUT(val, UART_CLK_CTRL_SRCSEL);
212 1.1 jmcneill if (sel == 2) {
213 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
214 1.1 jmcneill &sc->sc_clk[clkid_armpll]);
215 1.1 jmcneill } else if (sel == 3) {
216 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
217 1.1 jmcneill &sc->sc_clk[clkid_ddrpll]);
218 1.1 jmcneill } else {
219 1.1 jmcneill prate = zynq7000_clkc_clk_get_rate(sc,
220 1.1 jmcneill &sc->sc_clk[clkid_iopll]);
221 1.1 jmcneill }
222 1.1 jmcneill return prate / __SHIFTOUT(val, UART_CLK_CTRL_DIVISOR);
223 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_uart0_aper] ||
224 1.1 jmcneill clk == &sc->sc_clk[clkid_uart1_aper]) {
225 1.1 jmcneill return zynq7000_clkc_clk_get_rate(sc,
226 1.1 jmcneill &sc->sc_clk[clkid_cpu_1x]);
227 1.1 jmcneill } else {
228 1.1 jmcneill /* Not implemented. */
229 1.1 jmcneill return 0;
230 1.1 jmcneill }
231 1.1 jmcneill }
232 1.1 jmcneill
233 1.1 jmcneill static int
234 1.1 jmcneill zynq7000_clkc_clk_enable(void *priv, struct clk *clk)
235 1.1 jmcneill {
236 1.1 jmcneill struct zynq7000_clkc_softc * const sc = priv;
237 1.1 jmcneill uint32_t val, mask;
238 1.1 jmcneill bus_addr_t reg;
239 1.1 jmcneill
240 1.1 jmcneill if (clk == &sc->sc_clk[clkid_cpu_1x]) {
241 1.1 jmcneill reg = ARM_CLK_CTRL;
242 1.1 jmcneill mask = ARM_CLK_CTRL_CPU_1XCLKACT;
243 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_2x]) {
244 1.1 jmcneill reg = ARM_CLK_CTRL;
245 1.1 jmcneill mask = ARM_CLK_CTRL_CPU_2XCLKACT;
246 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_3or2x]) {
247 1.1 jmcneill reg = ARM_CLK_CTRL;
248 1.1 jmcneill mask = ARM_CLK_CTRL_CPU_3OR2XCLKACT;
249 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_cpu_6or4x]) {
250 1.1 jmcneill reg = ARM_CLK_CTRL;
251 1.1 jmcneill mask = ARM_CLK_CTRL_CPU_6OR4XCLKACT;
252 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_uart0]) {
253 1.1 jmcneill reg = UART_CLK_CTRL;
254 1.1 jmcneill mask = UART_CLK_CTRL_CLKACT0;
255 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_uart1]) {
256 1.1 jmcneill reg = UART_CLK_CTRL;
257 1.1 jmcneill mask = UART_CLK_CTRL_CLKACT1;
258 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_uart0_aper]) {
259 1.1 jmcneill reg = APER_CLK_CTRL;
260 1.1 jmcneill mask = UART0_CPU_1XCLKACT;
261 1.1 jmcneill } else if (clk == &sc->sc_clk[clkid_uart1_aper]) {
262 1.1 jmcneill reg = APER_CLK_CTRL;
263 1.1 jmcneill mask = UART1_CPU_1XCLKACT;
264 1.1 jmcneill } else {
265 1.1 jmcneill return ENXIO;
266 1.1 jmcneill }
267 1.1 jmcneill
268 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, reg);
269 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, reg, val | mask);
270 1.1 jmcneill
271 1.1 jmcneill return 0;
272 1.1 jmcneill }
273 1.1 jmcneill
274 1.1 jmcneill static int
275 1.1 jmcneill zynq7000_clkc_clk_disable(void *priv, struct clk *clk)
276 1.1 jmcneill {
277 1.1 jmcneill return ENXIO;
278 1.1 jmcneill }
279 1.1 jmcneill
280 1.1 jmcneill static const struct clk_funcs zynq7000_clkc_clk_funcs = {
281 1.1 jmcneill .get = zynq7000_clkc_clk_get,
282 1.1 jmcneill .put = zynq7000_clkc_clk_put,
283 1.1 jmcneill .get_rate = zynq7000_clkc_clk_get_rate,
284 1.1 jmcneill .enable = zynq7000_clkc_clk_enable,
285 1.1 jmcneill .disable = zynq7000_clkc_clk_disable,
286 1.1 jmcneill };
287 1.1 jmcneill
288 1.1 jmcneill static struct clk *
289 1.1 jmcneill zynq7000_clkc_fdt_decode(device_t dev, int cc_phandle, const void *data, size_t len)
290 1.1 jmcneill {
291 1.1 jmcneill struct zynq7000_clkc_softc * const sc = device_private(dev);
292 1.1 jmcneill u_int clkid;
293 1.1 jmcneill
294 1.1 jmcneill if (len != 4) {
295 1.1 jmcneill return NULL;
296 1.1 jmcneill }
297 1.1 jmcneill
298 1.1 jmcneill clkid = be32dec(data);
299 1.1 jmcneill if (clkid >= num_clkid) {
300 1.1 jmcneill return NULL;
301 1.1 jmcneill }
302 1.1 jmcneill
303 1.1 jmcneill return &sc->sc_clk[clkid];
304 1.1 jmcneill }
305 1.1 jmcneill
306 1.1 jmcneill static const struct fdtbus_clock_controller_func zynq7000_clkc_fdt_funcs = {
307 1.1 jmcneill .decode = zynq7000_clkc_fdt_decode
308 1.1 jmcneill };
309 1.1 jmcneill
310 1.1 jmcneill static int
311 1.1 jmcneill zynq7000_clkc_match(device_t parent, cfdata_t cf, void *aux)
312 1.1 jmcneill {
313 1.1 jmcneill struct fdt_attach_args * const faa = aux;
314 1.1 jmcneill
315 1.1 jmcneill return of_compatible_match(faa->faa_phandle, compat_data);
316 1.1 jmcneill }
317 1.1 jmcneill
318 1.1 jmcneill static void
319 1.1 jmcneill zynq7000_clkc_attach(device_t parent, device_t self, void *aux)
320 1.1 jmcneill {
321 1.1 jmcneill struct zynq7000_clkc_softc * const sc = device_private(self);
322 1.1 jmcneill struct fdt_attach_args * const faa = aux;
323 1.1 jmcneill const int phandle = faa->faa_phandle;
324 1.1 jmcneill const char *clkname;
325 1.1 jmcneill bus_addr_t addr;
326 1.1 jmcneill bus_size_t size;
327 1.1 jmcneill u_int clkid;
328 1.1 jmcneill int error;
329 1.1 jmcneill
330 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
331 1.1 jmcneill aprint_error(": couldn't get registers\n");
332 1.1 jmcneill return;
333 1.1 jmcneill }
334 1.1 jmcneill
335 1.1 jmcneill sc->sc_dev = self;
336 1.1 jmcneill sc->sc_bst = faa->faa_bst;
337 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
338 1.1 jmcneill aprint_error(": couldn't map registers\n");
339 1.1 jmcneill return;
340 1.1 jmcneill }
341 1.1 jmcneill
342 1.1 jmcneill error = of_getprop_uint32(phandle, "ps-clk-frequency",
343 1.1 jmcneill &sc->sc_ps_clk_frequency);
344 1.1 jmcneill if (error != 0) {
345 1.1 jmcneill aprint_error(": couldn't get ps-clk-frequency\n");
346 1.1 jmcneill return;
347 1.1 jmcneill }
348 1.1 jmcneill
349 1.1 jmcneill sc->sc_clkdom.name = device_xname(self);
350 1.1 jmcneill sc->sc_clkdom.funcs = &zynq7000_clkc_clk_funcs;
351 1.1 jmcneill sc->sc_clkdom.priv = sc;
352 1.1 jmcneill for (clkid = 0; clkid < num_clkid; clkid++) {
353 1.1 jmcneill clkname = fdtbus_get_string_index(phandle,
354 1.1 jmcneill "clock-output-names", clkid);
355 1.1 jmcneill sc->sc_clk[clkid].domain = &sc->sc_clkdom;
356 1.1 jmcneill if (clkname != NULL) {
357 1.1 jmcneill sc->sc_clk[clkid].name = kmem_asprintf("%s", clkname);
358 1.1 jmcneill }
359 1.1 jmcneill clk_attach(&sc->sc_clk[clkid]);
360 1.1 jmcneill }
361 1.1 jmcneill
362 1.1 jmcneill aprint_naive("\n");
363 1.1 jmcneill aprint_normal(": Zynq-7000 PS clock subsystem (PS_CLK %u Hz)\n",
364 1.1 jmcneill sc->sc_ps_clk_frequency);
365 1.1 jmcneill
366 1.1 jmcneill fdtbus_register_clock_controller(self, phandle, &zynq7000_clkc_fdt_funcs);
367 1.1 jmcneill }
368