zynq_uartreg.h revision 1.1 1 1.1 skrll /* $NetBSD: zynq_uartreg.h,v 1.1 2019/06/11 13:01:48 skrll Exp $ */
2 1.1 skrll /*-
3 1.1 skrll * Copyright (c) 2015 Genetec Corporation. All rights reserved.
4 1.1 skrll * Written by Hashimoto Kenichi for Genetec Corporation.
5 1.1 skrll *
6 1.1 skrll * Redistribution and use in source and binary forms, with or without
7 1.1 skrll * modification, are permitted provided that the following conditions
8 1.1 skrll * are met:
9 1.1 skrll * 1. Redistributions of source code must retain the above copyright
10 1.1 skrll * notice, this list of conditions and the following disclaimer.
11 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 skrll * notice, this list of conditions and the following disclaimer in the
13 1.1 skrll * documentation and/or other materials provided with the distribution.
14 1.1 skrll *
15 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
16 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
17 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
18 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
19 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
26 1.1 skrll */
27 1.1 skrll
28 1.1 skrll #ifndef _ARM_XILINX_ZYNQ_UARTREG_H
29 1.1 skrll #define _ARM_XILINX_ZYNQ_UARTREG_H
30 1.1 skrll
31 1.1 skrll /* register offset address */
32 1.1 skrll #define UART_CONTROL 0x00000000 /* UART Control Register */
33 1.1 skrll #define CR_STPBRK __BIT(8)
34 1.1 skrll #define CR_STTBRK __BIT(7)
35 1.1 skrll #define CR_RSTTO __BIT(6)
36 1.1 skrll #define CR_TXDIS __BIT(5)
37 1.1 skrll #define CR_TXEN __BIT(4)
38 1.1 skrll #define CR_RXDIS __BIT(3)
39 1.1 skrll #define CR_RXEN __BIT(2)
40 1.1 skrll #define CR_TXRES __BIT(1)
41 1.1 skrll #define CR_RXRES __BIT(0)
42 1.1 skrll #define UART_MODE 0x00000004 /* UART Mode Register */
43 1.1 skrll #define MR_CHMODE __BITS(9, 8)
44 1.1 skrll #define MR_NBSTOP __BITS(7, 6)
45 1.1 skrll #define NBSTOP_1 __SHIFTIN(0, MR_NBSTOP)
46 1.1 skrll #define NBSTOP_15 __SHIFTIN(1, MR_NBSTOP)
47 1.1 skrll #define NBSTOP_2 __SHIFTIN(2, MR_NBSTOP)
48 1.1 skrll #define MR_PAR __BITS(5, 3)
49 1.1 skrll #define PAR_EVEN __SHIFTIN(0, MR_PAR)
50 1.1 skrll #define PAR_ODD __SHIFTIN(1, MR_PAR)
51 1.1 skrll #define PAR_ZERO __SHIFTIN(2, MR_PAR)
52 1.1 skrll #define PAR_ONE __SHIFTIN(3, MR_PAR)
53 1.1 skrll #define PAR_NONE __SHIFTIN(4, MR_PAR)
54 1.1 skrll #define MR_CHRL __BITS(2, 1)
55 1.1 skrll #define CHRL_6BIT __SHIFTIN(3, MR_CHRL)
56 1.1 skrll #define CHRL_7BIT __SHIFTIN(2, MR_CHRL)
57 1.1 skrll #define CHRL_8BIT __SHIFTIN(1, MR_CHRL)
58 1.1 skrll #define MR_CLKS __BIT(0)
59 1.1 skrll #define UART_INTRPT_EN 0x00000008 /* Interrupt Enable Register */
60 1.1 skrll #define UART_INTRPT_DIS 0x0000000C /* Interrupt Disable Register */
61 1.1 skrll #define UART_INTRPT_MASK 0x00000010 /* Interrupt Mask Register */
62 1.1 skrll #define UART_CHNL_INT_STS 0x00000014 /* Channel Interrupt Status Register */
63 1.1 skrll #define INT_TOVR __BIT(12)
64 1.1 skrll #define INT_TNFUL __BIT(11)
65 1.1 skrll #define INT_TTRIG __BIT(10)
66 1.1 skrll #define INT_DMSI __BIT(9)
67 1.1 skrll #define INT_TIMEOUT __BIT(8)
68 1.1 skrll #define INT_PARE __BIT(7)
69 1.1 skrll #define INT_FRAME __BIT(6)
70 1.1 skrll #define INT_ROVR __BIT(5)
71 1.1 skrll #define INT_TFUL __BIT(4)
72 1.1 skrll #define INT_TEMPTY __BIT(3)
73 1.1 skrll #define INT_RFUL __BIT(2)
74 1.1 skrll #define INT_REMPTY __BIT(1)
75 1.1 skrll #define INT_RTRIG __BIT(0)
76 1.1 skrll #define UART_BAUD_RATE_GEN 0x00000018 /* Baud Rate Generator Register. */
77 1.1 skrll #define UART_RCVR_TIMEOUT 0x0000001C /* Receiver Timeout Register */
78 1.1 skrll #define UART_RCVR_FIFO_TRIGGER 0x00000020 /* Receiver FIFO Trigger Level Register */
79 1.1 skrll #define UART_MODEM_CTRL 0x00000024 /* Modem Control Register */
80 1.1 skrll #define MODEMCR_FCM __BIT(5)
81 1.1 skrll #define MODEMCR_RTS __BIT(1)
82 1.1 skrll #define MODEMCR_DTR __BIT(0)
83 1.1 skrll #define UART_MODEM_STS 0x00000028 /* Modem Status Register */
84 1.1 skrll #define MODEMSR_FCMS __BIT(8)
85 1.1 skrll #define MODEMSR_DCD __BIT(7)
86 1.1 skrll #define MODEMSR_RI __BIT(6)
87 1.1 skrll #define MODEMSR_DSR __BIT(5)
88 1.1 skrll #define MODEMSR_CTS __BIT(4)
89 1.1 skrll #define MODEMSR_DDCD __BIT(3)
90 1.1 skrll #define MODEMSR_TERI __BIT(2)
91 1.1 skrll #define MODEMSR_DDSR __BIT(1)
92 1.1 skrll #define MODEMSR_DCTS __BIT(0)
93 1.1 skrll #define UART_CHANNEL_STS 0x0000002C /* Channel Status Register */
94 1.1 skrll #define STS_TNFUL __BIT(14)
95 1.1 skrll #define STS_TTRIG __BIT(13)
96 1.1 skrll #define STS_FDELT __BIT(12)
97 1.1 skrll #define STS_TAVTIVE __BIT(11)
98 1.1 skrll #define STS_RACTIVE __BIT(10)
99 1.1 skrll #define STS_TFUL __BIT(4)
100 1.1 skrll #define STS_TEMPTY __BIT(3)
101 1.1 skrll #define STS_RFUL __BIT(2)
102 1.1 skrll #define STS_REMPTY __BIT(1)
103 1.1 skrll #define STS_RTRIG __BIT(0)
104 1.1 skrll #define UART_TX_RX_FIFO 0x00000030 /* Transmit and Receive FIFO */
105 1.1 skrll #define UART_BAUD_RATE_DIVIDER 0x00000034 /* Baud Rate Divider Register */
106 1.1 skrll #define UART_FLOW_DELAY 0x00000038 /* Flow Control Delay Register */
107 1.1 skrll #define UART_TX_FIFO_TRIGGER 0x00000044 /* Transmitter FIFO Trigger */
108 1.1 skrll
109 1.1 skrll #endif /* _ARM_XILINX_ZYNQ_UARTREG_H */
110 1.1 skrll
111