1 1.3 thorpej /* $NetBSD: zynq_usb.c,v 1.3 2021/08/07 16:18:46 thorpej Exp $ */ 2 1.1 skrll 3 1.1 skrll /*- 4 1.1 skrll * Copyright (c) 2015 Genetec Corporation. All rights reserved. 5 1.1 skrll * Written by Hashimoto Kenichi for Genetec Corporation. 6 1.1 skrll * 7 1.1 skrll * Redistribution and use in source and binary forms, with or without 8 1.1 skrll * modification, are permitted provided that the following conditions 9 1.1 skrll * are met: 10 1.1 skrll * 1. Redistributions of source code must retain the above copyright 11 1.1 skrll * notice, this list of conditions and the following disclaimer. 12 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 skrll * notice, this list of conditions and the following disclaimer in the 14 1.1 skrll * documentation and/or other materials provided with the distribution. 15 1.1 skrll * 16 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 17 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 18 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 19 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 20 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26 1.1 skrll * POSSIBILITY OF SUCH DAMAGE. 27 1.1 skrll */ 28 1.1 skrll 29 1.1 skrll #include <sys/cdefs.h> 30 1.3 thorpej __KERNEL_RCSID(0, "$NetBSD: zynq_usb.c,v 1.3 2021/08/07 16:18:46 thorpej Exp $"); 31 1.1 skrll 32 1.1 skrll #include "opt_soc.h" 33 1.1 skrll 34 1.1 skrll #include <sys/param.h> 35 1.1 skrll #include <sys/bus.h> 36 1.1 skrll #include <sys/conf.h> 37 1.1 skrll #include <sys/device.h> 38 1.1 skrll #include <sys/kernel.h> 39 1.1 skrll #include <sys/intr.h> 40 1.1 skrll #include <sys/systm.h> 41 1.1 skrll 42 1.1 skrll #include <dev/usb/usb.h> 43 1.1 skrll #include <dev/usb/usbdi.h> 44 1.1 skrll #include <dev/usb/usbdivar.h> 45 1.1 skrll #include <dev/usb/usb_mem.h> 46 1.1 skrll 47 1.1 skrll #include <dev/usb/ehcireg.h> 48 1.1 skrll #include <dev/usb/ehcivar.h> 49 1.1 skrll #include <dev/usb/ulpireg.h> 50 1.1 skrll 51 1.1 skrll #include <arm/xilinx/zynq_usbreg.h> 52 1.1 skrll #include <arm/xilinx/zynq_usbvar.h> 53 1.1 skrll 54 1.1 skrll #include "locators.h" 55 1.1 skrll 56 1.1 skrll static uint8_t ulpi_read(struct zynqehci_softc *sc, int addr); 57 1.1 skrll static void ulpi_write(struct zynqehci_softc *sc, int addr, uint8_t data); 58 1.1 skrll static void ulpi_reset(struct zynqehci_softc *sc); 59 1.1 skrll 60 1.1 skrll static void zynqusb_select_interface(struct zynqehci_softc *, enum zynq_usb_if); 61 1.1 skrll static void zynqusb_init(struct ehci_softc *); 62 1.1 skrll static void zynqusb_reset(struct zynqehci_softc *); 63 1.1 skrll 64 1.1 skrll void 65 1.1 skrll zynqusb_attach_common(device_t parent, device_t self, bus_space_tag_t iot, 66 1.1 skrll bus_dma_tag_t dmat, paddr_t iobase, size_t size, int flags, 67 1.1 skrll enum zynq_usb_if type, enum zynq_usb_role role) 68 1.1 skrll { 69 1.1 skrll struct zynqehci_softc *sc = device_private(self); 70 1.1 skrll ehci_softc_t *hsc = &sc->sc_hsc; 71 1.1 skrll uint16_t hcirev; 72 1.1 skrll uint32_t id, hwhost, hwdevice; 73 1.1 skrll const char *comma; 74 1.1 skrll 75 1.1 skrll sc->sc_hsc.sc_dev = self; 76 1.1 skrll sc->sc_iot = sc->sc_hsc.iot = iot; 77 1.1 skrll sc->sc_iftype = type; 78 1.1 skrll sc->sc_role = role; 79 1.1 skrll 80 1.1 skrll hsc->sc_bus.ub_hcpriv = sc; 81 1.1 skrll hsc->sc_bus.ub_revision = USBREV_2_0; 82 1.1 skrll hsc->sc_flags |= EHCIF_ETTF; 83 1.1 skrll hsc->sc_vendor_init = zynqusb_init; 84 1.1 skrll 85 1.1 skrll aprint_normal("\n"); 86 1.1 skrll 87 1.1 skrll if (bus_space_map(iot, iobase, size, 0, &sc->sc_ioh)) { 88 1.1 skrll 89 1.1 skrll aprint_error_dev(self, "unable to map device\n"); 90 1.1 skrll return; 91 1.1 skrll } 92 1.1 skrll 93 1.1 skrll if (bus_space_subregion(iot, sc->sc_ioh, 94 1.1 skrll ZYNQUSB_EHCIREGS, ZYNQUSB_EHCI_SIZE - ZYNQUSB_EHCIREGS, 95 1.1 skrll &sc->sc_hsc.ioh)) { 96 1.1 skrll 97 1.1 skrll aprint_error_dev(self, "unable to map subregion\n"); 98 1.1 skrll return; 99 1.1 skrll } 100 1.1 skrll 101 1.1 skrll id = bus_space_read_4(iot, sc->sc_ioh, ZYNQUSB_ID); 102 1.1 skrll hcirev = bus_space_read_2(iot, sc->sc_hsc.ioh, EHCI_HCIVERSION); 103 1.1 skrll 104 1.1 skrll aprint_normal_dev(self, 105 1.1 skrll "Zynq USB Controller id=%d revision=%d version=%d\n", 106 1.1 skrll (int)__SHIFTOUT(id, ZYNQUSB_ID_ID), 107 1.1 skrll (int)__SHIFTOUT(id, ZYNQUSB_ID_REVISION), 108 1.1 skrll (int)__SHIFTOUT(id, ZYNQUSB_ID_VERSION)); 109 1.1 skrll aprint_normal_dev(self, "HCI revision=0x%x\n", hcirev); 110 1.1 skrll 111 1.1 skrll hwhost = bus_space_read_4(iot, sc->sc_ioh, ZYNQUSB_HWHOST); 112 1.1 skrll hwdevice = bus_space_read_4(iot, sc->sc_ioh, ZYNQUSB_HWDEVICE); 113 1.1 skrll 114 1.1 skrll aprint_normal_dev(self, ""); 115 1.1 skrll 116 1.1 skrll comma = ""; 117 1.1 skrll if (hwhost & HWHOST_HC) { 118 1.1 skrll int n_ports = 1 + __SHIFTOUT(hwhost, HWHOST_NPORT); 119 1.1 skrll aprint_normal("%d host port%s", 120 1.1 skrll n_ports, n_ports > 1 ? "s" : ""); 121 1.1 skrll comma = ", "; 122 1.1 skrll } 123 1.1 skrll 124 1.1 skrll if (hwdevice & HWDEVICE_DC) { 125 1.1 skrll int n_endpoints = __SHIFTOUT(hwdevice, HWDEVICE_DEVEP); 126 1.1 skrll aprint_normal("%sdevice capable, %d endpoint%s", 127 1.1 skrll comma, 128 1.1 skrll n_endpoints, n_endpoints > 1 ? "s" : ""); 129 1.1 skrll } 130 1.1 skrll aprint_normal("\n"); 131 1.1 skrll 132 1.1 skrll sc->sc_hsc.sc_bus.ub_dmatag = dmat; 133 1.1 skrll 134 1.1 skrll sc->sc_hsc.sc_offs = bus_space_read_1(iot, sc->sc_hsc.ioh, 135 1.1 skrll EHCI_CAPLENGTH); 136 1.1 skrll 137 1.1 skrll zynqusb_reset(sc); 138 1.1 skrll zynqusb_select_interface(sc, sc->sc_iftype); 139 1.1 skrll 140 1.1 skrll if (sc->sc_iftype == ZYNQUSBC_IF_ULPI) { 141 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW, 0); 142 1.1 skrll 143 1.1 skrll aprint_normal_dev(hsc->sc_dev, 144 1.1 skrll "ULPI phy VID 0x%04x PID 0x%04x\n", 145 1.1 skrll (ulpi_read(sc, ULPI_VENDOR_ID_LOW) | 146 1.1 skrll ulpi_read(sc, ULPI_VENDOR_ID_HIGH) << 8), 147 1.1 skrll (ulpi_read(sc, ULPI_PRODUCT_ID_LOW) | 148 1.1 skrll ulpi_read(sc, ULPI_PRODUCT_ID_HIGH) << 8)); 149 1.1 skrll 150 1.1 skrll ulpi_reset(sc); 151 1.1 skrll } 152 1.1 skrll 153 1.1 skrll if (sc->sc_iftype == ZYNQUSBC_IF_ULPI) { 154 1.1 skrll if (hsc->sc_bus.ub_revision == USBREV_2_0) { 155 1.1 skrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_CLEAR, 156 1.1 skrll FUNCTION_CONTROL_XCVRSELECT); 157 1.1 skrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_SET, 158 1.1 skrll FUNCTION_CONTROL_TERMSELECT); 159 1.1 skrll } else { 160 1.1 skrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_SET, 161 1.1 skrll XCVRSELECT_FSLS); 162 1.1 skrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_CLEAR, 163 1.1 skrll FUNCTION_CONTROL_TERMSELECT); 164 1.1 skrll } 165 1.1 skrll 166 1.1 skrll ulpi_write(sc, ULPI_OTG_CONTROL + ULPI_REG_SET, 167 1.1 skrll OTG_CONTROL_USEEXTVBUSIND | 168 1.1 skrll OTG_CONTROL_DRVVBUSEXT | 169 1.1 skrll OTG_CONTROL_DRVVBUS | 170 1.1 skrll OTG_CONTROL_CHRGVBUS); 171 1.1 skrll } 172 1.1 skrll 173 1.1 skrll /* Disable interrupts, so we don't get any spurious ones. */ 174 1.1 skrll EOWRITE4(hsc, EHCI_USBINTR, 0); 175 1.1 skrll 176 1.1 skrll /*intr_establish(intr, IPL_USB, IST_LEVEL, ehci_intr, hsc);*/ 177 1.1 skrll 178 1.1 skrll int err = ehci_init(hsc); 179 1.1 skrll if (err) { 180 1.1 skrll aprint_error_dev(self, "init failed, error = %d\n", err); 181 1.1 skrll return; 182 1.1 skrll } 183 1.1 skrll 184 1.1 skrll /* Attach usb device. */ 185 1.2 thorpej hsc->sc_child = config_found(self, &hsc->sc_bus, usbctlprint, 186 1.3 thorpej CFARGS_NONE); 187 1.1 skrll } 188 1.1 skrll 189 1.1 skrll static void 190 1.1 skrll zynqusb_select_interface(struct zynqehci_softc *sc, enum zynq_usb_if interface) 191 1.1 skrll { 192 1.1 skrll uint32_t reg; 193 1.1 skrll struct ehci_softc *hsc = &sc->sc_hsc; 194 1.1 skrll 195 1.1 skrll reg = EOREAD4(hsc, EHCI_PORTSC(1)); 196 1.1 skrll reg &= ~(PORTSC_PTS | PORTSC_PTW); 197 1.1 skrll switch (interface) { 198 1.1 skrll case ZYNQUSBC_IF_UTMI_WIDE: 199 1.1 skrll reg |= PORTSC_PTW_16; 200 1.1 skrll case ZYNQUSBC_IF_UTMI: 201 1.1 skrll reg |= PORTSC_PTS_UTMI; 202 1.1 skrll break; 203 1.1 skrll case ZYNQUSBC_IF_PHILIPS: 204 1.1 skrll reg |= PORTSC_PTS_PHILIPS; 205 1.1 skrll break; 206 1.1 skrll case ZYNQUSBC_IF_ULPI: 207 1.1 skrll reg |= PORTSC_PTS_ULPI; 208 1.1 skrll break; 209 1.1 skrll case ZYNQUSBC_IF_SERIAL: 210 1.1 skrll reg |= PORTSC_PTS_SERIAL; 211 1.1 skrll break; 212 1.1 skrll } 213 1.1 skrll EOWRITE4(hsc, EHCI_PORTSC(1), reg); 214 1.1 skrll } 215 1.1 skrll 216 1.1 skrll static uint32_t 217 1.1 skrll ulpi_wakeup(struct zynqehci_softc *sc, int tout) 218 1.1 skrll { 219 1.1 skrll uint32_t ulpi_view; 220 1.1 skrll int i = 0; 221 1.1 skrll ulpi_view = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW); 222 1.1 skrll 223 1.1 skrll if ( !(ulpi_view & ULPI_SS) ) { 224 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, 225 1.1 skrll ZYNQUSB_ULPIVIEW, ULPI_WU); 226 1.1 skrll for (i = 0; (tout < 0) || (i < tout); i++) { 227 1.1 skrll ulpi_view = bus_space_read_4(sc->sc_iot, 228 1.1 skrll sc->sc_ioh, ZYNQUSB_ULPIVIEW); 229 1.1 skrll if ( !(ulpi_view & ULPI_WU) ) 230 1.1 skrll break; 231 1.1 skrll delay(1); 232 1.1 skrll }; 233 1.1 skrll } 234 1.1 skrll 235 1.1 skrll if ((tout > 0) && (i >= tout)) { 236 1.1 skrll aprint_error_dev(sc->sc_hsc.sc_dev, "%s: timeout\n", __func__); 237 1.1 skrll } 238 1.1 skrll 239 1.1 skrll return ulpi_view; 240 1.1 skrll } 241 1.1 skrll 242 1.1 skrll static uint32_t 243 1.1 skrll ulpi_wait(struct zynqehci_softc *sc, int tout) 244 1.1 skrll { 245 1.1 skrll uint32_t ulpi_view; 246 1.1 skrll int i; 247 1.1 skrll ulpi_view = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW); 248 1.1 skrll 249 1.1 skrll for (i = 0; (tout < 0) | (i < tout); i++) { 250 1.1 skrll ulpi_view = bus_space_read_4(sc->sc_iot, sc->sc_ioh, 251 1.1 skrll ZYNQUSB_ULPIVIEW); 252 1.1 skrll if (!(ulpi_view & ULPI_RUN)) 253 1.1 skrll break; 254 1.1 skrll delay(1); 255 1.1 skrll } 256 1.1 skrll 257 1.1 skrll if ((tout > 0) && (i >= tout)) { 258 1.1 skrll aprint_error_dev(sc->sc_hsc.sc_dev, "%s: timeout\n", __func__); 259 1.1 skrll } 260 1.1 skrll 261 1.1 skrll return ulpi_view; 262 1.1 skrll } 263 1.1 skrll 264 1.1 skrll #define TIMEOUT 100000 265 1.1 skrll 266 1.1 skrll static uint8_t 267 1.1 skrll ulpi_read(struct zynqehci_softc *sc, int addr) 268 1.1 skrll { 269 1.1 skrll uint32_t data; 270 1.1 skrll 271 1.1 skrll ulpi_wakeup(sc, TIMEOUT); 272 1.1 skrll 273 1.1 skrll data = ULPI_RUN | __SHIFTIN(addr, ULPI_ADDR); 274 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW, data); 275 1.1 skrll 276 1.1 skrll data = ulpi_wait(sc, TIMEOUT); 277 1.1 skrll 278 1.1 skrll return __SHIFTOUT(data, ULPI_DATRD); 279 1.1 skrll } 280 1.1 skrll 281 1.1 skrll static void 282 1.1 skrll ulpi_write(struct zynqehci_softc *sc, int addr, uint8_t data) 283 1.1 skrll { 284 1.1 skrll uint32_t reg; 285 1.1 skrll 286 1.1 skrll ulpi_wakeup(sc, TIMEOUT); 287 1.1 skrll 288 1.1 skrll reg = ULPI_RUN | ULPI_RW | __SHIFTIN(addr, ULPI_ADDR) | __SHIFTIN(data, ULPI_DATWR); 289 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW, reg); 290 1.1 skrll 291 1.1 skrll ulpi_wait(sc, TIMEOUT); 292 1.1 skrll 293 1.1 skrll return; 294 1.1 skrll } 295 1.1 skrll 296 1.1 skrll static void 297 1.1 skrll ulpi_reset(struct zynqehci_softc *sc) 298 1.1 skrll { 299 1.1 skrll uint8_t data; 300 1.1 skrll int timo = 1000 * 1000; /* XXXX: 1sec */ 301 1.1 skrll 302 1.1 skrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_SET, 303 1.1 skrll FUNCTION_CONTROL_RESET /*0x20*/); 304 1.1 skrll do { 305 1.1 skrll data = ulpi_read(sc, ULPI_FUNCTION_CONTROL); 306 1.1 skrll if (!(data & FUNCTION_CONTROL_RESET)) 307 1.1 skrll break; 308 1.1 skrll delay(100); 309 1.1 skrll timo -= 100; 310 1.1 skrll } while (timo > 0); 311 1.1 skrll if (timo <= 0) { 312 1.1 skrll aprint_error_dev(sc->sc_hsc.sc_dev, "%s: reset failed!!\n", 313 1.1 skrll __func__); 314 1.1 skrll return; 315 1.1 skrll } 316 1.1 skrll 317 1.1 skrll return; 318 1.1 skrll } 319 1.1 skrll 320 1.1 skrll static void 321 1.1 skrll zynqusb_reset(struct zynqehci_softc *sc) 322 1.1 skrll { 323 1.1 skrll uint32_t reg; 324 1.1 skrll int i; 325 1.1 skrll struct ehci_softc *hsc = &sc->sc_hsc; 326 1.1 skrll #define RESET_TIMEOUT 100 327 1.1 skrll reg = EOREAD4(hsc, EHCI_USBCMD); 328 1.1 skrll reg &= ~EHCI_CMD_RS; 329 1.1 skrll EOWRITE4(hsc, EHCI_USBCMD, reg); 330 1.1 skrll 331 1.1 skrll for (i=0; i < RESET_TIMEOUT; ++i) { 332 1.1 skrll reg = EOREAD4(hsc, EHCI_USBCMD); 333 1.1 skrll if ((reg & EHCI_CMD_RS) == 0) 334 1.1 skrll break; 335 1.1 skrll usb_delay_ms(&hsc->sc_bus, 1); 336 1.1 skrll } 337 1.1 skrll 338 1.1 skrll EOWRITE4(hsc, EHCI_USBCMD, reg | EHCI_CMD_HCRESET); 339 1.1 skrll for (i = 0; i < RESET_TIMEOUT; i++) { 340 1.1 skrll reg = EOREAD4(hsc, EHCI_USBCMD); 341 1.1 skrll if ((reg & EHCI_CMD_HCRESET) == 0) 342 1.1 skrll break; 343 1.1 skrll usb_delay_ms(&hsc->sc_bus, 1); 344 1.1 skrll } 345 1.1 skrll if (i >= RESET_TIMEOUT) { 346 1.1 skrll aprint_error_dev(hsc->sc_dev, "reset timeout (%x)\n", reg); 347 1.1 skrll } 348 1.1 skrll 349 1.1 skrll usb_delay_ms(&hsc->sc_bus, 100); 350 1.1 skrll } 351 1.1 skrll 352 1.1 skrll static void 353 1.1 skrll zynqusb_init(struct ehci_softc *hsc) 354 1.1 skrll { 355 1.1 skrll struct zynqehci_softc *sc = device_private(hsc->sc_dev); 356 1.1 skrll uint32_t reg; 357 1.1 skrll 358 1.1 skrll reg = EOREAD4(hsc, EHCI_PORTSC(1)); 359 1.1 skrll reg &= ~(EHCI_PS_CSC | EHCI_PS_PEC | EHCI_PS_OCC); 360 1.1 skrll reg |= EHCI_PS_PP | EHCI_PS_PE; 361 1.1 skrll EOWRITE4(hsc, EHCI_PORTSC(1), reg); 362 1.1 skrll 363 1.1 skrll reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_OTGSC); 364 1.1 skrll reg |= OTGSC_IDPU; 365 1.1 skrll reg |= OTGSC_DPIE | OTGSC_IDIE; 366 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_OTGSC, reg); 367 1.1 skrll 368 1.1 skrll reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_USBMODE); 369 1.1 skrll reg &= ~USBMODE_CM; 370 1.1 skrll reg |= USBMODE_CM_HOST; 371 1.1 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_USBMODE, reg); 372 1.1 skrll } 373