becc_pci.c revision 1.18 1 1.18 msaitoh /* $NetBSD: becc_pci.c,v 1.18 2015/10/02 05:22:50 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * PCI configuration support for the ADI Engineering Big Endian Companion
40 1.1 thorpej * Chip.
41 1.1 thorpej */
42 1.4 lukem
43 1.4 lukem #include <sys/cdefs.h>
44 1.18 msaitoh __KERNEL_RCSID(0, "$NetBSD: becc_pci.c,v 1.18 2015/10/02 05:22:50 msaitoh Exp $");
45 1.14 matt
46 1.14 matt #include "opt_pci.h"
47 1.14 matt #include "pci.h"
48 1.1 thorpej
49 1.1 thorpej #include <sys/param.h>
50 1.1 thorpej #include <sys/systm.h>
51 1.1 thorpej #include <sys/device.h>
52 1.1 thorpej #include <sys/extent.h>
53 1.1 thorpej #include <sys/malloc.h>
54 1.14 matt #include <sys/bus.h>
55 1.1 thorpej
56 1.1 thorpej #include <uvm/uvm_extern.h>
57 1.1 thorpej
58 1.14 matt #include <dev/pci/ppbreg.h>
59 1.14 matt #include <dev/pci/pcivar.h>
60 1.14 matt #include <dev/pci/pciconf.h>
61 1.14 matt
62 1.14 matt #include <arm/locore.h>
63 1.1 thorpej
64 1.1 thorpej #include <arm/xscale/beccreg.h>
65 1.1 thorpej #include <arm/xscale/beccvar.h>
66 1.1 thorpej
67 1.13 msaitoh void becc_pci_attach_hook(device_t, device_t,
68 1.1 thorpej struct pcibus_attach_args *);
69 1.1 thorpej int becc_pci_bus_maxdevs(void *, int);
70 1.1 thorpej pcitag_t becc_pci_make_tag(void *, int, int, int);
71 1.1 thorpej void becc_pci_decompose_tag(void *, pcitag_t, int *, int *,
72 1.1 thorpej int *);
73 1.1 thorpej pcireg_t becc_pci_conf_read(void *, pcitag_t, int);
74 1.1 thorpej void becc_pci_conf_write(void *, pcitag_t, int, pcireg_t);
75 1.12 matt void becc_pci_conf_interrupt(void *, int, int, int, int, int *);
76 1.1 thorpej
77 1.9 dyoung int becc_pci_intr_map(const struct pci_attach_args *,
78 1.1 thorpej pci_intr_handle_t *);
79 1.16 christos const char *becc_pci_intr_string(void *, pci_intr_handle_t,
80 1.16 christos char *, size_t);
81 1.1 thorpej const struct evcnt *becc_pci_intr_evcnt(void *, pci_intr_handle_t);
82 1.1 thorpej void *becc_pci_intr_establish(void *, pci_intr_handle_t,
83 1.1 thorpej int, int (*)(void *), void *);
84 1.1 thorpej void becc_pci_intr_disestablish(void *, void *);
85 1.1 thorpej
86 1.1 thorpej #define PCI_CONF_LOCK(s) (s) = disable_interrupts(I32_bit)
87 1.1 thorpej #define PCI_CONF_UNLOCK(s) restore_interrupts((s))
88 1.1 thorpej
89 1.1 thorpej #if 0
90 1.1 thorpej #define DPRINTF(x) printf(x)
91 1.1 thorpej #else
92 1.1 thorpej #define DPRINTF(x)
93 1.1 thorpej #endif
94 1.1 thorpej
95 1.1 thorpej void
96 1.1 thorpej becc_pci_init(pci_chipset_tag_t pc, void *cookie)
97 1.1 thorpej {
98 1.1 thorpej #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
99 1.1 thorpej struct becc_softc *sc = cookie;
100 1.1 thorpej struct extent *ioext, *memext;
101 1.1 thorpej #endif
102 1.1 thorpej
103 1.1 thorpej pc->pc_conf_v = cookie;
104 1.1 thorpej pc->pc_attach_hook = becc_pci_attach_hook;
105 1.1 thorpej pc->pc_bus_maxdevs = becc_pci_bus_maxdevs;
106 1.1 thorpej pc->pc_make_tag = becc_pci_make_tag;
107 1.1 thorpej pc->pc_decompose_tag = becc_pci_decompose_tag;
108 1.1 thorpej pc->pc_conf_read = becc_pci_conf_read;
109 1.1 thorpej pc->pc_conf_write = becc_pci_conf_write;
110 1.12 matt pc->pc_conf_interrupt = becc_pci_conf_interrupt;
111 1.1 thorpej
112 1.1 thorpej pc->pc_intr_v = cookie;
113 1.1 thorpej pc->pc_intr_map = becc_pci_intr_map;
114 1.1 thorpej pc->pc_intr_string = becc_pci_intr_string;
115 1.1 thorpej pc->pc_intr_evcnt = becc_pci_intr_evcnt;
116 1.1 thorpej pc->pc_intr_establish = becc_pci_intr_establish;
117 1.1 thorpej pc->pc_intr_disestablish = becc_pci_intr_disestablish;
118 1.1 thorpej
119 1.1 thorpej #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
120 1.1 thorpej /*
121 1.1 thorpej * Configure the PCI bus.
122 1.1 thorpej *
123 1.1 thorpej * XXX We need to revisit this. We only configure the Secondary
124 1.1 thorpej * bus (and its children). The bus configure code needs changes
125 1.1 thorpej * to support how the busses are arranged on this chip. We also
126 1.1 thorpej * need to only configure devices in the private device space on
127 1.1 thorpej * the Secondary bus.
128 1.1 thorpej */
129 1.1 thorpej
130 1.1 thorpej /* Reserve the bottom 32K of the PCI address space. */
131 1.1 thorpej ioext = extent_create("pciio", sc->sc_ioout_xlate + (32 * 1024),
132 1.1 thorpej sc->sc_ioout_xlate + (64 * 1024) - 1,
133 1.11 para NULL, 0, EX_NOWAIT);
134 1.1 thorpej memext = extent_create("pcimem", sc->sc_owin_xlate[0],
135 1.1 thorpej sc->sc_owin_xlate[0] + BECC_PCI_MEM1_SIZE - 1,
136 1.11 para NULL, 0, EX_NOWAIT);
137 1.1 thorpej
138 1.13 msaitoh aprint_normal("%s: configuring PCI bus\n", device_xname(sc->sc_dev));
139 1.1 thorpej pci_configure_bus(pc, ioext, memext, NULL, 0, arm_dcache_align);
140 1.1 thorpej
141 1.1 thorpej extent_destroy(ioext);
142 1.1 thorpej extent_destroy(memext);
143 1.1 thorpej #endif
144 1.1 thorpej }
145 1.1 thorpej
146 1.1 thorpej void
147 1.12 matt becc_pci_conf_interrupt(void *v, int a, int b, int c, int d, int *p)
148 1.1 thorpej {
149 1.1 thorpej }
150 1.1 thorpej
151 1.1 thorpej void
152 1.13 msaitoh becc_pci_attach_hook(device_t parent, device_t self,
153 1.1 thorpej struct pcibus_attach_args *pba)
154 1.1 thorpej {
155 1.1 thorpej
156 1.1 thorpej /* Nothing to do. */
157 1.1 thorpej }
158 1.1 thorpej
159 1.1 thorpej int
160 1.1 thorpej becc_pci_bus_maxdevs(void *v, int busno)
161 1.1 thorpej {
162 1.1 thorpej
163 1.1 thorpej return (32);
164 1.1 thorpej }
165 1.1 thorpej
166 1.1 thorpej pcitag_t
167 1.1 thorpej becc_pci_make_tag(void *v, int b, int d, int f)
168 1.1 thorpej {
169 1.1 thorpej
170 1.1 thorpej return ((b << 16) | (d << 11) | (f << 8));
171 1.1 thorpej }
172 1.1 thorpej
173 1.1 thorpej void
174 1.1 thorpej becc_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
175 1.1 thorpej {
176 1.1 thorpej
177 1.1 thorpej if (bp != NULL)
178 1.1 thorpej *bp = (tag >> 16) & 0xff;
179 1.1 thorpej if (dp != NULL)
180 1.1 thorpej *dp = (tag >> 11) & 0x1f;
181 1.1 thorpej if (fp != NULL)
182 1.1 thorpej *fp = (tag >> 8) & 0x7;
183 1.1 thorpej }
184 1.1 thorpej
185 1.1 thorpej struct pciconf_state {
186 1.1 thorpej uint32_t ps_offset;
187 1.1 thorpej
188 1.1 thorpej int ps_b, ps_d, ps_f;
189 1.1 thorpej int ps_type;
190 1.1 thorpej };
191 1.1 thorpej
192 1.1 thorpej static int
193 1.1 thorpej becc_pci_conf_setup(struct becc_softc *sc, pcitag_t tag, int offset,
194 1.1 thorpej struct pciconf_state *ps)
195 1.1 thorpej {
196 1.1 thorpej
197 1.18 msaitoh if ((unsigned int)offset >= PCI_CONF_SIZE)
198 1.18 msaitoh return (1);
199 1.18 msaitoh
200 1.1 thorpej becc_pci_decompose_tag(sc, tag, &ps->ps_b, &ps->ps_d, &ps->ps_f);
201 1.1 thorpej
202 1.1 thorpej /*
203 1.1 thorpej * If the bus # is the same as our own, then use Type 0 cycles,
204 1.1 thorpej * else use Type 1.
205 1.1 thorpej */
206 1.1 thorpej if (ps->ps_b == 0) {
207 1.1 thorpej /* XXX This is a platform-specific parameter. */
208 1.1 thorpej if (ps->ps_d > (14 - BECC_IDSEL_BIT))
209 1.1 thorpej return (1);
210 1.1 thorpej ps->ps_offset = (1U << (ps->ps_d + BECC_IDSEL_BIT)) |
211 1.1 thorpej (ps->ps_f << 8) | offset;
212 1.1 thorpej ps->ps_type = 0;
213 1.1 thorpej } else {
214 1.1 thorpej /* The tag is already in the correct format. */
215 1.1 thorpej ps->ps_offset = tag | offset | 1;
216 1.1 thorpej ps->ps_type = 1;
217 1.1 thorpej }
218 1.1 thorpej
219 1.1 thorpej return (0);
220 1.1 thorpej }
221 1.1 thorpej
222 1.1 thorpej static int becc_pci_conf_cleanup(struct becc_softc *sc);
223 1.1 thorpej static int
224 1.1 thorpej becc_pci_conf_cleanup(struct becc_softc *sc)
225 1.1 thorpej {
226 1.1 thorpej uint32_t reg;
227 1.1 thorpej int err=0;
228 1.1 thorpej
229 1.1 thorpej BECC_CSR_WRITE(BECC_POCR, 0);
230 1.1 thorpej
231 1.1 thorpej reg = becc_pcicore_read(sc, PCI_COMMAND_STATUS_REG);
232 1.1 thorpej if (reg & 0xf9000000) {
233 1.1 thorpej DPRINTF((" ** pci status error: %08x (%08x) **\n",
234 1.1 thorpej reg, reg & 0xf9000000));
235 1.1 thorpej
236 1.1 thorpej err = 1;
237 1.1 thorpej becc_pcicore_write(sc, PCI_COMMAND_STATUS_REG,
238 1.1 thorpej reg & 0xf900ffff);
239 1.1 thorpej reg = becc_pcicore_read(sc, PCI_COMMAND_STATUS_REG);
240 1.1 thorpej
241 1.1 thorpej DPRINTF((" ** pci status after clearing: %08x (%08x) **\n",
242 1.1 thorpej reg, reg & 0xf9000000));
243 1.1 thorpej }
244 1.1 thorpej reg = BECC_CSR_READ(BECC_PMISR);
245 1.1 thorpej if (reg & 0x000f000d) {
246 1.1 thorpej DPRINTF((" ** pci master isr: %08x (%08x) **\n",
247 1.1 thorpej reg, reg & 0x000f000d));
248 1.1 thorpej
249 1.1 thorpej err = 1;
250 1.1 thorpej BECC_CSR_WRITE(BECC_PMISR, reg & 0x000f000d);
251 1.1 thorpej reg = BECC_CSR_READ(BECC_PMISR);
252 1.1 thorpej
253 1.1 thorpej DPRINTF((" ** pci master isr after clearing: %08x (%08x) **\n",
254 1.1 thorpej reg, reg & 0x000f000d));
255 1.1 thorpej }
256 1.1 thorpej reg = BECC_CSR_READ(BECC_PSISR);
257 1.1 thorpej if (reg & 0x000f0210) {
258 1.1 thorpej DPRINTF((" ** pci slave isr: %08x (%08x) **\n",
259 1.1 thorpej reg, reg & 0x000f0210));
260 1.1 thorpej
261 1.1 thorpej err = 1;
262 1.1 thorpej BECC_CSR_WRITE(BECC_PSISR, reg & 0x000f0210);
263 1.1 thorpej reg = BECC_CSR_READ(BECC_PSISR);
264 1.1 thorpej
265 1.1 thorpej DPRINTF((" ** pci slave isr after clearing: %08x (%08x) **\n",
266 1.1 thorpej reg, reg & 0x000f0210));
267 1.1 thorpej }
268 1.1 thorpej
269 1.1 thorpej return err;
270 1.1 thorpej }
271 1.1 thorpej
272 1.1 thorpej pcireg_t
273 1.1 thorpej becc_pci_conf_read(void *v, pcitag_t tag, int offset)
274 1.1 thorpej {
275 1.1 thorpej struct becc_softc *sc = v;
276 1.1 thorpej struct pciconf_state ps;
277 1.1 thorpej vaddr_t va;
278 1.1 thorpej pcireg_t rv;
279 1.1 thorpej u_int s;
280 1.1 thorpej
281 1.1 thorpej if (becc_pci_conf_setup(sc, tag, offset, &ps))
282 1.1 thorpej return ((pcireg_t) -1);
283 1.1 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * Skip device 0 (the BECC itself). We don't want it
286 1.1 thorpej * to appear as part of the PCI device space.
287 1.1 thorpej */
288 1.1 thorpej if (ps.ps_b == 0 && ps.ps_d == 0)
289 1.1 thorpej return ((pcireg_t) -1);
290 1.1 thorpej
291 1.1 thorpej PCI_CONF_LOCK(s);
292 1.1 thorpej
293 1.1 thorpej va = sc->sc_pci_cfg_base + ps.ps_offset;
294 1.1 thorpej BECC_CSR_WRITE(BECC_POCR, ps.ps_type);
295 1.1 thorpej
296 1.1 thorpej if (badaddr_read((void *) va, sizeof(rv), &rv)) {
297 1.1 thorpej /* XXX Check master/target abort? */
298 1.1 thorpej #if 0
299 1.1 thorpej printf("conf_read: %d/%d/%d bad address\n",
300 1.1 thorpej ps.ps_b, ps.ps_d, ps.ps_f);
301 1.1 thorpej #endif
302 1.1 thorpej rv = (pcireg_t) -1;
303 1.1 thorpej }
304 1.1 thorpej
305 1.1 thorpej if (becc_pci_conf_cleanup(sc))
306 1.1 thorpej rv = (pcireg_t) -1;
307 1.1 thorpej
308 1.1 thorpej PCI_CONF_UNLOCK(s);
309 1.1 thorpej
310 1.1 thorpej return (rv);
311 1.1 thorpej }
312 1.1 thorpej
313 1.1 thorpej void
314 1.1 thorpej becc_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
315 1.1 thorpej {
316 1.1 thorpej struct becc_softc *sc = v;
317 1.1 thorpej struct pciconf_state ps;
318 1.1 thorpej vaddr_t va;
319 1.1 thorpej u_int s;
320 1.1 thorpej
321 1.1 thorpej if (becc_pci_conf_setup(sc, tag, offset, &ps))
322 1.1 thorpej return;
323 1.1 thorpej
324 1.1 thorpej PCI_CONF_LOCK(s);
325 1.1 thorpej BECC_CSR_WRITE(BECC_POCR, ps.ps_type);
326 1.1 thorpej
327 1.1 thorpej va = sc->sc_pci_cfg_base + ps.ps_offset;
328 1.1 thorpej
329 1.8 perry *(volatile pcireg_t *)va = val;
330 1.1 thorpej
331 1.1 thorpej becc_pci_conf_cleanup(sc);
332 1.1 thorpej
333 1.1 thorpej PCI_CONF_UNLOCK(s);
334 1.1 thorpej }
335 1.1 thorpej
336 1.1 thorpej int
337 1.9 dyoung becc_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
338 1.1 thorpej {
339 1.1 thorpej int irq;
340 1.1 thorpej
341 1.1 thorpej if (pa->pa_bus == 0) {
342 1.1 thorpej switch (pa->pa_device) {
343 1.1 thorpej case 1: irq = ICU_PCI_INTB; break; /* Ethernet #0 */
344 1.1 thorpej case 2: irq = ICU_PCI_INTC; break; /* Ethernet #1 */
345 1.2 briggs case 3: /* Card slot */
346 1.2 briggs switch (pa->pa_intrpin) {
347 1.2 briggs case 1: irq = ICU_PCI_INTA; break;
348 1.2 briggs case 2: irq = ICU_PCI_INTB; break;
349 1.2 briggs case 3: irq = ICU_PCI_INTC; break;
350 1.2 briggs case 4: irq = ICU_PCI_INTD; break;
351 1.2 briggs default:
352 1.2 briggs printf("becc_pci_intr_map: bogus pin: %d\n",
353 1.2 briggs pa->pa_intrpin);
354 1.2 briggs return (1);
355 1.2 briggs }
356 1.2 briggs break;
357 1.1 thorpej default:
358 1.6 thorpej printf("becc_pci_intr_map: bogus device: %d\n",
359 1.6 thorpej pa->pa_device);
360 1.5 matt return (1);
361 1.1 thorpej }
362 1.1 thorpej } else {
363 1.1 thorpej switch (pa->pa_intrpin) {
364 1.1 thorpej case 1: irq = ICU_PCI_INTA; break;
365 1.1 thorpej case 2: irq = ICU_PCI_INTB; break;
366 1.1 thorpej case 3: irq = ICU_PCI_INTC; break;
367 1.1 thorpej case 4: irq = ICU_PCI_INTD; break;
368 1.1 thorpej default:
369 1.1 thorpej printf("becc_pci_intr_map: bogus pin: %d\n",
370 1.1 thorpej pa->pa_intrpin);
371 1.1 thorpej return (1);
372 1.1 thorpej }
373 1.1 thorpej }
374 1.1 thorpej
375 1.1 thorpej *ihp = irq;
376 1.1 thorpej return (0);
377 1.1 thorpej }
378 1.1 thorpej
379 1.1 thorpej const char *
380 1.15 christos becc_pci_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
381 1.1 thorpej {
382 1.1 thorpej
383 1.17 htodd strlcpy(buf, becc_irqnames[ih], len);
384 1.15 christos return buf;
385 1.1 thorpej }
386 1.1 thorpej
387 1.1 thorpej const struct evcnt *
388 1.1 thorpej becc_pci_intr_evcnt(void *v, pci_intr_handle_t ih)
389 1.1 thorpej {
390 1.1 thorpej
391 1.1 thorpej /* XXX For now. */
392 1.1 thorpej return (NULL);
393 1.1 thorpej }
394 1.1 thorpej
395 1.1 thorpej void *
396 1.1 thorpej becc_pci_intr_establish(void *v, pci_intr_handle_t ih, int ipl,
397 1.1 thorpej int (*func)(void *), void *arg)
398 1.1 thorpej {
399 1.1 thorpej
400 1.1 thorpej return (becc_intr_establish(ih, ipl, func, arg));
401 1.1 thorpej }
402 1.1 thorpej
403 1.1 thorpej void
404 1.1 thorpej becc_pci_intr_disestablish(void *v, void *cookie)
405 1.1 thorpej {
406 1.1 thorpej
407 1.1 thorpej becc_intr_disestablish(cookie);
408 1.1 thorpej }
409