Home | History | Annotate | Line # | Download | only in xscale
i80200_irq.S revision 1.14.34.1
      1  1.14.34.1   bouyer /*	$NetBSD: i80200_irq.S,v 1.14.34.1 2008/01/08 22:09:33 bouyer Exp $	*/
      2        1.1  thorpej 
      3        1.1  thorpej /*
      4        1.1  thorpej  * Copyright (c) 2002 Wasabi Systems, Inc.
      5        1.1  thorpej  * All rights reserved.
      6        1.1  thorpej  *
      7        1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8        1.1  thorpej  *
      9        1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10        1.1  thorpej  * modification, are permitted provided that the following conditions
     11        1.1  thorpej  * are met:
     12        1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13        1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14        1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16        1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17        1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18        1.1  thorpej  *    must display the following acknowledgement:
     19        1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20        1.1  thorpej  *	Wasabi Systems, Inc.
     21        1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.1  thorpej  *    or promote products derived from this software without specific prior
     23        1.1  thorpej  *    written permission.
     24        1.1  thorpej  *
     25        1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36        1.1  thorpej  */
     37        1.1  thorpej 
     38        1.1  thorpej #include "assym.h"
     39        1.4   briggs #include "opt_perfctrs.h"
     40        1.1  thorpej 
     41        1.1  thorpej #include <machine/asm.h>
     42        1.1  thorpej #include <machine/cpu.h>
     43        1.1  thorpej #include <machine/frame.h>
     44        1.1  thorpej 
     45        1.1  thorpej #include <arm/xscale/i80200reg.h>
     46        1.1  thorpej 
     47        1.1  thorpej /*
     48        1.1  thorpej  * irq_entry:
     49        1.1  thorpej  *
     50        1.3  thorpej  *	Main entry point for the IRQ vector on i80200 CPUs.  Calls
     51        1.3  thorpej  *	board-specific external interrupt dispatch routine.
     52        1.1  thorpej  */
     53        1.1  thorpej 
     54        1.1  thorpej 	.text
     55        1.1  thorpej 	.align	0
     56        1.1  thorpej 
     57        1.6  thorpej .Lcurrent_intr_depth:
     58  1.14.34.1   bouyer 	.word	_C_LABEL(cpu_info_store) + CI_IDEPTH
     59        1.1  thorpej 
     60        1.6  thorpej .Lintr_dispatch:
     61        1.1  thorpej 	.word	_C_LABEL(i80200_extirq_dispatch)
     62        1.1  thorpej 
     63        1.4   briggs #if defined(PERFCTRS)
     64        1.6  thorpej .Lpmc_dispatch:
     65        1.4   briggs 	.word	_C_LABEL(xscale_pmc_dispatch)
     66        1.4   briggs #endif
     67        1.4   briggs 
     68       1.14  thorpej LOCK_CAS_CHECK_LOCALS
     69       1.14  thorpej 
     70       1.11      scw AST_ALIGNMENT_FAULT_LOCALS
     71        1.1  thorpej 
     72        1.1  thorpej ASENTRY_NP(irq_entry)
     73        1.1  thorpej 	sub	lr, lr, #0x00000004	/* Adjust the lr */
     74        1.1  thorpej 
     75        1.1  thorpej 	PUSHFRAMEINSVC			/* Push an interrupt frame */
     76       1.11      scw 	ENABLE_ALIGNMENT_FAULTS
     77        1.1  thorpej 
     78        1.1  thorpej 	/*
     79        1.1  thorpej 	 * Note that we have entered the IRQ handler.  We are
     80        1.1  thorpej 	 * in SVC mode so we cannot use the processor mode to
     81        1.1  thorpej 	 * determine if we are in an IRQ.  Instead, we will
     82        1.1  thorpej 	 * count each time the interrupt handler is nested.
     83        1.1  thorpej 	 */
     84        1.6  thorpej 	ldr	r0, .Lcurrent_intr_depth
     85        1.1  thorpej 	ldr	r1, [r0]
     86        1.1  thorpej 	add	r1, r1, #1
     87        1.1  thorpej 	str	r1, [r0]
     88        1.1  thorpej 
     89        1.1  thorpej 	/*
     90        1.1  thorpej 	 * Get the interrupt status into a callee-save register.
     91        1.1  thorpej 	 */
     92        1.2  thorpej 	mrc	p13, 0, r4, c4, c0, 0
     93        1.1  thorpej 
     94        1.4   briggs #if defined(PERFCTRS)
     95        1.4   briggs 	/*
     96        1.4   briggs 	 * Check for PMU interrupts.
     97        1.4   briggs 	 * If we have one, call the routine to handle it.
     98        1.4   briggs 	 */
     99        1.4   briggs 	tst	r4, #(INTSRC_PI)
    100        1.6  thorpej 	beq	.Lpmc_intr_return
    101        1.4   briggs 	mov	r1, r4
    102        1.4   briggs 	mov	r0, sp
    103        1.7    bjh21 	mov	lr, pc
    104        1.6  thorpej 	ldr	pc, .Lpmc_dispatch
    105        1.9   briggs .Lpmc_intr_return:
    106        1.4   briggs #endif
    107        1.4   briggs 
    108        1.1  thorpej 	/*
    109        1.4   briggs 	 * XXX - any need to handle BMU interrupts?
    110        1.1  thorpej 	 */
    111        1.1  thorpej 
    112        1.1  thorpej 	/*
    113        1.1  thorpej 	 * Check for external IRQs.  If we have one, call the
    114        1.1  thorpej 	 * external IRQ dispatcher.  The argument is a pointer
    115        1.1  thorpej 	 * to the stack frame.  This function will be called with
    116        1.1  thorpej 	 * interrupts disabled, and will return with interrupts
    117        1.1  thorpej 	 * disabled.
    118        1.1  thorpej 	 */
    119        1.1  thorpej 	tst	r4, #(INTSRC_II)
    120        1.6  thorpej 	beq	.Lextirq_return		/* no external IRQ pending */
    121        1.6  thorpej 	ldr	r1, .Lintr_dispatch
    122        1.1  thorpej 	mov	r0, sp
    123        1.7    bjh21 	mov	lr, pc
    124        1.1  thorpej 	ldr	pc, [r1]
    125        1.8    bjh21 .Lextirq_return:
    126        1.1  thorpej 
    127        1.1  thorpej 	/* Decremement the nest count. */
    128        1.6  thorpej 	ldr	r0, .Lcurrent_intr_depth
    129        1.1  thorpej 	ldr	r1, [r0]
    130        1.1  thorpej 	sub	r1, r1, #1
    131        1.1  thorpej 	str	r1, [r0]
    132        1.1  thorpej 
    133       1.14  thorpej 	LOCK_CAS_CHECK
    134       1.14  thorpej 
    135       1.11      scw 	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
    136        1.1  thorpej 	PULLFRAMEFROMSVCANDEXIT
    137        1.1  thorpej 	movs	pc, lr			/* Exit */
    138        1.1  thorpej 
    139        1.1  thorpej 	.bss
    140        1.1  thorpej 	.align	0
    141        1.1  thorpej 
    142        1.1  thorpej 	.global _C_LABEL(astpending)
    143        1.1  thorpej _C_LABEL(astpending):
    144        1.1  thorpej 	.word	0
    145