i80200_irq.S revision 1.16 1 1.16 matt /* $NetBSD: i80200_irq.S,v 1.16 2008/04/27 18:58:45 matt Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej #include "assym.h"
39 1.4 briggs #include "opt_perfctrs.h"
40 1.1 thorpej
41 1.1 thorpej #include <machine/asm.h>
42 1.1 thorpej #include <machine/cpu.h>
43 1.1 thorpej #include <machine/frame.h>
44 1.1 thorpej
45 1.1 thorpej #include <arm/xscale/i80200reg.h>
46 1.1 thorpej
47 1.1 thorpej /*
48 1.1 thorpej * irq_entry:
49 1.1 thorpej *
50 1.3 thorpej * Main entry point for the IRQ vector on i80200 CPUs. Calls
51 1.3 thorpej * board-specific external interrupt dispatch routine.
52 1.1 thorpej */
53 1.1 thorpej
54 1.1 thorpej .text
55 1.1 thorpej .align 0
56 1.1 thorpej
57 1.6 thorpej .Lintr_dispatch:
58 1.1 thorpej .word _C_LABEL(i80200_extirq_dispatch)
59 1.1 thorpej
60 1.4 briggs #if defined(PERFCTRS)
61 1.6 thorpej .Lpmc_dispatch:
62 1.4 briggs .word _C_LABEL(xscale_pmc_dispatch)
63 1.4 briggs #endif
64 1.4 briggs
65 1.14 thorpej LOCK_CAS_CHECK_LOCALS
66 1.14 thorpej
67 1.11 scw AST_ALIGNMENT_FAULT_LOCALS
68 1.1 thorpej
69 1.1 thorpej ASENTRY_NP(irq_entry)
70 1.1 thorpej sub lr, lr, #0x00000004 /* Adjust the lr */
71 1.1 thorpej
72 1.1 thorpej PUSHFRAMEINSVC /* Push an interrupt frame */
73 1.11 scw ENABLE_ALIGNMENT_FAULTS
74 1.1 thorpej
75 1.1 thorpej /*
76 1.1 thorpej * Note that we have entered the IRQ handler. We are
77 1.1 thorpej * in SVC mode so we cannot use the processor mode to
78 1.1 thorpej * determine if we are in an IRQ. Instead, we will
79 1.1 thorpej * count each time the interrupt handler is nested.
80 1.1 thorpej */
81 1.16 matt ldr r1, [r4, #CI_INTR_DEPTH]
82 1.1 thorpej add r1, r1, #1
83 1.16 matt str r1, [r4, #CI_INTR_DEPTH]
84 1.1 thorpej
85 1.1 thorpej /*
86 1.1 thorpej * Get the interrupt status into a callee-save register.
87 1.1 thorpej */
88 1.16 matt mrc p13, 0, r5, c4, c0, 0
89 1.1 thorpej
90 1.4 briggs #if defined(PERFCTRS)
91 1.4 briggs /*
92 1.4 briggs * Check for PMU interrupts.
93 1.4 briggs * If we have one, call the routine to handle it.
94 1.4 briggs */
95 1.16 matt tst r5, #(INTSRC_PI)
96 1.6 thorpej beq .Lpmc_intr_return
97 1.16 matt mov r1, r5
98 1.4 briggs mov r0, sp
99 1.7 bjh21 mov lr, pc
100 1.6 thorpej ldr pc, .Lpmc_dispatch
101 1.9 briggs .Lpmc_intr_return:
102 1.4 briggs #endif
103 1.4 briggs
104 1.1 thorpej /*
105 1.4 briggs * XXX - any need to handle BMU interrupts?
106 1.1 thorpej */
107 1.1 thorpej
108 1.1 thorpej /*
109 1.1 thorpej * Check for external IRQs. If we have one, call the
110 1.1 thorpej * external IRQ dispatcher. The argument is a pointer
111 1.1 thorpej * to the stack frame. This function will be called with
112 1.1 thorpej * interrupts disabled, and will return with interrupts
113 1.1 thorpej * disabled.
114 1.1 thorpej */
115 1.16 matt tst r5, #(INTSRC_II)
116 1.6 thorpej beq .Lextirq_return /* no external IRQ pending */
117 1.6 thorpej ldr r1, .Lintr_dispatch
118 1.1 thorpej mov r0, sp
119 1.7 bjh21 mov lr, pc
120 1.1 thorpej ldr pc, [r1]
121 1.8 bjh21 .Lextirq_return:
122 1.1 thorpej
123 1.1 thorpej /* Decremement the nest count. */
124 1.16 matt ldr r1, [r4, #CI_INTR_DEPTH]
125 1.1 thorpej sub r1, r1, #1
126 1.16 matt str r1, [r4, #CI_INTR_DEPTH]
127 1.1 thorpej
128 1.14 thorpej LOCK_CAS_CHECK
129 1.14 thorpej
130 1.11 scw DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
131 1.1 thorpej PULLFRAMEFROMSVCANDEXIT
132 1.1 thorpej movs pc, lr /* Exit */
133