i80200reg.h revision 1.2 1 1.2 thorpej /* $NetBSD: i80200reg.h,v 1.2 2002/01/23 20:58:29 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej #ifndef _ARM_XSCALE_I80200REG_H_
39 1.1 thorpej #define _ARM_XSCALE_I80200REG_H_
40 1.1 thorpej
41 1.1 thorpej /*
42 1.1 thorpej * Register definitions for the Intel 80200 XScale processor.
43 1.1 thorpej */
44 1.1 thorpej
45 1.1 thorpej /*
46 1.1 thorpej * Interrupt Controller Unit (CP13)
47 1.1 thorpej *
48 1.1 thorpej * CP13.0 Interrupt Control
49 1.1 thorpej * CP13.1 Interrupt Source
50 1.1 thorpej * CP13.2 Interrupt Steer
51 1.1 thorpej */
52 1.1 thorpej
53 1.2 thorpej #define INTCTL_FM 0x00000001 /* external FIQ# enable */
54 1.2 thorpej #define INTCTL_IM 0x00000002 /* external IRQ# enable */
55 1.2 thorpej #define INTCTL_PM 0x00000004 /* PMU interrupt enable */
56 1.2 thorpej #define INTCTL_BM 0x00000008 /* BCU interrupt enable */
57 1.2 thorpej
58 1.2 thorpej #define INTSRC_PI 0x10000000 /* PMU interrupt */
59 1.2 thorpej #define INTSRC_BM 0x20000000 /* BCU interrupt */
60 1.2 thorpej #define INTSRC_II 0x40000000 /* external IRQ# */
61 1.2 thorpej #define INTSRC_FI 0x80000000 /* external FIQ# */
62 1.1 thorpej
63 1.2 thorpej #define INTSTR_PS 0x00000001 /* PMU 0 = IRQ, 1 = FIQ */
64 1.2 thorpej #define INTSTR_BS 0x00000002 /* BCU 0 = IRQ, 1 = FIQ */
65 1.1 thorpej
66 1.1 thorpej /*
67 1.1 thorpej * Bus Controller Unit (CP13)
68 1.1 thorpej *
69 1.1 thorpej * CP13.0.1 BCU Control
70 1.1 thorpej * CP13.1.1 BCUMOD
71 1.1 thorpej * CP13.4.1 ELOG0 (ECC error log)
72 1.1 thorpej * CP13.5.1 ELOG1
73 1.1 thorpej * CP13.6.1 ECAR0 (ECC error address)
74 1.1 thorpej * CP13.7.1 ECAR1
75 1.1 thorpej * CP13.8.1 ECTST (ECC test)
76 1.1 thorpej */
77 1.1 thorpej
78 1.2 thorpej #define BCUCTL_SR 0x00000001 /* single bit error report enable */
79 1.2 thorpej #define BCUCTL_SC 0x00000004 /* single bit correct enable */
80 1.2 thorpej #define BCUCTL_EE 0x00000008 /* ECC enable */
81 1.2 thorpej #define BCUCTL_E0 0x10000000 /* ELOG0 valid */
82 1.2 thorpej #define BCUCTL_E1 0x20000000 /* ELOG1 valid */
83 1.2 thorpej #define BCUCTL_EV 0x40000000 /* error overflow */
84 1.2 thorpej #define BCUCTL_TP 0x80000000 /* transactions pending */
85 1.2 thorpej
86 1.2 thorpej #define BCUMOD_AF 0x00000001 /* aligned fetch */
87 1.2 thorpej
88 1.2 thorpej #define ELOGx_SYN_MASK 0x000000ff /* ECC syndrome */
89 1.2 thorpej #define ELOGx_ET_MASK 0x60000000 /* error type */
90 1.2 thorpej #define ELOGx_ET_SB 0x00000000 /* single-bit */
91 1.2 thorpej #define ELOGx_ET_MB 0x20000000 /* multi-bit */
92 1.2 thorpej #define ELOGx_ET_BA 0x40000000 /* bus abort */
93 1.2 thorpej #define ELOGx_RW 0x80000000 /* direction 0 = read 1 = write */
94 1.1 thorpej
95 1.1 thorpej /*
96 1.1 thorpej * Performance Monitoring Unit (CP14)
97 1.1 thorpej *
98 1.1 thorpej * CP14.0 Performance Monitor Control Register
99 1.1 thorpej * CP14.1 Clock Counter
100 1.1 thorpej * CP14.2 Performance Counter Register 0
101 1.1 thorpej * CP14.3 Performance Counter Register 1
102 1.1 thorpej */
103 1.1 thorpej
104 1.2 thorpej #define PMNC_E 0x00000001 /* enable counters */
105 1.2 thorpej #define PMNC_P 0x00000002 /* reset both PMNs to 0 */
106 1.2 thorpej #define PMNC_C 0x00000004 /* clock counter reset */
107 1.2 thorpej #define PMNC_D 0x00000008 /* clock counter / 64 */
108 1.2 thorpej #define PMNC_PMN0_IE 0x00000010 /* enable PMN0 interrupt */
109 1.2 thorpej #define PMNC_PMN1_IE 0x00000020 /* enable PMN1 interrupt */
110 1.2 thorpej #define PMNC_CC_IE 0x00000040 /* enable clock counter interrupt */
111 1.2 thorpej #define PMNC_PMN0_IF 0x00000100 /* PMN0 overflow/interrupt */
112 1.2 thorpej #define PMNC_PMN1_IF 0x00000200 /* PMN1 overflow/interrupt */
113 1.2 thorpej #define PMNC_CC_IF 0x00000400 /* clock counter overflow/interrupt */
114 1.2 thorpej #define PMNC_EVCNT0_MASK 0x000ff000 /* event to count for PMN0 */
115 1.2 thorpej #define PMNC_EVCNT0_SHIFT 12
116 1.2 thorpej #define PMNC_EVCNT1_MASK 0x0ff00000 /* event to count for PMN1 */
117 1.2 thorpej #define PMNC_EVCNT1_SHIFT 20
118 1.1 thorpej
119 1.1 thorpej #endif /* _ARM_XSCALE_I80200REG_H_ */
120