Home | History | Annotate | Line # | Download | only in xscale
i80312_pci.c revision 1.7
      1  1.7   briggs /*	$NetBSD: i80312_pci.c,v 1.7 2003/05/23 05:21:26 briggs Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*
      4  1.1  thorpej  * Copyright (c) 2001 Wasabi Systems, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8  1.1  thorpej  *
      9  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10  1.1  thorpej  * modification, are permitted provided that the following conditions
     11  1.1  thorpej  * are met:
     12  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18  1.1  thorpej  *    must display the following acknowledgement:
     19  1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20  1.1  thorpej  *	Wasabi Systems, Inc.
     21  1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1  thorpej  *    or promote products derived from this software without specific prior
     23  1.1  thorpej  *    written permission.
     24  1.1  thorpej  *
     25  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1  thorpej  */
     37  1.1  thorpej 
     38  1.1  thorpej /*
     39  1.1  thorpej  * PCI configuration support for i80312 Companion I/O chip.
     40  1.1  thorpej  */
     41  1.1  thorpej 
     42  1.1  thorpej #include <sys/param.h>
     43  1.1  thorpej #include <sys/systm.h>
     44  1.1  thorpej #include <sys/device.h>
     45  1.3  thorpej #include <sys/extent.h>
     46  1.3  thorpej #include <sys/malloc.h>
     47  1.1  thorpej 
     48  1.1  thorpej #include <uvm/uvm_extern.h>
     49  1.1  thorpej 
     50  1.1  thorpej #include <machine/bus.h>
     51  1.1  thorpej 
     52  1.1  thorpej #include <arm/xscale/i80312reg.h>
     53  1.1  thorpej #include <arm/xscale/i80312var.h>
     54  1.1  thorpej 
     55  1.1  thorpej #include <dev/pci/ppbreg.h>
     56  1.3  thorpej #include <dev/pci/pciconf.h>
     57  1.3  thorpej 
     58  1.3  thorpej #include "opt_pci.h"
     59  1.3  thorpej #include "pci.h"
     60  1.1  thorpej 
     61  1.1  thorpej void		i80312_pci_attach_hook(struct device *, struct device *,
     62  1.1  thorpej 		    struct pcibus_attach_args *);
     63  1.1  thorpej int		i80312_pci_bus_maxdevs(void *, int);
     64  1.1  thorpej pcitag_t	i80312_pci_make_tag(void *, int, int, int);
     65  1.1  thorpej void		i80312_pci_decompose_tag(void *, pcitag_t, int *, int *,
     66  1.1  thorpej 		    int *);
     67  1.1  thorpej pcireg_t	i80312_pci_conf_read(void *, pcitag_t, int);
     68  1.1  thorpej void		i80312_pci_conf_write(void *, pcitag_t, int, pcireg_t);
     69  1.1  thorpej 
     70  1.1  thorpej #define	PCI_CONF_LOCK(s)	(s) = disable_interrupts(I32_bit)
     71  1.1  thorpej #define	PCI_CONF_UNLOCK(s)	restore_interrupts((s))
     72  1.1  thorpej 
     73  1.1  thorpej void
     74  1.1  thorpej i80312_pci_init(pci_chipset_tag_t pc, void *cookie)
     75  1.1  thorpej {
     76  1.3  thorpej #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
     77  1.3  thorpej 	struct i80312_softc *sc = cookie;
     78  1.3  thorpej 	struct extent *ioext, *memext;
     79  1.3  thorpej 	pcireg_t binfo;
     80  1.3  thorpej 	int pbus, sbus;
     81  1.3  thorpej #endif
     82  1.1  thorpej 
     83  1.1  thorpej 	pc->pc_conf_v = cookie;
     84  1.1  thorpej 	pc->pc_attach_hook = i80312_pci_attach_hook;
     85  1.1  thorpej 	pc->pc_bus_maxdevs = i80312_pci_bus_maxdevs;
     86  1.1  thorpej 	pc->pc_make_tag = i80312_pci_make_tag;
     87  1.1  thorpej 	pc->pc_decompose_tag = i80312_pci_decompose_tag;
     88  1.1  thorpej 	pc->pc_conf_read = i80312_pci_conf_read;
     89  1.1  thorpej 	pc->pc_conf_write = i80312_pci_conf_write;
     90  1.3  thorpej 
     91  1.3  thorpej #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
     92  1.3  thorpej 	/*
     93  1.3  thorpej 	 * Configure the PCI bus.
     94  1.3  thorpej 	 *
     95  1.6  thorpej 	 * XXX We need to revisit this.  We only configure the Secondary
     96  1.6  thorpej 	 * bus (and its children).  The bus configure code needs changes
     97  1.6  thorpej 	 * to support how the busses are arranged on this chip.  We also
     98  1.6  thorpej 	 * need to only configure devices in the private device space on
     99  1.6  thorpej 	 * the Secondary bus.
    100  1.3  thorpej 	 */
    101  1.3  thorpej 
    102  1.3  thorpej 	binfo = bus_space_read_4(sc->sc_st, sc->sc_ppb_sh, PPB_REG_BUSINFO);
    103  1.3  thorpej 	pbus = PPB_BUSINFO_PRIMARY(binfo);
    104  1.3  thorpej 	sbus = PPB_BUSINFO_SECONDARY(binfo);
    105  1.3  thorpej 
    106  1.3  thorpej 	ioext  = extent_create("pciio", sc->sc_sioout_base,
    107  1.3  thorpej 	    sc->sc_sioout_base + sc->sc_sioout_size - 1,
    108  1.3  thorpej 	    M_DEVBUF, NULL, 0, EX_NOWAIT);
    109  1.3  thorpej 	memext = extent_create("pcimem", sc->sc_smemout_base,
    110  1.3  thorpej 	    sc->sc_smemout_base + sc->sc_smemout_size - 1,
    111  1.3  thorpej 	    M_DEVBUF, NULL, 0, EX_NOWAIT);
    112  1.3  thorpej 
    113  1.7   briggs 	aprint_normal("%s: configuring Secondary PCI bus\n", sc->sc_dev.dv_xname);
    114  1.5  thorpej 	pci_configure_bus(pc, ioext, memext, NULL, sbus, arm_dcache_align);
    115  1.3  thorpej 
    116  1.3  thorpej 	extent_destroy(ioext);
    117  1.3  thorpej 	extent_destroy(memext);
    118  1.3  thorpej #endif
    119  1.3  thorpej }
    120  1.3  thorpej 
    121  1.3  thorpej void
    122  1.3  thorpej pci_conf_interrupt(pci_chipset_tag_t pc, int a, int b, int c, int d, int *p)
    123  1.3  thorpej {
    124  1.1  thorpej }
    125  1.1  thorpej 
    126  1.1  thorpej void
    127  1.1  thorpej i80312_pci_attach_hook(struct device *parent, struct device *self,
    128  1.1  thorpej     struct pcibus_attach_args *pba)
    129  1.1  thorpej {
    130  1.1  thorpej 
    131  1.1  thorpej 	/* Nothing to do. */
    132  1.1  thorpej }
    133  1.1  thorpej 
    134  1.1  thorpej int
    135  1.1  thorpej i80312_pci_bus_maxdevs(void *v, int busno)
    136  1.1  thorpej {
    137  1.1  thorpej 
    138  1.1  thorpej 	return (32);
    139  1.1  thorpej }
    140  1.1  thorpej 
    141  1.1  thorpej pcitag_t
    142  1.1  thorpej i80312_pci_make_tag(void *v, int b, int d, int f)
    143  1.1  thorpej {
    144  1.1  thorpej 
    145  1.1  thorpej 	return ((b << 16) | (d << 11) | (f << 8));
    146  1.1  thorpej }
    147  1.1  thorpej 
    148  1.1  thorpej void
    149  1.1  thorpej i80312_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
    150  1.1  thorpej {
    151  1.1  thorpej 
    152  1.1  thorpej 	if (bp != NULL)
    153  1.1  thorpej 		*bp = (tag >> 16) & 0xff;
    154  1.1  thorpej 	if (dp != NULL)
    155  1.1  thorpej 		*dp = (tag >> 11) & 0x1f;
    156  1.1  thorpej 	if (fp != NULL)
    157  1.1  thorpej 		*fp = (tag >> 8) & 0x7;
    158  1.1  thorpej }
    159  1.1  thorpej 
    160  1.1  thorpej struct pciconf_state {
    161  1.1  thorpej 	bus_addr_t ps_addr_reg;
    162  1.1  thorpej 	bus_addr_t ps_data_reg;
    163  1.2  thorpej 	bus_addr_t ps_csr_reg;
    164  1.1  thorpej 	uint32_t ps_addr_val;
    165  1.1  thorpej 
    166  1.1  thorpej 	int ps_b, ps_d, ps_f;
    167  1.1  thorpej };
    168  1.1  thorpej 
    169  1.1  thorpej static int
    170  1.1  thorpej i80312_pci_conf_setup(struct i80312_softc *sc, pcitag_t tag, int offset,
    171  1.1  thorpej     struct pciconf_state *ps)
    172  1.1  thorpej {
    173  1.1  thorpej 	pcireg_t binfo;
    174  1.1  thorpej 	int pbus, sbus;
    175  1.1  thorpej 
    176  1.1  thorpej 	i80312_pci_decompose_tag(sc, tag, &ps->ps_b, &ps->ps_d, &ps->ps_f);
    177  1.1  thorpej 
    178  1.1  thorpej 	binfo = bus_space_read_4(sc->sc_st, sc->sc_ppb_sh, PPB_REG_BUSINFO);
    179  1.1  thorpej 	pbus = PPB_BUSINFO_PRIMARY(binfo);
    180  1.1  thorpej 	sbus = PPB_BUSINFO_SECONDARY(binfo);
    181  1.1  thorpej 
    182  1.1  thorpej 	/*
    183  1.1  thorpej 	 * If the bus # is the Primary bus #, use the Primary
    184  1.1  thorpej 	 * Address/Data registers, otherwise use the Secondary
    185  1.1  thorpej 	 * Address/Data registers.
    186  1.1  thorpej 	 */
    187  1.1  thorpej 	if (ps->ps_b == pbus) {
    188  1.1  thorpej 		ps->ps_addr_reg = I80312_ATU_POCCA;
    189  1.1  thorpej 		ps->ps_data_reg = I80312_ATU_POCCD;
    190  1.2  thorpej 		ps->ps_csr_reg = PCI_COMMAND_STATUS_REG;
    191  1.1  thorpej 	} else {
    192  1.1  thorpej 		ps->ps_addr_reg = I80312_ATU_SOCCA;
    193  1.1  thorpej 		ps->ps_data_reg = I80312_ATU_SOCCD;
    194  1.2  thorpej 		ps->ps_csr_reg = I80312_ATU_SACS;
    195  1.1  thorpej 	}
    196  1.1  thorpej 
    197  1.1  thorpej 	/*
    198  1.1  thorpej 	 * If the bus # is the Primary or Secondary bus #, then use
    199  1.1  thorpej 	 * Type 0 cycles, else use Type 1.
    200  1.1  thorpej 	 *
    201  1.1  thorpej 	 * XXX We should filter out all non-private devices here!
    202  1.1  thorpej 	 * XXX How does private space interact with PCI-PCI bridges?
    203  1.1  thorpej 	 */
    204  1.1  thorpej 	if (ps->ps_b == pbus || ps->ps_b == sbus) {
    205  1.1  thorpej 		if (ps->ps_d > (31 - 11))
    206  1.1  thorpej 			return (1);
    207  1.1  thorpej 		ps->ps_addr_val = (1U << (ps->ps_d + 11)) | (ps->ps_f << 8) |
    208  1.1  thorpej 		    offset;
    209  1.1  thorpej 	} else {
    210  1.1  thorpej 		/* The tag is already in the correct format. */
    211  1.1  thorpej 		ps->ps_addr_val = tag | offset | 1;
    212  1.1  thorpej 	}
    213  1.1  thorpej 
    214  1.1  thorpej 	return (0);
    215  1.1  thorpej }
    216  1.1  thorpej 
    217  1.1  thorpej pcireg_t
    218  1.1  thorpej i80312_pci_conf_read(void *v, pcitag_t tag, int offset)
    219  1.1  thorpej {
    220  1.1  thorpej 	struct i80312_softc *sc = v;
    221  1.1  thorpej 	struct pciconf_state ps;
    222  1.1  thorpej 	vaddr_t va;
    223  1.1  thorpej 	pcireg_t rv;
    224  1.1  thorpej 	u_int s;
    225  1.1  thorpej 
    226  1.1  thorpej 	if (i80312_pci_conf_setup(sc, tag, offset, &ps))
    227  1.1  thorpej 		return ((pcireg_t) -1);
    228  1.1  thorpej 
    229  1.1  thorpej 	PCI_CONF_LOCK(s);
    230  1.1  thorpej 
    231  1.1  thorpej 	bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ps.ps_addr_reg,
    232  1.1  thorpej 	    ps.ps_addr_val);
    233  1.1  thorpej 
    234  1.1  thorpej 	va = (vaddr_t) bus_space_vaddr(sc->sc_st, sc->sc_atu_sh);
    235  1.1  thorpej 	if (badaddr_read((void *) (va + ps.ps_data_reg), sizeof(rv), &rv)) {
    236  1.2  thorpej 		/*
    237  1.2  thorpej 		 * Clear the Master Abort by reading the PCI
    238  1.2  thorpej 		 * Status Register.
    239  1.2  thorpej 		 */
    240  1.2  thorpej 		(void) bus_space_read_4(sc->sc_st, sc->sc_atu_sh,
    241  1.2  thorpej 		    ps.ps_csr_reg);
    242  1.2  thorpej #if 0
    243  1.1  thorpej 		printf("conf_read: %d/%d/%d bad address\n",
    244  1.1  thorpej 		    ps.ps_b, ps.ps_d, ps.ps_f);
    245  1.2  thorpej #endif
    246  1.1  thorpej 		rv = (pcireg_t) -1;
    247  1.1  thorpej 	}
    248  1.1  thorpej 
    249  1.1  thorpej 	PCI_CONF_UNLOCK(s);
    250  1.1  thorpej 
    251  1.1  thorpej 	return (rv);
    252  1.1  thorpej }
    253  1.1  thorpej 
    254  1.1  thorpej void
    255  1.1  thorpej i80312_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
    256  1.1  thorpej {
    257  1.1  thorpej 	struct i80312_softc *sc = v;
    258  1.1  thorpej 	struct pciconf_state ps;
    259  1.1  thorpej 	u_int s;
    260  1.1  thorpej 
    261  1.1  thorpej 	if (i80312_pci_conf_setup(sc, tag, offset, &ps))
    262  1.1  thorpej 		return;
    263  1.1  thorpej 
    264  1.1  thorpej 	PCI_CONF_LOCK(s);
    265  1.1  thorpej 
    266  1.1  thorpej 	bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ps.ps_addr_reg,
    267  1.1  thorpej 	    ps.ps_addr_val);
    268  1.1  thorpej 	bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ps.ps_data_reg, val);
    269  1.1  thorpej 
    270  1.1  thorpej 	PCI_CONF_UNLOCK(s);
    271  1.1  thorpej }
    272