Home | History | Annotate | Line # | Download | only in xscale
      1  1.12  dholland /*	$NetBSD: i80312reg.h,v 1.12 2018/02/08 09:05:17 dholland Exp $	*/
      2   1.9   thorpej 
      3   1.9   thorpej /*
      4   1.9   thorpej  * Copyright (c) 2001 Wasabi Systems, Inc.
      5   1.9   thorpej  * All rights reserved.
      6   1.9   thorpej  *
      7   1.9   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8   1.9   thorpej  *
      9   1.9   thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.9   thorpej  * modification, are permitted provided that the following conditions
     11   1.9   thorpej  * are met:
     12   1.9   thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.9   thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.9   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.9   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.9   thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.9   thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.9   thorpej  *    must display the following acknowledgement:
     19   1.9   thorpej  *	This product includes software developed for the NetBSD Project by
     20   1.9   thorpej  *	Wasabi Systems, Inc.
     21   1.9   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.9   thorpej  *    or promote products derived from this software without specific prior
     23   1.9   thorpej  *    written permission.
     24   1.9   thorpej  *
     25   1.9   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.9   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.9   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.9   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.9   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.9   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.9   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.9   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.9   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.9   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.9   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36   1.9   thorpej  */
     37   1.3   thorpej 
     38   1.1      matt /*-
     39   1.1      matt  * Copyright (c) 2001 The NetBSD Foundation, Inc.
     40   1.1      matt  * All rights reserved.
     41   1.1      matt  *
     42   1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
     43   1.3   thorpej  * by Matt Thomas <matt (at) 3am-software.com>.
     44   1.1      matt  *
     45   1.1      matt  * Redistribution and use in source and binary forms, with or without
     46   1.1      matt  * modification, are permitted provided that the following conditions
     47   1.1      matt  * are met:
     48   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     49   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     50   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     51   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     52   1.1      matt  *    documentation and/or other materials provided with the distribution.
     53   1.1      matt  *
     54   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     55   1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     56   1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     57   1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     58   1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     59   1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     60   1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     61   1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     62   1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     63   1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     64   1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     65   1.1      matt  */
     66   1.1      matt 
     67   1.1      matt #ifndef _ARM_XSCALE_I80312REG_H_
     68   1.1      matt #define _ARM_XSCALE_I80312REG_H_
     69   1.4   thorpej 
     70   1.4   thorpej /*
     71   1.4   thorpej  * Register definitions for the Intel 80310 I/O Companion Chip.
     72   1.4   thorpej  */
     73   1.3   thorpej 
     74   1.1      matt /*
     75   1.1      matt  * Physical addresses 0x1000..0x1fff are used by the Periphial Memory
     76   1.1      matt  * Mapped Registers.
     77   1.1      matt  */
     78   1.1      matt 
     79   1.5   thorpej #define	I80312_PMMR_BASE	0x00001000UL
     80   1.5   thorpej #define	I80312_PMMR_SIZE	0x00001000UL
     81   1.1      matt 
     82   1.1      matt /*
     83   1.6   thorpej  * The PMMR registers below are defined as offsets from the i80312 PMMR
     84   1.6   thorpej  * base.
     85   1.6   thorpej  */
     86   1.6   thorpej 
     87   1.6   thorpej /*
     88   1.1      matt  * PCI-to-PCI Bridge Unit
     89   1.1      matt  */
     90   1.6   thorpej #define	I80312_PPB_BASE		(0)
     91   1.1      matt #define	I80312_PPB_SIZE		0x100
     92   1.1      matt /*
     93   1.1      matt  * Performance Monitoring Unit
     94   1.1      matt  */
     95   1.1      matt #define	I80312_PMU_BASE		(I80312_PPB_BASE  + I80312_PPB_SIZE) /* 0x100 */
     96   1.1      matt #define	I80312_PMU_SIZE		0x100
     97   1.1      matt /*
     98   1.1      matt  * Address Translation Unit
     99   1.1      matt  */
    100   1.1      matt #define	I80312_ATU_BASE		(I80312_PMU_BASE  + I80312_PMU_SIZE) /* 0x200 */
    101   1.1      matt #define	I80312_ATU_SIZE		0x100
    102   1.1      matt /*
    103   1.1      matt  * Messaging Unit
    104   1.1      matt  */
    105   1.1      matt #define	I80312_MSG_BASE		(I80312_ATU_BASE  + I80312_ATU_SIZE) /* 0x300 */
    106   1.1      matt #define	I80312_MSG_SIZE		0x100
    107   1.1      matt /*
    108   1.1      matt  * DMA Controller
    109   1.1      matt  */
    110   1.1      matt #define	I80312_DMA_BASE		(I80312_MSG_BASE  + I80312_MSG_SIZE) /* 0x400 */
    111   1.1      matt #define	I80312_DMA_SIZE		0x100
    112   1.1      matt /*
    113   1.1      matt  * Memory Controller
    114   1.1      matt  */
    115   1.1      matt #define	I80312_MEM_BASE		(I80312_DMA_BASE  + I80312_DMA_SIZE) /* 0x500 */
    116   1.1      matt #define	I80312_MEM_SIZE		0x100
    117   1.1      matt /*
    118   1.1      matt  * Internal Arbitration Unit
    119   1.1      matt  */
    120   1.1      matt #define	I80312_IARB_BASE	(I80312_MEM_BASE  + I80312_MEM_SIZE) /* 0x600 */
    121   1.1      matt #define	I80312_IARB_SIZE	0x040
    122   1.1      matt /*
    123   1.1      matt  * Bus Interface Unit
    124   1.1      matt  */
    125   1.1      matt #define	I80312_BUS_BASE		(I80312_IARB_BASE + I80312_IARB_SIZE)/* 0x640 */
    126   1.1      matt #define	I80312_BUS_SIZE		0x040
    127   1.1      matt /*
    128   1.1      matt  * I2C Unit
    129   1.1      matt  */
    130   1.1      matt #define	I80312_IIC_BASE		(I80312_BUS_BASE  + I80312_BUS_SIZE) /* 0x680 */
    131   1.1      matt #define	I80312_IIC_SIZE		0x080
    132   1.1      matt /*
    133   1.1      matt  * Interrupt Controller
    134   1.1      matt  */
    135   1.1      matt #define	I80312_INTC_BASE	(I80312_IIC_BASE  + I80312_IIC_SIZE) /* 0x700 */
    136   1.1      matt #define	I80312_INTC_SIZE	0x100
    137   1.1      matt /*
    138   1.1      matt  * Application Accelerator Unit
    139   1.1      matt  */
    140   1.1      matt #define	I80312_AAU_BASE		(I80312_INTC_BASE + I80312_INTC_SIZE)/* 0x800 */
    141   1.1      matt #define	I80312_AAU_SIZE		0x100
    142   1.1      matt 
    143   1.1      matt /*
    144   1.6   thorpej  * PCI-PCI Bridge Unit
    145   1.6   thorpej  *
    146   1.6   thorpej  * The PCI-PCI Bridge Unit supports both public (accessible to the
    147   1.6   thorpej  * host) and private (accessible only to the local system) devices:
    148   1.6   thorpej  *
    149   1.6   thorpej  *	---------
    150   1.6   thorpej  *		S_AD[11]
    151   1.6   thorpej  *		S_AD[12]
    152   1.6   thorpej  * Private	S_AD[13]
    153   1.6   thorpej  *		S_AD[14]
    154   1.6   thorpej  *		S_AD[15]
    155   1.6   thorpej  *	---------
    156   1.6   thorpej  *		S_AD[16]	SISR bit 9
    157   1.6   thorpej  *		S_AD[17]	SISR bit 8
    158   1.6   thorpej  *		S_AD[18]	SISR bit 7
    159   1.6   thorpej  * Public	S_AD[19]	SISR bit 6
    160   1.6   thorpej  * or		S_AD[20]	SISR bit 5
    161   1.6   thorpej  * Private	S_AD[21]	SISR bit 4
    162   1.6   thorpej  *		S_AD[22]	SISR bit 3
    163   1.6   thorpej  *		S_AD[23]	SISR bit 2
    164   1.6   thorpej  *		S_AD[24]	SISR bit 1
    165   1.6   thorpej  *		S_AD[25]	SISR bit 0
    166   1.6   thorpej  *	---------
    167   1.6   thorpej  *		S_AD[26]
    168   1.6   thorpej  *		S_AD[27]
    169   1.6   thorpej  * Public	S_AD[28]
    170   1.6   thorpej  *		S_AD[29]
    171   1.6   thorpej  *		S_AD[30]
    172   1.6   thorpej  *		S_AD[31]
    173   1.6   thorpej  *	---------
    174   1.6   thorpej  *
    175   1.6   thorpej  * Setting the specified SISR bit makes the corresponding S_AD line
    176  1.12  dholland  * a private service.
    177   1.6   thorpej  */
    178   1.6   thorpej #define	I80312_PPB_EBCR		0x40	/* Extended Bridge Control */
    179   1.6   thorpej #define	I80312_PPB_SISR		0x42	/* Secondary ID Select Register */
    180   1.6   thorpej #define	I80312_PPB_PBISR	0x44	/* Primary Bridge Int. Stat. */
    181   1.6   thorpej #define	I80312_PPB_SBISR	0x48	/* Secondary Bridge Int. Stat. */
    182   1.6   thorpej #define	I80312_PPB_SACR		XXX	/* Secondary Arb. Control */
    183   1.6   thorpej #define	I80312_PPB_PIRSR	XXX	/* PCI Int. Routing Select */
    184   1.6   thorpej #define	I80312_PPB_SIOBR	0x54	/* Secondary I/O Base Register */
    185   1.6   thorpej #define	I80312_PPB_SIOLR	0x55	/* Secondary I/O Limit Register */
    186   1.6   thorpej #define	I80312_PPB_SCDR		0x56	/* Secondary Clock Disable Register */
    187   1.6   thorpej #define	I80312_PPB_SMBR		0x58	/* Secondary Memory Base Register */
    188   1.6   thorpej #define	I80312_PPB_SMLR		0x5a	/* Secondary Memory Limit Register */
    189   1.6   thorpej #define	I80312_PPB_SDER		0x5c	/* Secondary Decode Enable Register */
    190   1.6   thorpej #define	I80312_PPB_QCR		0x5e	/* Queue Control Register */
    191   1.6   thorpej 
    192   1.7   thorpej #define	PPB_SDER_PMSE		(1U << 2) /* Private Memory Space Enable */
    193   1.7   thorpej 
    194   1.6   thorpej /*
    195   1.1      matt  * Performance Monitoring Unit
    196   1.1      matt  */
    197  1.10   thorpej #define	I80312_PMU_GTMR		0x00	/* Global Timer Mode Register */
    198  1.10   thorpej #define	I80312_PMU_ESR		0x04	/* Event Select Register */
    199  1.10   thorpej #define	I80312_PMU_EMISR	0x08	/* Event Monitoring Int Stat Reg */
    200  1.10   thorpej #define	I80312_PMU_GTSR		0x10	/* Global Time Stamp Register */
    201  1.10   thorpej 					/* Programmable Event Counter Regs */
    202  1.10   thorpej #define	I80312_PMU_PECR(x)	(0x14 + (4 * ((x) - 1)))
    203  1.10   thorpej 
    204  1.10   thorpej #define	PMU_GTMR_INTEN		(1U << 0)
    205  1.10   thorpej #define	PMU_GTMR_CNTRDIS	(1U << 2)
    206  1.10   thorpej 
    207  1.10   thorpej #define	PMU_ESR_MODE(x)		((x))
    208  1.10   thorpej #define	PMU_ESR_PMIE		(1U << 16)
    209  1.10   thorpej 
    210  1.10   thorpej #define	PMU_EMISR_GTS		(1U << 0)
    211  1.10   thorpej #define	PMU_EMISR_PECRS(x)	(1U << (x))
    212   1.1      matt 
    213   1.1      matt /*
    214   1.6   thorpej  * Address Translation Unit
    215   1.1      matt  * The first 64 bytes are identical to a PCI device's config space.
    216   1.1      matt  */
    217   1.6   thorpej /*	BAR #0			0x10	Primary Inbound ATU Base Address */
    218   1.1      matt #define	I80312_ATU_PIAL		0x40	/* Pri. Inbound ATU Limit */
    219   1.1      matt #define	I80312_ATU_PIATV	0x44	/* Pri. Inbound ATU Translate Value */
    220   1.1      matt #define	I80312_ATU_SIAM		0x48	/* Sec. Inbound ATU Base Address */
    221   1.1      matt #define	I80312_ATU_SIAL		0x4c	/* Sec. Inbound ATU Limit */
    222   1.1      matt #define	I80312_ATU_SIATV	0x50	/* Sec. Inbound ATU Translate Value */
    223   1.1      matt #define	I80312_ATU_POMWV	0x54	/* Pri. Outbound Memory Window Value */
    224   1.1      matt      /* not used		0x58 */
    225   1.1      matt #define	I80312_ATU_POIOWV	0x5c	/* Pri. Outbound I/O Window Value */
    226   1.1      matt #define	I80312_ATU_PODACWVL	0x60	/* Pri. Outbound DAC Window Value (Lo)*/
    227   1.1      matt #define	I80312_ATU_PODACWVH	0x64	/* Pri. Outbound DAC Window Value (Hi)*/
    228   1.1      matt #define	I80312_ATU_SOMWV	0x68	/* Sec. Outbound Memory Window Value */
    229   1.1      matt #define	I80312_ATU_SOIOWV	0x6c	/* Sec. Outbound I/O Window Value */
    230   1.1      matt      /* not used		0x70 */
    231   1.1      matt #define	I80312_ATU_ERL		0x74	/* Expansion ROM Limit */
    232   1.1      matt #define	I80312_ATU_ERTV		0x78	/* Expansion ROM Translate Value */
    233   1.1      matt      /* not used		0x7c */
    234   1.1      matt #define	I80312_ATU_ACI		0x74	/* ATU Capability Identifier */
    235   1.1      matt #define	I80312_ATU_ATNIP	0x78	/* ATU Next Item Pointer */
    236   1.1      matt #define	I80312_ATU_APM		0x7c	/* ATU Power Management */
    237   1.1      matt      /* not used		0x84 */
    238   1.1      matt #define	I80312_ATU_ACR		0x88	/* ATU Configuration */
    239   1.1      matt      /* not used		0x8c */
    240   1.1      matt #define	I80312_ATU_PAIS		0x90	/* Pri. ATU Interrupt Status */
    241   1.1      matt #define	I80312_ATU_SAIS		0x94	/* Sec. ATU Interrupt Status */
    242   1.1      matt #define	I80312_ATU_SACS		0x98	/* Sec. ATU Command/Status */
    243   1.1      matt #define	I80312_ATU_SODACWVL	0x9c	/* Sec. Outbound DAC Window Value (lo)*/
    244   1.1      matt #define	I80312_ATU_SODACWVH	0xa0	/* Sec. Outbound DAC Window Value (hi)*/
    245   1.1      matt #define	I80312_ATU_POCCA	0xa4	/* Pri. Outbound Config Address Data */
    246   1.1      matt #define	I80312_ATU_SOCCA	0xa8	/* Sec. Outbound Config Address Data */
    247   1.1      matt #define	I80312_ATU_POCCD	0xac	/* Pri. Outbound Config Cycle Data */
    248   1.1      matt #define	I80312_ATU_SOCCD	0xb0	/* Sec. Outbound Config Cycle Data */
    249   1.1      matt #define	I80312_ATU_PAQC		0xb4	/* Pri. ATU Queue Control */
    250   1.1      matt #define	I80312_ATU_SAQC		0xb8	/* Sec. ATU Queue Control */
    251   1.1      matt #define	I80312_ATU_PAIM		0xbc	/* Pri. ATU Interrupt Mask */
    252   1.1      matt #define	I80312_ATU_SAIM		0xc0	/* Sec. ATU Interrupt Mask */
    253   1.1      matt      /* not used		0xc4 .. 0xfc */
    254   1.1      matt 
    255   1.6   thorpej #define	ATU_LIMIT(x) \
    256   1.6   thorpej 	((0xffffffffUL - ((x) - 1)) & 0xfffffff0UL)
    257   1.7   thorpej 
    258   1.7   thorpej #define	ATU_ACR_POAE		(1U << 1)
    259   1.7   thorpej #define	ATU_ACR_SOAE		(1U << 2)
    260   1.7   thorpej #define	ATU_ACR_SDAS		(1U << 7)
    261   1.7   thorpej #define	ATU_ACR_DAE		(1U << 8)
    262   1.7   thorpej #define	ATU_ACR_PSERRIE		(1U << 9)
    263   1.7   thorpej #define	ATU_ACR_SSERRIE		(1U << 10)
    264   1.7   thorpej #define	ATU_ACR_SBMUAE		(1U << 12)
    265   1.7   thorpej #define	ATU_ACR_ADTS		(1U << 15)
    266   1.7   thorpej #define	ATU_ACR_PSERRMA		(1U << 16)
    267   1.7   thorpej #define	ATU_ACR_SSERRMA		(1U << 17)
    268   1.7   thorpej #define	ATU_ACR_DAU2GTE		(1U << 18)
    269   1.7   thorpej #define	ATU_ACR_PATUDRCA	(1U << 19)
    270   1.7   thorpej #define	ATU_ACR_SATUDRCA	(1U << 20)
    271   1.7   thorpej #define	ATU_ACR_BFN		(1U << 21)
    272   1.8   thorpej 
    273   1.8   thorpej #define	ATU_AIM_AETAE		(1U << 0)
    274   1.8   thorpej #define	ATU_AIM_AIESE		(1U << 1)
    275   1.8   thorpej #define	ATU_AIM_MPEIM		(1U << 2)
    276   1.8   thorpej #define	ATU_AIM_TATIM		(1U << 3)
    277   1.8   thorpej #define	ATU_AIM_TAMIM		(1U << 4)
    278   1.8   thorpej #define	ATU_AIM_MAIM		(1U << 5)
    279   1.8   thorpej #define	ATU_AIM_SAIM		(1U << 6)
    280   1.8   thorpej #define	ATU_AIM_DPEIM		(1U << 7)
    281   1.8   thorpej #define	ATU_AIM_PSTIM		(1U << 8)
    282   1.6   thorpej 
    283   1.6   thorpej /*
    284   1.6   thorpej  * Messaging Unit
    285   1.6   thorpej  */
    286   1.1      matt      /* not used		0x00 .. 0x0c */
    287   1.1      matt #define	I80312_MSG_IM0		0x10	/* Inbound Message 0 */
    288   1.1      matt #define	I80312_MSG_IM1		0x14	/* Inbound Message 1 */
    289   1.1      matt #define	I80312_MSG_OM0		0x18	/* Outbound Message 0 */
    290   1.1      matt #define	I80312_MSG_OM1		0x1c	/* Outbound Message 1 */
    291   1.1      matt #define	I80312_MSG_ID		0x20	/* Inbound Doorbell */
    292   1.1      matt #define	I80312_MSG_IIS		0x24	/* Inbound Interrupt Status */
    293   1.1      matt #define	I80312_MSG_IIM		0x28	/* Inbound Interrupt Mask */
    294   1.1      matt #define	I80312_MSG_OD		0x2c	/* Outbound Doorbell */
    295   1.1      matt #define	I80312_MSG_OIS		0x30	/* Outbound Interrupt Status */
    296   1.1      matt #define	I80312_MSG_OIM		0x34	/* Outbound Interrupt Mask */
    297   1.1      matt      /* not used		0x38 .. 0x4c */
    298   1.1      matt #define	I80312_MSG_MC		0x50	/* MU Configuration */
    299   1.1      matt #define	I80312_MSG_QBA		0x54	/* Queue Base Address */
    300   1.1      matt      /* not used		0x58 .. 0x5c */
    301   1.1      matt #define	I80312_MSG_IFHP		0x60	/* Inbound Free Head Pointer */
    302   1.1      matt #define	I80312_MSG_IFTP		0x64	/* Inbound Free Tail Pointer */
    303   1.1      matt #define	I80312_MSG_IPHP		0x68	/* Inbound Post Head Pointer */
    304   1.1      matt #define	I80312_MSG_IPTP		0x6c	/* Inbound Post Tail Pointer */
    305   1.1      matt #define	I80312_MSG_OFHP		0x70	/* Outbound Free Head Pointer */
    306   1.1      matt #define	I80312_MSG_OFTP		0x74	/* Outbound Free Tail Pointer */
    307   1.1      matt #define	I80312_MSG_OPHP		0x78	/* Outbound Post Head Pointer */
    308   1.1      matt #define	I80312_MSG_OPTP		0x7c	/* Outbound Post Tail Pointer */
    309   1.1      matt #define	I80312_MSG_IA		0x80	/* Index Address */
    310   1.1      matt      /* not used		0x84 .. 0xfc */
    311   1.1      matt 
    312   1.1      matt /*
    313   1.1      matt  * DMA Controller
    314   1.1      matt  */
    315   1.1      matt #define	I80312_DMA_CHAN0	0x00	/* Channel 0 */
    316   1.1      matt #define	I80312_DMA_CHAN1	0x40	/* Channel 1 */
    317   1.1      matt #define	I80312_DMA_CHAN2	0x80	/* Channel 2 */
    318   1.1      matt      /* not used		0xc0 .. 0xfc */
    319   1.1      matt 
    320   1.1      matt #define	I80312_DMA_CC		0x00	/* Channel Control */
    321   1.1      matt #define	I80312_DMA_CS		0x04	/* Channel Status */
    322   1.1      matt      /* not used		0x08 */
    323   1.1      matt #define	I80312_DMA_DA		0x0c	/* Descriptor Address */
    324   1.1      matt #define	I80312_DMA_NDA		0x10	/* Next Descriptor Address */
    325   1.1      matt #define	I80312_DMA_PA		0x14	/* PCI Address */
    326   1.1      matt #define	I80312_DMA_PUA		0x18	/* PCI Upper Address */
    327   1.1      matt #define	I80312_DMA_IBA		0x1c	/* Internal Bus Address */
    328   1.1      matt #define	I80312_DMA_BC		0x20	/* Byte Count */
    329   1.1      matt #define	I80312_DMA_DC		0x24	/* Descriptor Control */
    330   1.1      matt      /* not used		0x28 .. 0x3c */
    331   1.1      matt 
    332   1.1      matt /*
    333   1.1      matt  * Memory Controller
    334   1.1      matt  */
    335   1.1      matt #define	I80312_MEM_SI		0x00	/* SDRAM Initialization */
    336   1.1      matt #define	I80312_MEM_SC		0x04	/* SDRAM Control */
    337   1.1      matt #define	I80312_MEM_SB		0x08	/* SDRAM Base */
    338   1.1      matt #define	I80312_MEM_SB0		0x0c	/* SDRAM Bank 0 Size */
    339   1.1      matt #define	I80312_MEM_SB1		0x10	/* SDRAM Bank 1 Size */
    340   1.1      matt      /* not used		0x14 .. 0x30 */
    341   1.1      matt #define	I80312_MEM_EC		0x34	/* ECC Control */
    342   1.1      matt #define	I80312_MEM_EL0		0x38	/* ECC Log 0 */
    343   1.1      matt #define	I80312_MEM_EL1		0x3c	/* ECC Log 1 */
    344   1.1      matt #define	I80312_MEM_EA0		0x40	/* ECC Address 0 */
    345   1.1      matt #define	I80312_MEM_EA1		0x44	/* ECC Address 1 */
    346   1.1      matt #define	I80312_MEM_ET		0x48	/* ECC Test */
    347   1.1      matt #define	I80312_MEM_FB0		0x4c	/* ECC Flash Base 0 */
    348   1.1      matt #define	I80312_MEM_FB1		0x50	/* ECC Flash Base 1 */
    349   1.1      matt #define	I80312_MEM_FB0S		0x54	/* ECC Flash Bank 0 Size */
    350   1.1      matt #define	I80312_MEM_FB1S		0x58	/* ECC Flash Bank 1 Size */
    351   1.1      matt #define	I80312_MEM_FWS1		0x5c	/* ECC Wait State 1 Size */
    352   1.1      matt #define	I80312_MEM_FWS0		0x60	/* ECC Wait State 0 Size */
    353   1.1      matt #define	I80312_MEM_IS		0x65	/* ECC Interrupt Status */
    354   1.1      matt #define	I80312_MEM_RF		0x68	/* ECC Refresh Frequency */
    355   1.1      matt #define	I80312_MEM_RF		0x68	/* ECC Refresh Frequency */
    356   1.1      matt #define	I80312_MEM_RF		0x68	/* ECC Refresh Frequency */
    357   1.1      matt #define	I80312_MEM_RF		0x68	/* ECC Refresh Frequency */
    358   1.1      matt      /* not used		0x6c .. 0xfc */
    359   1.1      matt 
    360   1.1      matt /*
    361   1.1      matt  * Internal Arbitration Unit
    362   1.1      matt  */
    363   1.1      matt #define	I80312_ARB_IAC		0x00	/* Internal Aribtration Control */
    364   1.1      matt #define	I80312_ARB_MLT		0x04	/* Master Latency Timer */
    365   1.1      matt #define	I80312_ARB_MTT		0x08	/* Multi-Transaction Timer */
    366   1.1      matt      /* not used		0x0c .. 0x3c */
    367   1.1      matt 
    368   1.1      matt /*
    369   1.1      matt  * Bus(Core) Interface Unit
    370   1.1      matt  */
    371   1.1      matt      /* not used		0x40 */
    372   1.1      matt #define	I80312_BUS_IS		0x44	/* Interrupt Status */
    373   1.1      matt      /* not used		0x4c .. 0x7c */
    374   1.1      matt 
    375   1.1      matt /*
    376   1.1      matt  * I2C Bus Interface Unit
    377   1.1      matt  */
    378   1.1      matt #define	I80312_IIC_CTL		0x80	/* Control */
    379   1.1      matt #define	I80312_IIC_STS		0x84	/* Status */
    380   1.1      matt #define	I80312_IIC_SA		0x88	/* Slave Address */
    381   1.1      matt #define	I80312_IIC_DB		0x8c	/* Data Buffer */
    382   1.1      matt #define	I80312_IIC_CC		0x90	/* Clock Control */
    383   1.1      matt #define	I80312_IIC_BM		0x94	/* Bus Monitor */
    384   1.1      matt      /* not used		0x98 .. 0xfc */
    385   1.1      matt 
    386   1.1      matt /*
    387   1.1      matt  * PCI And Peripheral Interrupt (GPIO) Unit
    388   1.1      matt  */
    389   1.1      matt #define	I80312_INTC_IIS		0x00	/* IRQ Interrupt Status */
    390   1.1      matt #define	I80312_INTC_F2IS	0x04	/* FIQ2 Interrupt Status */
    391   1.1      matt #define	I80312_INTC_F1IS	0x08	/* FIQ1 Interrupt Status */
    392   1.1      matt      /* not used		0x0c */
    393   1.1      matt #define	I80312_INTC_PDI		0x10	/* Processor Device ID */
    394   1.1      matt      /* not used		0x14 .. 0x18 */
    395   1.1      matt #define	I80312_INTC_GOE		0x1c	/* GPIO Output Enable */
    396   1.1      matt #define	I80312_INTC_GID		0x20	/* GPIO Input Data */
    397   1.1      matt #define	I80312_INTC_GOD		0x24	/* GPIO Output Data */
    398   1.1      matt      /* not used		0x28 .. 0xfc */
    399   1.1      matt 
    400   1.1      matt /*
    401   1.1      matt  * Application Accelerator Registers
    402   1.1      matt  */
    403   1.1      matt #define	I80312_AAU_CTL		0x00	/* Control */
    404   1.1      matt #define	I80312_AAU_STS		0x04	/* Status */
    405   1.2      matt #define	I80312_AAU_DSCA		0x08	/* Descriptor Address */
    406   1.1      matt #define	I80312_AAU_NDA		0x0c	/* Next Descriptor Address */
    407   1.1      matt #define	I80312_AAU_SA1		0x10	/* i80200 Source Address 1 */
    408   1.1      matt #define	I80312_AAU_SA2		0x14	/* i80200 Source Address 2 */
    409   1.1      matt #define	I80312_AAU_SA3		0x18	/* i80200 Source Address 3 */
    410   1.1      matt #define	I80312_AAU_SA4		0x1c	/* i80200 Source Address 4 */
    411   1.2      matt #define	I80312_AAU_DSTA		0x20	/* i80200 Destination Address */
    412   1.1      matt #define	I80312_AAU_ABC		0x24	/* Accelerator Byte Count */
    413   1.1      matt #define	I80312_AAU_ADC		0x28	/* Accelerator Descriptor Count */
    414   1.1      matt #define	I80312_AAU_SA5		0x2c	/* i80200 Source Address 5 */
    415   1.1      matt #define	I80312_AAU_SA6		0x30	/* i80200 Source Address 6 */
    416   1.1      matt #define	I80312_AAU_SA7		0x34	/* i80200 Source Address 7 */
    417   1.1      matt #define	I80312_AAU_SA8		0x38	/* i80200 Source Address 8 */
    418   1.1      matt      /* not used		0x3c .. 0xfc */
    419   1.5   thorpej 
    420   1.5   thorpej /*
    421   1.5   thorpej  * Physical addresses 0x00002000..0x7fffffff are used by the
    422   1.5   thorpej  * ATU Outbound Direct Addressing Window.
    423   1.5   thorpej  */
    424   1.5   thorpej #define	I80312_PCI_DIRECT_BASE	0x00002000UL
    425   1.5   thorpej #define	I80312_PCI_DIRECT_SIZE	0x7fffe000UL
    426   1.5   thorpej 
    427   1.5   thorpej /*
    428   1.5   thorpej  * Physical addresses 0x80000000..0x9001ffff are used by the
    429   1.5   thorpej  * ATU Outbound Transaction Windows.
    430   1.5   thorpej  */
    431   1.5   thorpej #define	I80312_PCI_XLATE_BASE	0x80000000UL
    432   1.6   thorpej #define	I80312_PCI_XLATE_SIZE	0x10020000UL
    433   1.5   thorpej 
    434   1.6   thorpej #define	I80312_PCI_XLATE_MSIZE	0x04000000UL	/* 64M */
    435   1.6   thorpej #define	I80312_PCI_XLATE_IOSIZE	0x00010000UL	/* 64K */
    436   1.5   thorpej 
    437   1.5   thorpej #define	I80312_PCI_XLATE_PMW_BASE  (I80312_PCI_XLATE_BASE)
    438   1.6   thorpej 
    439   1.6   thorpej #define	I80312_PCI_XLATE_PDW_BASE  (I80312_PCI_XLATE_PMW_BASE + \
    440   1.6   thorpej 				    I80312_PCI_XLATE_MSIZE)
    441   1.6   thorpej 
    442   1.6   thorpej #define	I80312_PCI_XLATE_SMW_BASE  (I80312_PCI_XLATE_PDW_BASE + \
    443   1.6   thorpej 				    I80312_PCI_XLATE_MSIZE)
    444   1.6   thorpej 
    445   1.6   thorpej #define	I80312_PCI_XLATE_SDW_BASE  (I80312_PCI_XLATE_SMW_BASE + \
    446   1.6   thorpej 				    I80312_PCI_XLATE_MSIZE)
    447   1.6   thorpej 
    448   1.6   thorpej #define	I80312_PCI_XLATE_PIOW_BASE (I80312_PCI_XLATE_SDW_BASE + \
    449   1.6   thorpej 				    I80312_PCI_XLATE_MSIZE)
    450   1.6   thorpej 
    451   1.6   thorpej #define	I80312_PCI_XLATE_SIOW_BASE (I80312_PCI_XLATE_PIOW_BASE + \
    452   1.6   thorpej 				    I80312_PCI_XLATE_IOSIZE)
    453   1.1      matt 
    454   1.1      matt #endif /* _ARM_XSCALE_I80312REG_H_ */
    455