Home | History | Annotate | Line # | Download | only in xscale
i80321_icu.c revision 1.5
      1  1.5   briggs /*	$NetBSD: i80321_icu.c,v 1.5 2002/08/17 16:42:20 briggs Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*
      4  1.1  thorpej  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8  1.1  thorpej  *
      9  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10  1.1  thorpej  * modification, are permitted provided that the following conditions
     11  1.1  thorpej  * are met:
     12  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18  1.1  thorpej  *    must display the following acknowledgement:
     19  1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20  1.1  thorpej  *	Wasabi Systems, Inc.
     21  1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1  thorpej  *    or promote products derived from this software without specific prior
     23  1.1  thorpej  *    written permission.
     24  1.1  thorpej  *
     25  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1  thorpej  */
     37  1.1  thorpej 
     38  1.1  thorpej /*
     39  1.1  thorpej  * Interrupt support for the Intel i80321 I/O Processor.
     40  1.1  thorpej  */
     41  1.1  thorpej 
     42  1.1  thorpej #include <sys/param.h>
     43  1.1  thorpej #include <sys/systm.h>
     44  1.1  thorpej #include <sys/malloc.h>
     45  1.1  thorpej 
     46  1.1  thorpej #include <uvm/uvm_extern.h>
     47  1.1  thorpej 
     48  1.1  thorpej #include <machine/bus.h>
     49  1.1  thorpej #include <machine/intr.h>
     50  1.1  thorpej 
     51  1.1  thorpej #include <arm/cpufunc.h>
     52  1.1  thorpej 
     53  1.1  thorpej #include <arm/xscale/i80321reg.h>
     54  1.1  thorpej #include <arm/xscale/i80321var.h>
     55  1.1  thorpej 
     56  1.1  thorpej /* Interrupt handler queues. */
     57  1.1  thorpej struct intrq intrq[NIRQ];
     58  1.1  thorpej 
     59  1.1  thorpej /* Interrupts to mask at each level. */
     60  1.5   briggs int i80321_imask[NIPL];
     61  1.1  thorpej 
     62  1.1  thorpej /* Current interrupt priority level. */
     63  1.1  thorpej __volatile int current_spl_level;
     64  1.1  thorpej 
     65  1.1  thorpej /* Interrupts pending. */
     66  1.5   briggs __volatile int i80321_ipending;
     67  1.1  thorpej 
     68  1.1  thorpej /* Software copy of the IRQs we have enabled. */
     69  1.1  thorpej __volatile uint32_t intr_enabled;
     70  1.1  thorpej 
     71  1.1  thorpej /* Mask if interrupts steered to FIQs. */
     72  1.1  thorpej uint32_t intr_steer;
     73  1.1  thorpej 
     74  1.1  thorpej /*
     75  1.1  thorpej  * Map a software interrupt queue index (to the unused bits in the
     76  1.1  thorpej  * ICU registers -- XXX will need to revisit this if those bits are
     77  1.1  thorpej  * ever used in future steppings).
     78  1.1  thorpej  */
     79  1.1  thorpej static const uint32_t si_to_irqbit[SI_NQUEUES] = {
     80  1.1  thorpej 	ICU_INT_bit26,		/* SI_SOFT */
     81  1.1  thorpej 	ICU_INT_bit22,		/* SI_SOFTCLOCK */
     82  1.1  thorpej 	ICU_INT_bit5,		/* SI_SOFTNET */
     83  1.1  thorpej 	ICU_INT_bit4,		/* SI_SOFTSERIAL */
     84  1.1  thorpej };
     85  1.1  thorpej 
     86  1.2  thorpej #define	INT_SWMASK							\
     87  1.2  thorpej 	((1U << ICU_INT_bit26) | (1U << ICU_INT_bit22) |		\
     88  1.2  thorpej 	 (1U << ICU_INT_bit5)  | (1U << ICU_INT_bit4))
     89  1.2  thorpej 
     90  1.1  thorpej #define	SI_TO_IRQBIT(si)	(1U << si_to_irqbit[(si)])
     91  1.1  thorpej 
     92  1.1  thorpej /*
     93  1.1  thorpej  * Map a software interrupt queue to an interrupt priority level.
     94  1.1  thorpej  */
     95  1.1  thorpej static const int si_to_ipl[SI_NQUEUES] = {
     96  1.1  thorpej 	IPL_SOFT,		/* SI_SOFT */
     97  1.1  thorpej 	IPL_SOFTCLOCK,		/* SI_SOFTCLOCK */
     98  1.1  thorpej 	IPL_SOFTNET,		/* SI_SOFTNET */
     99  1.1  thorpej 	IPL_SOFTSERIAL,		/* SI_SOFTSERIAL */
    100  1.1  thorpej };
    101  1.1  thorpej 
    102  1.3  thorpej /*
    103  1.3  thorpej  * Interrupt bit names.
    104  1.3  thorpej  */
    105  1.3  thorpej const char *i80321_irqnames[] = {
    106  1.3  thorpej 	"DMA0 EOT",
    107  1.3  thorpej 	"DMA0 EOC",
    108  1.3  thorpej 	"DMA1 EOT",
    109  1.3  thorpej 	"DMA1 EOC",
    110  1.3  thorpej 	"irq 4",
    111  1.3  thorpej 	"irq 5",
    112  1.3  thorpej 	"AAU EOT",
    113  1.3  thorpej 	"AAU EOC",
    114  1.3  thorpej 	"core PMU",
    115  1.3  thorpej 	"TMR0 (hardclock)",
    116  1.3  thorpej 	"TMR1",
    117  1.3  thorpej 	"I2C0",
    118  1.3  thorpej 	"I2C1",
    119  1.3  thorpej 	"MU",
    120  1.3  thorpej 	"BIST",
    121  1.3  thorpej 	"periph PMU",
    122  1.3  thorpej 	"XScale PMU",
    123  1.3  thorpej 	"BIU error",
    124  1.3  thorpej 	"ATU error",
    125  1.3  thorpej 	"MCU error",
    126  1.3  thorpej 	"DMA0 error",
    127  1.3  thorpej 	"DMA1 error",
    128  1.3  thorpej 	"irq 22",
    129  1.3  thorpej 	"AAU error",
    130  1.3  thorpej 	"MU error",
    131  1.3  thorpej 	"SSP",
    132  1.3  thorpej 	"irq 26",
    133  1.3  thorpej 	"irq 27",
    134  1.3  thorpej 	"irq 28",
    135  1.3  thorpej 	"irq 29",
    136  1.3  thorpej 	"irq 30",
    137  1.3  thorpej 	"irq 31",
    138  1.3  thorpej };
    139  1.3  thorpej 
    140  1.1  thorpej void	i80321_intr_dispatch(struct clockframe *frame);
    141  1.1  thorpej 
    142  1.1  thorpej static __inline uint32_t
    143  1.1  thorpej i80321_iintsrc_read(void)
    144  1.1  thorpej {
    145  1.1  thorpej 	uint32_t iintsrc;
    146  1.1  thorpej 
    147  1.1  thorpej 	__asm __volatile("mrc p6, 0, %0, c8, c0, 0"
    148  1.1  thorpej 		: "=r" (iintsrc));
    149  1.1  thorpej 
    150  1.1  thorpej 	/*
    151  1.1  thorpej 	 * The IINTSRC register shows bits that are active even
    152  1.1  thorpej 	 * if they are masked in INTCTL, so we have to mask them
    153  1.1  thorpej 	 * off with the interrupts we consider enabled.
    154  1.1  thorpej 	 */
    155  1.1  thorpej 	return (iintsrc & intr_enabled);
    156  1.1  thorpej }
    157  1.1  thorpej 
    158  1.5   briggs #if defined(EVBARM_SPL_NOINLINE)
    159  1.1  thorpej static __inline void
    160  1.1  thorpej i80321_set_intrmask(void)
    161  1.1  thorpej {
    162  1.5   briggs 	extern __volatile uint32_t intr_enabled;
    163  1.1  thorpej 
    164  1.1  thorpej 	__asm __volatile("mcr p6, 0, %0, c0, c0, 0"
    165  1.1  thorpej 		:
    166  1.1  thorpej 		: "r" (intr_enabled & ICU_INT_HWMASK));
    167  1.1  thorpej }
    168  1.5   briggs #endif
    169  1.1  thorpej 
    170  1.1  thorpej static __inline void
    171  1.1  thorpej i80321_set_intrsteer(void)
    172  1.1  thorpej {
    173  1.1  thorpej 
    174  1.1  thorpej 	__asm __volatile("mcr p6, 0, %0, c4, c0, 0"
    175  1.1  thorpej 		:
    176  1.1  thorpej 		: "r" (intr_steer & ICU_INT_HWMASK));
    177  1.1  thorpej }
    178  1.1  thorpej 
    179  1.1  thorpej static __inline void
    180  1.1  thorpej i80321_enable_irq(int irq)
    181  1.1  thorpej {
    182  1.1  thorpej 
    183  1.1  thorpej 	intr_enabled |= (1U << irq);
    184  1.1  thorpej 	i80321_set_intrmask();
    185  1.1  thorpej }
    186  1.1  thorpej 
    187  1.1  thorpej static __inline void
    188  1.1  thorpej i80321_disable_irq(int irq)
    189  1.1  thorpej {
    190  1.1  thorpej 
    191  1.1  thorpej 	intr_enabled &= ~(1U << irq);
    192  1.1  thorpej 	i80321_set_intrmask();
    193  1.1  thorpej }
    194  1.1  thorpej 
    195  1.1  thorpej /*
    196  1.1  thorpej  * NOTE: This routine must be called with interrupts disabled in the CPSR.
    197  1.1  thorpej  */
    198  1.1  thorpej static void
    199  1.1  thorpej i80321_intr_calculate_masks(void)
    200  1.1  thorpej {
    201  1.1  thorpej 	struct intrq *iq;
    202  1.1  thorpej 	struct intrhand *ih;
    203  1.1  thorpej 	int irq, ipl;
    204  1.1  thorpej 
    205  1.1  thorpej 	/* First, figure out which IPLs each IRQ has. */
    206  1.1  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    207  1.1  thorpej 		int levels = 0;
    208  1.1  thorpej 		iq = &intrq[irq];
    209  1.1  thorpej 		i80321_disable_irq(irq);
    210  1.1  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    211  1.1  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    212  1.1  thorpej 			levels |= (1U << ih->ih_ipl);
    213  1.1  thorpej 		iq->iq_levels = levels;
    214  1.1  thorpej 	}
    215  1.1  thorpej 
    216  1.1  thorpej 	/* Next, figure out which IRQs are used by each IPL. */
    217  1.1  thorpej 	for (ipl = 0; ipl < NIPL; ipl++) {
    218  1.1  thorpej 		int irqs = 0;
    219  1.1  thorpej 		for (irq = 0; irq < NIRQ; irq++) {
    220  1.1  thorpej 			if (intrq[irq].iq_levels & (1U << ipl))
    221  1.1  thorpej 				irqs |= (1U << irq);
    222  1.1  thorpej 		}
    223  1.5   briggs 		i80321_imask[ipl] = irqs;
    224  1.1  thorpej 	}
    225  1.1  thorpej 
    226  1.5   briggs 	i80321_imask[IPL_NONE] = 0;
    227  1.1  thorpej 
    228  1.1  thorpej 	/*
    229  1.1  thorpej 	 * Initialize the soft interrupt masks to block themselves.
    230  1.1  thorpej 	 */
    231  1.5   briggs 	i80321_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
    232  1.5   briggs 	i80321_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
    233  1.5   briggs 	i80321_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
    234  1.5   briggs 	i80321_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
    235  1.1  thorpej 
    236  1.1  thorpej 	/*
    237  1.1  thorpej 	 * splsoftclock() is the only interface that users of the
    238  1.1  thorpej 	 * generic software interrupt facility have to block their
    239  1.1  thorpej 	 * soft intrs, so splsoftclock() must also block IPL_SOFT.
    240  1.1  thorpej 	 */
    241  1.5   briggs 	i80321_imask[IPL_SOFTCLOCK] |= i80321_imask[IPL_SOFT];
    242  1.1  thorpej 
    243  1.1  thorpej 	/*
    244  1.1  thorpej 	 * splsoftnet() must also block splsoftclock(), since we don't
    245  1.1  thorpej 	 * want timer-driven network events to occur while we're
    246  1.1  thorpej 	 * processing incoming packets.
    247  1.1  thorpej 	 */
    248  1.5   briggs 	i80321_imask[IPL_SOFTNET] |= i80321_imask[IPL_SOFTCLOCK];
    249  1.1  thorpej 
    250  1.1  thorpej 	/*
    251  1.1  thorpej 	 * Enforce a heirarchy that gives "slow" device (or devices with
    252  1.1  thorpej 	 * limited input buffer space/"real-time" requirements) a better
    253  1.1  thorpej 	 * chance at not dropping data.
    254  1.1  thorpej 	 */
    255  1.5   briggs 	i80321_imask[IPL_BIO] |= i80321_imask[IPL_SOFTNET];
    256  1.5   briggs 	i80321_imask[IPL_NET] |= i80321_imask[IPL_BIO];
    257  1.5   briggs 	i80321_imask[IPL_SOFTSERIAL] |= i80321_imask[IPL_NET];
    258  1.5   briggs 	i80321_imask[IPL_TTY] |= i80321_imask[IPL_SOFTSERIAL];
    259  1.1  thorpej 
    260  1.1  thorpej 	/*
    261  1.1  thorpej 	 * splvm() blocks all interrupts that use the kernel memory
    262  1.1  thorpej 	 * allocation facilities.
    263  1.1  thorpej 	 */
    264  1.5   briggs 	i80321_imask[IPL_IMP] |= i80321_imask[IPL_TTY];
    265  1.1  thorpej 
    266  1.1  thorpej 	/*
    267  1.1  thorpej 	 * Audio devices are not allowed to perform memory allocation
    268  1.1  thorpej 	 * in their interrupt routines, and they have fairly "real-time"
    269  1.1  thorpej 	 * requirements, so give them a high interrupt priority.
    270  1.1  thorpej 	 */
    271  1.5   briggs 	i80321_imask[IPL_AUDIO] |= i80321_imask[IPL_IMP];
    272  1.1  thorpej 
    273  1.1  thorpej 	/*
    274  1.1  thorpej 	 * splclock() must block anything that uses the scheduler.
    275  1.1  thorpej 	 */
    276  1.5   briggs 	i80321_imask[IPL_CLOCK] |= i80321_imask[IPL_AUDIO];
    277  1.1  thorpej 
    278  1.1  thorpej 	/*
    279  1.1  thorpej 	 * No separate statclock on the IQ80310.
    280  1.1  thorpej 	 */
    281  1.5   briggs 	i80321_imask[IPL_STATCLOCK] |= i80321_imask[IPL_CLOCK];
    282  1.1  thorpej 
    283  1.1  thorpej 	/*
    284  1.1  thorpej 	 * splhigh() must block "everything".
    285  1.1  thorpej 	 */
    286  1.5   briggs 	i80321_imask[IPL_HIGH] |= i80321_imask[IPL_STATCLOCK];
    287  1.1  thorpej 
    288  1.1  thorpej 	/*
    289  1.1  thorpej 	 * XXX We need serial drivers to run at the absolute highest priority
    290  1.1  thorpej 	 * in order to avoid overruns, so serial > high.
    291  1.1  thorpej 	 */
    292  1.5   briggs 	i80321_imask[IPL_SERIAL] |= i80321_imask[IPL_HIGH];
    293  1.1  thorpej 
    294  1.1  thorpej 	/*
    295  1.1  thorpej 	 * Now compute which IRQs must be blocked when servicing any
    296  1.1  thorpej 	 * given IRQ.
    297  1.1  thorpej 	 */
    298  1.1  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    299  1.1  thorpej 		int irqs = (1U << irq);
    300  1.1  thorpej 		iq = &intrq[irq];
    301  1.1  thorpej 		if (TAILQ_FIRST(&iq->iq_list) != NULL)
    302  1.1  thorpej 			i80321_enable_irq(irq);
    303  1.1  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    304  1.1  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    305  1.5   briggs 			irqs |= i80321_imask[ih->ih_ipl];
    306  1.1  thorpej 		iq->iq_mask = irqs;
    307  1.1  thorpej 	}
    308  1.1  thorpej }
    309  1.1  thorpej 
    310  1.5   briggs __inline void
    311  1.1  thorpej i80321_do_pending(void)
    312  1.1  thorpej {
    313  1.1  thorpej 	static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
    314  1.1  thorpej 	int new, oldirqstate;
    315  1.1  thorpej 
    316  1.1  thorpej 	if (__cpu_simple_lock_try(&processing) == 0)
    317  1.1  thorpej 		return;
    318  1.1  thorpej 
    319  1.1  thorpej 	new = current_spl_level;
    320  1.1  thorpej 
    321  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    322  1.1  thorpej 
    323  1.1  thorpej #define	DO_SOFTINT(si)							\
    324  1.5   briggs 	if ((i80321_ipending & ~new) & SI_TO_IRQBIT(si)) {			\
    325  1.5   briggs 		i80321_ipending &= ~SI_TO_IRQBIT(si);				\
    326  1.5   briggs 		current_spl_level |= i80321_imask[si_to_ipl[(si)]];		\
    327  1.1  thorpej 		restore_interrupts(oldirqstate);			\
    328  1.1  thorpej 		softintr_dispatch(si);					\
    329  1.1  thorpej 		oldirqstate = disable_interrupts(I32_bit);		\
    330  1.1  thorpej 		current_spl_level = new;				\
    331  1.1  thorpej 	}
    332  1.1  thorpej 
    333  1.1  thorpej 	DO_SOFTINT(SI_SOFTSERIAL);
    334  1.1  thorpej 	DO_SOFTINT(SI_SOFTNET);
    335  1.1  thorpej 	DO_SOFTINT(SI_SOFTCLOCK);
    336  1.1  thorpej 	DO_SOFTINT(SI_SOFT);
    337  1.1  thorpej 
    338  1.1  thorpej 	__cpu_simple_unlock(&processing);
    339  1.1  thorpej 
    340  1.1  thorpej 	restore_interrupts(oldirqstate);
    341  1.1  thorpej }
    342  1.1  thorpej 
    343  1.5   briggs #if defined(EVBARM_SPL_NOINLINE)
    344  1.1  thorpej 
    345  1.1  thorpej __inline void
    346  1.1  thorpej splx(int new)
    347  1.1  thorpej {
    348  1.1  thorpej 	int oldirqstate, hwpend;
    349  1.1  thorpej 
    350  1.1  thorpej 	current_spl_level = new;
    351  1.1  thorpej 
    352  1.5   briggs 	hwpend = (i80321_ipending & ICU_INT_HWMASK) & ~new;
    353  1.1  thorpej 	if (hwpend != 0) {
    354  1.1  thorpej 		oldirqstate = disable_interrupts(I32_bit);
    355  1.1  thorpej 		intr_enabled |= hwpend;
    356  1.1  thorpej 		i80321_set_intrmask();
    357  1.1  thorpej 		restore_interrupts(oldirqstate);
    358  1.1  thorpej 	}
    359  1.1  thorpej 
    360  1.5   briggs 	if ((i80321_ipending & INT_SWMASK) & ~new)
    361  1.1  thorpej 		i80321_do_pending();
    362  1.1  thorpej }
    363  1.1  thorpej 
    364  1.1  thorpej int
    365  1.5   briggs _splraise(int ipl)
    366  1.5   briggs {
    367  1.5   briggs 	int	old;
    368  1.5   briggs 
    369  1.5   briggs 	old = current_spl_level;
    370  1.5   briggs 	current_spl_level |= i80321_imask[ipl];
    371  1.5   briggs 
    372  1.5   briggs 	return (old);
    373  1.5   briggs }
    374  1.5   briggs 
    375  1.5   briggs int
    376  1.1  thorpej _spllower(int ipl)
    377  1.1  thorpej {
    378  1.1  thorpej 	int old = current_spl_level;
    379  1.1  thorpej 
    380  1.5   briggs 	splx(i80321_imask[ipl]);
    381  1.5   briggs 	return(old);
    382  1.5   briggs }
    383  1.5   briggs 
    384  1.5   briggs #else	/* EVBARM_SPL_NOINLINE */
    385  1.5   briggs 
    386  1.5   briggs #undef splx
    387  1.5   briggs __inline void
    388  1.5   briggs splx(int new)
    389  1.5   briggs {
    390  1.5   briggs 	i80321_splx(new);
    391  1.5   briggs }
    392  1.5   briggs 
    393  1.5   briggs #undef _spllower
    394  1.5   briggs int
    395  1.5   briggs _spllower(int ipl)
    396  1.5   briggs {
    397  1.5   briggs 	return i80321_spllower(ipl);
    398  1.5   briggs }
    399  1.5   briggs 
    400  1.5   briggs #undef _splraise
    401  1.5   briggs int
    402  1.5   briggs _splraise(int ipl)
    403  1.5   briggs {
    404  1.5   briggs 	return i80321_splraise(ipl);
    405  1.1  thorpej }
    406  1.1  thorpej 
    407  1.5   briggs #endif	/* else EVBARM_SPL_NOINLINE */
    408  1.5   briggs 
    409  1.1  thorpej void
    410  1.1  thorpej _setsoftintr(int si)
    411  1.1  thorpej {
    412  1.1  thorpej 	int oldirqstate;
    413  1.1  thorpej 
    414  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    415  1.5   briggs 	i80321_ipending |= SI_TO_IRQBIT(si);
    416  1.1  thorpej 	restore_interrupts(oldirqstate);
    417  1.1  thorpej 
    418  1.1  thorpej 	/* Process unmasked pending soft interrupts. */
    419  1.5   briggs 	if ((i80321_ipending & INT_SWMASK) & ~current_spl_level)
    420  1.1  thorpej 		i80321_do_pending();
    421  1.1  thorpej }
    422  1.1  thorpej 
    423  1.1  thorpej /*
    424  1.1  thorpej  * i80321_icu_init:
    425  1.1  thorpej  *
    426  1.1  thorpej  *	Initialize the i80321 ICU.  Called early in bootstrap
    427  1.1  thorpej  *	to make sure the ICU is in a pristine state.
    428  1.1  thorpej  */
    429  1.1  thorpej void
    430  1.1  thorpej i80321_icu_init(void)
    431  1.1  thorpej {
    432  1.1  thorpej 
    433  1.1  thorpej 	intr_enabled = 0;	/* All interrupts disabled */
    434  1.1  thorpej 	i80321_set_intrmask();
    435  1.1  thorpej 
    436  1.1  thorpej 	intr_steer = 0;		/* All interrupts steered to IRQ */
    437  1.1  thorpej 	i80321_set_intrsteer();
    438  1.1  thorpej }
    439  1.1  thorpej 
    440  1.1  thorpej /*
    441  1.1  thorpej  * i80321_intr_init:
    442  1.1  thorpej  *
    443  1.1  thorpej  *	Initialize the rest of the interrupt subsystem, making it
    444  1.1  thorpej  *	ready to handle interrupts from devices.
    445  1.1  thorpej  */
    446  1.1  thorpej void
    447  1.1  thorpej i80321_intr_init(void)
    448  1.1  thorpej {
    449  1.1  thorpej 	struct intrq *iq;
    450  1.1  thorpej 	int i;
    451  1.1  thorpej 
    452  1.1  thorpej 	intr_enabled = 0;
    453  1.1  thorpej 
    454  1.1  thorpej 	for (i = 0; i < NIRQ; i++) {
    455  1.1  thorpej 		iq = &intrq[i];
    456  1.1  thorpej 		TAILQ_INIT(&iq->iq_list);
    457  1.1  thorpej 
    458  1.1  thorpej 		evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
    459  1.3  thorpej 		    NULL, "iop321", i80321_irqnames[i]);
    460  1.1  thorpej 	}
    461  1.1  thorpej 
    462  1.1  thorpej 	i80321_intr_calculate_masks();
    463  1.1  thorpej 
    464  1.1  thorpej 	/* Enable IRQs (don't yet use FIQs). */
    465  1.1  thorpej 	enable_interrupts(I32_bit);
    466  1.1  thorpej }
    467  1.1  thorpej 
    468  1.1  thorpej void *
    469  1.1  thorpej i80321_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
    470  1.1  thorpej {
    471  1.1  thorpej 	struct intrq *iq;
    472  1.1  thorpej 	struct intrhand *ih;
    473  1.1  thorpej 	u_int oldirqstate;
    474  1.1  thorpej 
    475  1.1  thorpej 	if (irq < 0 || irq > NIRQ)
    476  1.1  thorpej 		panic("i80321_intr_establish: IRQ %d out of range", irq);
    477  1.1  thorpej 
    478  1.1  thorpej 	ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
    479  1.1  thorpej 	if (ih == NULL)
    480  1.1  thorpej 		return (NULL);
    481  1.1  thorpej 
    482  1.1  thorpej 	ih->ih_func = func;
    483  1.1  thorpej 	ih->ih_arg = arg;
    484  1.1  thorpej 	ih->ih_ipl = ipl;
    485  1.1  thorpej 	ih->ih_irq = irq;
    486  1.1  thorpej 
    487  1.1  thorpej 	iq = &intrq[irq];
    488  1.1  thorpej 
    489  1.1  thorpej 	/* All IOP321 interrupts are level-triggered. */
    490  1.1  thorpej 	iq->iq_ist = IST_LEVEL;
    491  1.1  thorpej 
    492  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    493  1.1  thorpej 
    494  1.1  thorpej 	TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
    495  1.1  thorpej 
    496  1.1  thorpej 	i80321_intr_calculate_masks();
    497  1.1  thorpej 
    498  1.1  thorpej 	restore_interrupts(oldirqstate);
    499  1.1  thorpej 
    500  1.1  thorpej 	return (ih);
    501  1.1  thorpej }
    502  1.1  thorpej 
    503  1.1  thorpej void
    504  1.1  thorpej i80321_intr_disestablish(void *cookie)
    505  1.1  thorpej {
    506  1.1  thorpej 	struct intrhand *ih = cookie;
    507  1.1  thorpej 	struct intrq *iq = &intrq[ih->ih_irq];
    508  1.1  thorpej 	int oldirqstate;
    509  1.1  thorpej 
    510  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    511  1.1  thorpej 
    512  1.1  thorpej 	TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
    513  1.1  thorpej 
    514  1.1  thorpej 	i80321_intr_calculate_masks();
    515  1.1  thorpej 
    516  1.1  thorpej 	restore_interrupts(oldirqstate);
    517  1.1  thorpej }
    518  1.1  thorpej 
    519  1.1  thorpej void
    520  1.1  thorpej i80321_intr_dispatch(struct clockframe *frame)
    521  1.1  thorpej {
    522  1.1  thorpej 	struct intrq *iq;
    523  1.1  thorpej 	struct intrhand *ih;
    524  1.1  thorpej 	int oldirqstate, pcpl, irq, ibit, hwpend;
    525  1.1  thorpej 
    526  1.1  thorpej 	pcpl = current_spl_level;
    527  1.1  thorpej 
    528  1.1  thorpej 	hwpend = i80321_iintsrc_read();
    529  1.1  thorpej 
    530  1.1  thorpej 	/*
    531  1.1  thorpej 	 * Disable all the interrupts that are pending.  We will
    532  1.1  thorpej 	 * reenable them once they are processed and not masked.
    533  1.1  thorpej 	 */
    534  1.1  thorpej 	intr_enabled &= ~hwpend;
    535  1.1  thorpej 	i80321_set_intrmask();
    536  1.1  thorpej 
    537  1.1  thorpej 	while (hwpend != 0) {
    538  1.1  thorpej 		irq = ffs(hwpend) - 1;
    539  1.1  thorpej 		ibit = (1U << irq);
    540  1.1  thorpej 
    541  1.1  thorpej 		hwpend &= ~ibit;
    542  1.1  thorpej 
    543  1.1  thorpej 		if (pcpl & ibit) {
    544  1.1  thorpej 			/*
    545  1.1  thorpej 			 * IRQ is masked; mark it as pending and check
    546  1.1  thorpej 			 * the next one.  Note: the IRQ is already disabled.
    547  1.1  thorpej 			 */
    548  1.5   briggs 			i80321_ipending |= ibit;
    549  1.1  thorpej 			continue;
    550  1.1  thorpej 		}
    551  1.1  thorpej 
    552  1.5   briggs 		i80321_ipending &= ~ibit;
    553  1.1  thorpej 
    554  1.1  thorpej 		iq = &intrq[irq];
    555  1.1  thorpej 		iq->iq_ev.ev_count++;
    556  1.1  thorpej 		uvmexp.intrs++;
    557  1.1  thorpej 		current_spl_level |= iq->iq_mask;
    558  1.1  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    559  1.1  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    560  1.1  thorpej 		     ih = TAILQ_NEXT(ih, ih_list)) {
    561  1.1  thorpej 			(void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
    562  1.1  thorpej 		}
    563  1.1  thorpej 		restore_interrupts(oldirqstate);
    564  1.1  thorpej 
    565  1.1  thorpej 		current_spl_level = pcpl;
    566  1.1  thorpej 
    567  1.1  thorpej 		/* Re-enable this interrupt now that's it's cleared. */
    568  1.1  thorpej 		intr_enabled |= ibit;
    569  1.1  thorpej 		i80321_set_intrmask();
    570  1.1  thorpej 	}
    571  1.1  thorpej 
    572  1.1  thorpej 	/* Check for pendings soft intrs. */
    573  1.5   briggs 	if ((i80321_ipending & INT_SWMASK) & ~current_spl_level) {
    574  1.1  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    575  1.1  thorpej 		i80321_do_pending();
    576  1.1  thorpej 		restore_interrupts(oldirqstate);
    577  1.1  thorpej 	}
    578  1.1  thorpej }
    579