Home | History | Annotate | Line # | Download | only in xscale
i80321_icu.c revision 1.7
      1  1.7  thorpej /*	$NetBSD: i80321_icu.c,v 1.7 2003/06/16 20:00:58 thorpej Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*
      4  1.1  thorpej  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8  1.1  thorpej  *
      9  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     10  1.1  thorpej  * modification, are permitted provided that the following conditions
     11  1.1  thorpej  * are met:
     12  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     13  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     14  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     17  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     18  1.1  thorpej  *    must display the following acknowledgement:
     19  1.1  thorpej  *	This product includes software developed for the NetBSD Project by
     20  1.1  thorpej  *	Wasabi Systems, Inc.
     21  1.1  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1  thorpej  *    or promote products derived from this software without specific prior
     23  1.1  thorpej  *    written permission.
     24  1.1  thorpej  *
     25  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1  thorpej  */
     37  1.1  thorpej 
     38  1.6  thorpej #ifndef EVBARM_SPL_NOINLINE
     39  1.6  thorpej #define	EVBARM_SPL_NOINLINE
     40  1.6  thorpej #endif
     41  1.6  thorpej 
     42  1.1  thorpej /*
     43  1.1  thorpej  * Interrupt support for the Intel i80321 I/O Processor.
     44  1.1  thorpej  */
     45  1.1  thorpej 
     46  1.1  thorpej #include <sys/param.h>
     47  1.1  thorpej #include <sys/systm.h>
     48  1.1  thorpej #include <sys/malloc.h>
     49  1.1  thorpej 
     50  1.1  thorpej #include <uvm/uvm_extern.h>
     51  1.1  thorpej 
     52  1.1  thorpej #include <machine/bus.h>
     53  1.1  thorpej #include <machine/intr.h>
     54  1.1  thorpej 
     55  1.1  thorpej #include <arm/cpufunc.h>
     56  1.1  thorpej 
     57  1.1  thorpej #include <arm/xscale/i80321reg.h>
     58  1.1  thorpej #include <arm/xscale/i80321var.h>
     59  1.1  thorpej 
     60  1.1  thorpej /* Interrupt handler queues. */
     61  1.1  thorpej struct intrq intrq[NIRQ];
     62  1.1  thorpej 
     63  1.1  thorpej /* Interrupts to mask at each level. */
     64  1.5   briggs int i80321_imask[NIPL];
     65  1.1  thorpej 
     66  1.1  thorpej /* Current interrupt priority level. */
     67  1.1  thorpej __volatile int current_spl_level;
     68  1.1  thorpej 
     69  1.1  thorpej /* Interrupts pending. */
     70  1.5   briggs __volatile int i80321_ipending;
     71  1.1  thorpej 
     72  1.1  thorpej /* Software copy of the IRQs we have enabled. */
     73  1.1  thorpej __volatile uint32_t intr_enabled;
     74  1.1  thorpej 
     75  1.1  thorpej /* Mask if interrupts steered to FIQs. */
     76  1.1  thorpej uint32_t intr_steer;
     77  1.1  thorpej 
     78  1.1  thorpej /*
     79  1.1  thorpej  * Map a software interrupt queue index (to the unused bits in the
     80  1.1  thorpej  * ICU registers -- XXX will need to revisit this if those bits are
     81  1.1  thorpej  * ever used in future steppings).
     82  1.1  thorpej  */
     83  1.1  thorpej static const uint32_t si_to_irqbit[SI_NQUEUES] = {
     84  1.1  thorpej 	ICU_INT_bit26,		/* SI_SOFT */
     85  1.1  thorpej 	ICU_INT_bit22,		/* SI_SOFTCLOCK */
     86  1.1  thorpej 	ICU_INT_bit5,		/* SI_SOFTNET */
     87  1.1  thorpej 	ICU_INT_bit4,		/* SI_SOFTSERIAL */
     88  1.1  thorpej };
     89  1.1  thorpej 
     90  1.1  thorpej #define	SI_TO_IRQBIT(si)	(1U << si_to_irqbit[(si)])
     91  1.1  thorpej 
     92  1.1  thorpej /*
     93  1.1  thorpej  * Map a software interrupt queue to an interrupt priority level.
     94  1.1  thorpej  */
     95  1.1  thorpej static const int si_to_ipl[SI_NQUEUES] = {
     96  1.1  thorpej 	IPL_SOFT,		/* SI_SOFT */
     97  1.1  thorpej 	IPL_SOFTCLOCK,		/* SI_SOFTCLOCK */
     98  1.1  thorpej 	IPL_SOFTNET,		/* SI_SOFTNET */
     99  1.1  thorpej 	IPL_SOFTSERIAL,		/* SI_SOFTSERIAL */
    100  1.1  thorpej };
    101  1.1  thorpej 
    102  1.3  thorpej /*
    103  1.3  thorpej  * Interrupt bit names.
    104  1.3  thorpej  */
    105  1.3  thorpej const char *i80321_irqnames[] = {
    106  1.3  thorpej 	"DMA0 EOT",
    107  1.3  thorpej 	"DMA0 EOC",
    108  1.3  thorpej 	"DMA1 EOT",
    109  1.3  thorpej 	"DMA1 EOC",
    110  1.3  thorpej 	"irq 4",
    111  1.3  thorpej 	"irq 5",
    112  1.3  thorpej 	"AAU EOT",
    113  1.3  thorpej 	"AAU EOC",
    114  1.3  thorpej 	"core PMU",
    115  1.3  thorpej 	"TMR0 (hardclock)",
    116  1.3  thorpej 	"TMR1",
    117  1.3  thorpej 	"I2C0",
    118  1.3  thorpej 	"I2C1",
    119  1.3  thorpej 	"MU",
    120  1.3  thorpej 	"BIST",
    121  1.3  thorpej 	"periph PMU",
    122  1.3  thorpej 	"XScale PMU",
    123  1.3  thorpej 	"BIU error",
    124  1.3  thorpej 	"ATU error",
    125  1.3  thorpej 	"MCU error",
    126  1.3  thorpej 	"DMA0 error",
    127  1.3  thorpej 	"DMA1 error",
    128  1.3  thorpej 	"irq 22",
    129  1.3  thorpej 	"AAU error",
    130  1.3  thorpej 	"MU error",
    131  1.3  thorpej 	"SSP",
    132  1.3  thorpej 	"irq 26",
    133  1.3  thorpej 	"irq 27",
    134  1.3  thorpej 	"irq 28",
    135  1.3  thorpej 	"irq 29",
    136  1.3  thorpej 	"irq 30",
    137  1.3  thorpej 	"irq 31",
    138  1.3  thorpej };
    139  1.3  thorpej 
    140  1.1  thorpej void	i80321_intr_dispatch(struct clockframe *frame);
    141  1.1  thorpej 
    142  1.1  thorpej static __inline uint32_t
    143  1.1  thorpej i80321_iintsrc_read(void)
    144  1.1  thorpej {
    145  1.1  thorpej 	uint32_t iintsrc;
    146  1.1  thorpej 
    147  1.1  thorpej 	__asm __volatile("mrc p6, 0, %0, c8, c0, 0"
    148  1.1  thorpej 		: "=r" (iintsrc));
    149  1.1  thorpej 
    150  1.1  thorpej 	/*
    151  1.1  thorpej 	 * The IINTSRC register shows bits that are active even
    152  1.1  thorpej 	 * if they are masked in INTCTL, so we have to mask them
    153  1.1  thorpej 	 * off with the interrupts we consider enabled.
    154  1.1  thorpej 	 */
    155  1.1  thorpej 	return (iintsrc & intr_enabled);
    156  1.1  thorpej }
    157  1.1  thorpej 
    158  1.1  thorpej static __inline void
    159  1.1  thorpej i80321_set_intrsteer(void)
    160  1.1  thorpej {
    161  1.1  thorpej 
    162  1.1  thorpej 	__asm __volatile("mcr p6, 0, %0, c4, c0, 0"
    163  1.1  thorpej 		:
    164  1.1  thorpej 		: "r" (intr_steer & ICU_INT_HWMASK));
    165  1.1  thorpej }
    166  1.1  thorpej 
    167  1.1  thorpej static __inline void
    168  1.1  thorpej i80321_enable_irq(int irq)
    169  1.1  thorpej {
    170  1.1  thorpej 
    171  1.1  thorpej 	intr_enabled |= (1U << irq);
    172  1.1  thorpej 	i80321_set_intrmask();
    173  1.1  thorpej }
    174  1.1  thorpej 
    175  1.1  thorpej static __inline void
    176  1.1  thorpej i80321_disable_irq(int irq)
    177  1.1  thorpej {
    178  1.1  thorpej 
    179  1.1  thorpej 	intr_enabled &= ~(1U << irq);
    180  1.1  thorpej 	i80321_set_intrmask();
    181  1.1  thorpej }
    182  1.1  thorpej 
    183  1.1  thorpej /*
    184  1.1  thorpej  * NOTE: This routine must be called with interrupts disabled in the CPSR.
    185  1.1  thorpej  */
    186  1.1  thorpej static void
    187  1.1  thorpej i80321_intr_calculate_masks(void)
    188  1.1  thorpej {
    189  1.1  thorpej 	struct intrq *iq;
    190  1.1  thorpej 	struct intrhand *ih;
    191  1.1  thorpej 	int irq, ipl;
    192  1.1  thorpej 
    193  1.1  thorpej 	/* First, figure out which IPLs each IRQ has. */
    194  1.1  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    195  1.1  thorpej 		int levels = 0;
    196  1.1  thorpej 		iq = &intrq[irq];
    197  1.1  thorpej 		i80321_disable_irq(irq);
    198  1.1  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    199  1.1  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    200  1.1  thorpej 			levels |= (1U << ih->ih_ipl);
    201  1.1  thorpej 		iq->iq_levels = levels;
    202  1.1  thorpej 	}
    203  1.1  thorpej 
    204  1.1  thorpej 	/* Next, figure out which IRQs are used by each IPL. */
    205  1.1  thorpej 	for (ipl = 0; ipl < NIPL; ipl++) {
    206  1.1  thorpej 		int irqs = 0;
    207  1.1  thorpej 		for (irq = 0; irq < NIRQ; irq++) {
    208  1.1  thorpej 			if (intrq[irq].iq_levels & (1U << ipl))
    209  1.1  thorpej 				irqs |= (1U << irq);
    210  1.1  thorpej 		}
    211  1.5   briggs 		i80321_imask[ipl] = irqs;
    212  1.1  thorpej 	}
    213  1.1  thorpej 
    214  1.5   briggs 	i80321_imask[IPL_NONE] = 0;
    215  1.1  thorpej 
    216  1.1  thorpej 	/*
    217  1.1  thorpej 	 * Initialize the soft interrupt masks to block themselves.
    218  1.1  thorpej 	 */
    219  1.5   briggs 	i80321_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
    220  1.5   briggs 	i80321_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
    221  1.5   briggs 	i80321_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
    222  1.5   briggs 	i80321_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
    223  1.1  thorpej 
    224  1.1  thorpej 	/*
    225  1.1  thorpej 	 * splsoftclock() is the only interface that users of the
    226  1.1  thorpej 	 * generic software interrupt facility have to block their
    227  1.1  thorpej 	 * soft intrs, so splsoftclock() must also block IPL_SOFT.
    228  1.1  thorpej 	 */
    229  1.5   briggs 	i80321_imask[IPL_SOFTCLOCK] |= i80321_imask[IPL_SOFT];
    230  1.1  thorpej 
    231  1.1  thorpej 	/*
    232  1.1  thorpej 	 * splsoftnet() must also block splsoftclock(), since we don't
    233  1.1  thorpej 	 * want timer-driven network events to occur while we're
    234  1.1  thorpej 	 * processing incoming packets.
    235  1.1  thorpej 	 */
    236  1.5   briggs 	i80321_imask[IPL_SOFTNET] |= i80321_imask[IPL_SOFTCLOCK];
    237  1.1  thorpej 
    238  1.1  thorpej 	/*
    239  1.1  thorpej 	 * Enforce a heirarchy that gives "slow" device (or devices with
    240  1.1  thorpej 	 * limited input buffer space/"real-time" requirements) a better
    241  1.1  thorpej 	 * chance at not dropping data.
    242  1.1  thorpej 	 */
    243  1.5   briggs 	i80321_imask[IPL_BIO] |= i80321_imask[IPL_SOFTNET];
    244  1.5   briggs 	i80321_imask[IPL_NET] |= i80321_imask[IPL_BIO];
    245  1.5   briggs 	i80321_imask[IPL_SOFTSERIAL] |= i80321_imask[IPL_NET];
    246  1.5   briggs 	i80321_imask[IPL_TTY] |= i80321_imask[IPL_SOFTSERIAL];
    247  1.1  thorpej 
    248  1.1  thorpej 	/*
    249  1.1  thorpej 	 * splvm() blocks all interrupts that use the kernel memory
    250  1.1  thorpej 	 * allocation facilities.
    251  1.1  thorpej 	 */
    252  1.7  thorpej 	i80321_imask[IPL_VM] |= i80321_imask[IPL_TTY];
    253  1.1  thorpej 
    254  1.1  thorpej 	/*
    255  1.1  thorpej 	 * Audio devices are not allowed to perform memory allocation
    256  1.1  thorpej 	 * in their interrupt routines, and they have fairly "real-time"
    257  1.1  thorpej 	 * requirements, so give them a high interrupt priority.
    258  1.1  thorpej 	 */
    259  1.7  thorpej 	i80321_imask[IPL_AUDIO] |= i80321_imask[IPL_VM];
    260  1.1  thorpej 
    261  1.1  thorpej 	/*
    262  1.1  thorpej 	 * splclock() must block anything that uses the scheduler.
    263  1.1  thorpej 	 */
    264  1.5   briggs 	i80321_imask[IPL_CLOCK] |= i80321_imask[IPL_AUDIO];
    265  1.1  thorpej 
    266  1.1  thorpej 	/*
    267  1.1  thorpej 	 * No separate statclock on the IQ80310.
    268  1.1  thorpej 	 */
    269  1.5   briggs 	i80321_imask[IPL_STATCLOCK] |= i80321_imask[IPL_CLOCK];
    270  1.1  thorpej 
    271  1.1  thorpej 	/*
    272  1.1  thorpej 	 * splhigh() must block "everything".
    273  1.1  thorpej 	 */
    274  1.5   briggs 	i80321_imask[IPL_HIGH] |= i80321_imask[IPL_STATCLOCK];
    275  1.1  thorpej 
    276  1.1  thorpej 	/*
    277  1.1  thorpej 	 * XXX We need serial drivers to run at the absolute highest priority
    278  1.1  thorpej 	 * in order to avoid overruns, so serial > high.
    279  1.1  thorpej 	 */
    280  1.5   briggs 	i80321_imask[IPL_SERIAL] |= i80321_imask[IPL_HIGH];
    281  1.1  thorpej 
    282  1.1  thorpej 	/*
    283  1.1  thorpej 	 * Now compute which IRQs must be blocked when servicing any
    284  1.1  thorpej 	 * given IRQ.
    285  1.1  thorpej 	 */
    286  1.1  thorpej 	for (irq = 0; irq < NIRQ; irq++) {
    287  1.1  thorpej 		int irqs = (1U << irq);
    288  1.1  thorpej 		iq = &intrq[irq];
    289  1.1  thorpej 		if (TAILQ_FIRST(&iq->iq_list) != NULL)
    290  1.1  thorpej 			i80321_enable_irq(irq);
    291  1.1  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    292  1.1  thorpej 		     ih = TAILQ_NEXT(ih, ih_list))
    293  1.5   briggs 			irqs |= i80321_imask[ih->ih_ipl];
    294  1.1  thorpej 		iq->iq_mask = irqs;
    295  1.1  thorpej 	}
    296  1.1  thorpej }
    297  1.1  thorpej 
    298  1.5   briggs __inline void
    299  1.1  thorpej i80321_do_pending(void)
    300  1.1  thorpej {
    301  1.1  thorpej 	static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
    302  1.1  thorpej 	int new, oldirqstate;
    303  1.1  thorpej 
    304  1.1  thorpej 	if (__cpu_simple_lock_try(&processing) == 0)
    305  1.1  thorpej 		return;
    306  1.1  thorpej 
    307  1.1  thorpej 	new = current_spl_level;
    308  1.1  thorpej 
    309  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    310  1.1  thorpej 
    311  1.1  thorpej #define	DO_SOFTINT(si)							\
    312  1.6  thorpej 	if ((i80321_ipending & ~new) & SI_TO_IRQBIT(si)) {		\
    313  1.6  thorpej 		i80321_ipending &= ~SI_TO_IRQBIT(si);			\
    314  1.6  thorpej 		current_spl_level |= i80321_imask[si_to_ipl[(si)]];	\
    315  1.1  thorpej 		restore_interrupts(oldirqstate);			\
    316  1.1  thorpej 		softintr_dispatch(si);					\
    317  1.1  thorpej 		oldirqstate = disable_interrupts(I32_bit);		\
    318  1.1  thorpej 		current_spl_level = new;				\
    319  1.1  thorpej 	}
    320  1.1  thorpej 
    321  1.1  thorpej 	DO_SOFTINT(SI_SOFTSERIAL);
    322  1.1  thorpej 	DO_SOFTINT(SI_SOFTNET);
    323  1.1  thorpej 	DO_SOFTINT(SI_SOFTCLOCK);
    324  1.1  thorpej 	DO_SOFTINT(SI_SOFT);
    325  1.1  thorpej 
    326  1.1  thorpej 	__cpu_simple_unlock(&processing);
    327  1.1  thorpej 
    328  1.1  thorpej 	restore_interrupts(oldirqstate);
    329  1.1  thorpej }
    330  1.1  thorpej 
    331  1.6  thorpej void
    332  1.1  thorpej splx(int new)
    333  1.1  thorpej {
    334  1.1  thorpej 
    335  1.6  thorpej 	i80321_splx(new);
    336  1.5   briggs }
    337  1.5   briggs 
    338  1.5   briggs int
    339  1.1  thorpej _spllower(int ipl)
    340  1.1  thorpej {
    341  1.5   briggs 
    342  1.6  thorpej 	return (i80321_spllower(ipl));
    343  1.5   briggs }
    344  1.5   briggs 
    345  1.5   briggs int
    346  1.5   briggs _splraise(int ipl)
    347  1.5   briggs {
    348  1.6  thorpej 
    349  1.6  thorpej 	return (i80321_splraise(ipl));
    350  1.1  thorpej }
    351  1.5   briggs 
    352  1.1  thorpej void
    353  1.1  thorpej _setsoftintr(int si)
    354  1.1  thorpej {
    355  1.1  thorpej 	int oldirqstate;
    356  1.1  thorpej 
    357  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    358  1.5   briggs 	i80321_ipending |= SI_TO_IRQBIT(si);
    359  1.1  thorpej 	restore_interrupts(oldirqstate);
    360  1.1  thorpej 
    361  1.1  thorpej 	/* Process unmasked pending soft interrupts. */
    362  1.5   briggs 	if ((i80321_ipending & INT_SWMASK) & ~current_spl_level)
    363  1.1  thorpej 		i80321_do_pending();
    364  1.1  thorpej }
    365  1.1  thorpej 
    366  1.1  thorpej /*
    367  1.1  thorpej  * i80321_icu_init:
    368  1.1  thorpej  *
    369  1.1  thorpej  *	Initialize the i80321 ICU.  Called early in bootstrap
    370  1.1  thorpej  *	to make sure the ICU is in a pristine state.
    371  1.1  thorpej  */
    372  1.1  thorpej void
    373  1.1  thorpej i80321_icu_init(void)
    374  1.1  thorpej {
    375  1.1  thorpej 
    376  1.1  thorpej 	intr_enabled = 0;	/* All interrupts disabled */
    377  1.1  thorpej 	i80321_set_intrmask();
    378  1.1  thorpej 
    379  1.1  thorpej 	intr_steer = 0;		/* All interrupts steered to IRQ */
    380  1.1  thorpej 	i80321_set_intrsteer();
    381  1.1  thorpej }
    382  1.1  thorpej 
    383  1.1  thorpej /*
    384  1.1  thorpej  * i80321_intr_init:
    385  1.1  thorpej  *
    386  1.1  thorpej  *	Initialize the rest of the interrupt subsystem, making it
    387  1.1  thorpej  *	ready to handle interrupts from devices.
    388  1.1  thorpej  */
    389  1.1  thorpej void
    390  1.1  thorpej i80321_intr_init(void)
    391  1.1  thorpej {
    392  1.1  thorpej 	struct intrq *iq;
    393  1.1  thorpej 	int i;
    394  1.1  thorpej 
    395  1.1  thorpej 	intr_enabled = 0;
    396  1.1  thorpej 
    397  1.1  thorpej 	for (i = 0; i < NIRQ; i++) {
    398  1.1  thorpej 		iq = &intrq[i];
    399  1.1  thorpej 		TAILQ_INIT(&iq->iq_list);
    400  1.1  thorpej 
    401  1.1  thorpej 		evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
    402  1.3  thorpej 		    NULL, "iop321", i80321_irqnames[i]);
    403  1.1  thorpej 	}
    404  1.1  thorpej 
    405  1.1  thorpej 	i80321_intr_calculate_masks();
    406  1.1  thorpej 
    407  1.1  thorpej 	/* Enable IRQs (don't yet use FIQs). */
    408  1.1  thorpej 	enable_interrupts(I32_bit);
    409  1.1  thorpej }
    410  1.1  thorpej 
    411  1.1  thorpej void *
    412  1.1  thorpej i80321_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
    413  1.1  thorpej {
    414  1.1  thorpej 	struct intrq *iq;
    415  1.1  thorpej 	struct intrhand *ih;
    416  1.1  thorpej 	u_int oldirqstate;
    417  1.1  thorpej 
    418  1.1  thorpej 	if (irq < 0 || irq > NIRQ)
    419  1.1  thorpej 		panic("i80321_intr_establish: IRQ %d out of range", irq);
    420  1.1  thorpej 
    421  1.1  thorpej 	ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
    422  1.1  thorpej 	if (ih == NULL)
    423  1.1  thorpej 		return (NULL);
    424  1.1  thorpej 
    425  1.1  thorpej 	ih->ih_func = func;
    426  1.1  thorpej 	ih->ih_arg = arg;
    427  1.1  thorpej 	ih->ih_ipl = ipl;
    428  1.1  thorpej 	ih->ih_irq = irq;
    429  1.1  thorpej 
    430  1.1  thorpej 	iq = &intrq[irq];
    431  1.1  thorpej 
    432  1.1  thorpej 	/* All IOP321 interrupts are level-triggered. */
    433  1.1  thorpej 	iq->iq_ist = IST_LEVEL;
    434  1.1  thorpej 
    435  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    436  1.1  thorpej 
    437  1.1  thorpej 	TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
    438  1.1  thorpej 
    439  1.1  thorpej 	i80321_intr_calculate_masks();
    440  1.1  thorpej 
    441  1.1  thorpej 	restore_interrupts(oldirqstate);
    442  1.1  thorpej 
    443  1.1  thorpej 	return (ih);
    444  1.1  thorpej }
    445  1.1  thorpej 
    446  1.1  thorpej void
    447  1.1  thorpej i80321_intr_disestablish(void *cookie)
    448  1.1  thorpej {
    449  1.1  thorpej 	struct intrhand *ih = cookie;
    450  1.1  thorpej 	struct intrq *iq = &intrq[ih->ih_irq];
    451  1.1  thorpej 	int oldirqstate;
    452  1.1  thorpej 
    453  1.1  thorpej 	oldirqstate = disable_interrupts(I32_bit);
    454  1.1  thorpej 
    455  1.1  thorpej 	TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
    456  1.1  thorpej 
    457  1.1  thorpej 	i80321_intr_calculate_masks();
    458  1.1  thorpej 
    459  1.1  thorpej 	restore_interrupts(oldirqstate);
    460  1.1  thorpej }
    461  1.1  thorpej 
    462  1.1  thorpej void
    463  1.1  thorpej i80321_intr_dispatch(struct clockframe *frame)
    464  1.1  thorpej {
    465  1.1  thorpej 	struct intrq *iq;
    466  1.1  thorpej 	struct intrhand *ih;
    467  1.1  thorpej 	int oldirqstate, pcpl, irq, ibit, hwpend;
    468  1.1  thorpej 
    469  1.1  thorpej 	pcpl = current_spl_level;
    470  1.1  thorpej 
    471  1.1  thorpej 	hwpend = i80321_iintsrc_read();
    472  1.1  thorpej 
    473  1.1  thorpej 	/*
    474  1.1  thorpej 	 * Disable all the interrupts that are pending.  We will
    475  1.1  thorpej 	 * reenable them once they are processed and not masked.
    476  1.1  thorpej 	 */
    477  1.1  thorpej 	intr_enabled &= ~hwpend;
    478  1.1  thorpej 	i80321_set_intrmask();
    479  1.1  thorpej 
    480  1.1  thorpej 	while (hwpend != 0) {
    481  1.1  thorpej 		irq = ffs(hwpend) - 1;
    482  1.1  thorpej 		ibit = (1U << irq);
    483  1.1  thorpej 
    484  1.1  thorpej 		hwpend &= ~ibit;
    485  1.1  thorpej 
    486  1.1  thorpej 		if (pcpl & ibit) {
    487  1.1  thorpej 			/*
    488  1.1  thorpej 			 * IRQ is masked; mark it as pending and check
    489  1.1  thorpej 			 * the next one.  Note: the IRQ is already disabled.
    490  1.1  thorpej 			 */
    491  1.5   briggs 			i80321_ipending |= ibit;
    492  1.1  thorpej 			continue;
    493  1.1  thorpej 		}
    494  1.1  thorpej 
    495  1.5   briggs 		i80321_ipending &= ~ibit;
    496  1.1  thorpej 
    497  1.1  thorpej 		iq = &intrq[irq];
    498  1.1  thorpej 		iq->iq_ev.ev_count++;
    499  1.1  thorpej 		uvmexp.intrs++;
    500  1.1  thorpej 		current_spl_level |= iq->iq_mask;
    501  1.1  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    502  1.1  thorpej 		for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
    503  1.1  thorpej 		     ih = TAILQ_NEXT(ih, ih_list)) {
    504  1.1  thorpej 			(void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
    505  1.1  thorpej 		}
    506  1.1  thorpej 		restore_interrupts(oldirqstate);
    507  1.1  thorpej 
    508  1.1  thorpej 		current_spl_level = pcpl;
    509  1.1  thorpej 
    510  1.1  thorpej 		/* Re-enable this interrupt now that's it's cleared. */
    511  1.1  thorpej 		intr_enabled |= ibit;
    512  1.1  thorpej 		i80321_set_intrmask();
    513  1.1  thorpej 	}
    514  1.1  thorpej 
    515  1.1  thorpej 	/* Check for pendings soft intrs. */
    516  1.5   briggs 	if ((i80321_ipending & INT_SWMASK) & ~current_spl_level) {
    517  1.1  thorpej 		oldirqstate = enable_interrupts(I32_bit);
    518  1.1  thorpej 		i80321_do_pending();
    519  1.1  thorpej 		restore_interrupts(oldirqstate);
    520  1.1  thorpej 	}
    521  1.1  thorpej }
    522