i80321_pci.c revision 1.10.6.1 1 1.10.6.1 mrg /* $NetBSD: i80321_pci.c,v 1.10.6.1 2012/02/18 07:31:33 mrg Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * PCI configuration support for i80321 I/O Processor chip.
40 1.1 thorpej */
41 1.4 lukem
42 1.4 lukem #include <sys/cdefs.h>
43 1.10.6.1 mrg __KERNEL_RCSID(0, "$NetBSD: i80321_pci.c,v 1.10.6.1 2012/02/18 07:31:33 mrg Exp $");
44 1.1 thorpej
45 1.1 thorpej #include <sys/param.h>
46 1.1 thorpej #include <sys/systm.h>
47 1.1 thorpej #include <sys/device.h>
48 1.1 thorpej #include <sys/extent.h>
49 1.1 thorpej #include <sys/malloc.h>
50 1.1 thorpej
51 1.1 thorpej #include <uvm/uvm_extern.h>
52 1.1 thorpej
53 1.10 dyoung #include <sys/bus.h>
54 1.1 thorpej
55 1.1 thorpej #include <arm/xscale/i80321reg.h>
56 1.1 thorpej #include <arm/xscale/i80321var.h>
57 1.1 thorpej
58 1.1 thorpej #include <dev/pci/ppbreg.h>
59 1.1 thorpej #include <dev/pci/pciconf.h>
60 1.1 thorpej
61 1.1 thorpej #include "opt_pci.h"
62 1.8 gavan #include "opt_i80321.h"
63 1.1 thorpej #include "pci.h"
64 1.1 thorpej
65 1.1 thorpej void i80321_pci_attach_hook(struct device *, struct device *,
66 1.1 thorpej struct pcibus_attach_args *);
67 1.1 thorpej int i80321_pci_bus_maxdevs(void *, int);
68 1.1 thorpej pcitag_t i80321_pci_make_tag(void *, int, int, int);
69 1.1 thorpej void i80321_pci_decompose_tag(void *, pcitag_t, int *, int *,
70 1.1 thorpej int *);
71 1.1 thorpej pcireg_t i80321_pci_conf_read(void *, pcitag_t, int);
72 1.1 thorpej void i80321_pci_conf_write(void *, pcitag_t, int, pcireg_t);
73 1.1 thorpej
74 1.1 thorpej #define PCI_CONF_LOCK(s) (s) = disable_interrupts(I32_bit)
75 1.1 thorpej #define PCI_CONF_UNLOCK(s) restore_interrupts((s))
76 1.1 thorpej
77 1.1 thorpej void
78 1.1 thorpej i80321_pci_init(pci_chipset_tag_t pc, void *cookie)
79 1.1 thorpej {
80 1.1 thorpej #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
81 1.1 thorpej struct i80321_softc *sc = cookie;
82 1.1 thorpej struct extent *ioext, *memext;
83 1.1 thorpej uint32_t busno;
84 1.1 thorpej #endif
85 1.1 thorpej
86 1.1 thorpej pc->pc_conf_v = cookie;
87 1.1 thorpej pc->pc_attach_hook = i80321_pci_attach_hook;
88 1.1 thorpej pc->pc_bus_maxdevs = i80321_pci_bus_maxdevs;
89 1.1 thorpej pc->pc_make_tag = i80321_pci_make_tag;
90 1.1 thorpej pc->pc_decompose_tag = i80321_pci_decompose_tag;
91 1.1 thorpej pc->pc_conf_read = i80321_pci_conf_read;
92 1.1 thorpej pc->pc_conf_write = i80321_pci_conf_write;
93 1.1 thorpej
94 1.1 thorpej #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
95 1.1 thorpej /*
96 1.1 thorpej * Configure the PCI bus.
97 1.1 thorpej *
98 1.1 thorpej * XXX We need to revisit this. We only configure the Secondary
99 1.1 thorpej * bus (and its children). The bus configure code needs changes
100 1.1 thorpej * to support how the busses are arranged on this chip. We also
101 1.1 thorpej * need to only configure devices in the private device space on
102 1.1 thorpej * the Secondary bus.
103 1.1 thorpej */
104 1.1 thorpej
105 1.1 thorpej busno = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, ATU_PCIXSR);
106 1.1 thorpej busno = PCIXSR_BUSNO(busno);
107 1.1 thorpej if (busno == 0xff)
108 1.1 thorpej busno = 0;
109 1.1 thorpej
110 1.7 briggs ioext = extent_create("pciio",
111 1.7 briggs sc->sc_ioout_xlate + sc->sc_ioout_xlate_offset,
112 1.1 thorpej sc->sc_ioout_xlate + VERDE_OUT_XLATE_IO_WIN_SIZE - 1,
113 1.10.6.1 mrg NULL, 0, EX_NOWAIT);
114 1.8 gavan
115 1.8 gavan #ifdef I80321_USE_DIRECT_WIN
116 1.8 gavan memext = extent_create("pcimem", VERDE_OUT_DIRECT_WIN_BASE + VERDE_OUT_DIRECT_WIN_SKIP,
117 1.8 gavan VERDE_OUT_DIRECT_WIN_BASE + VERDE_OUT_DIRECT_WIN_SIZE- 1,
118 1.10.6.1 mrg NULL, 0, EX_NOWAIT);
119 1.8 gavan #else
120 1.1 thorpej memext = extent_create("pcimem", sc->sc_owin[0].owin_xlate_lo,
121 1.1 thorpej sc->sc_owin[0].owin_xlate_lo + VERDE_OUT_XLATE_MEM_WIN_SIZE - 1,
122 1.10.6.1 mrg NULL, 0, EX_NOWAIT);
123 1.8 gavan #endif
124 1.1 thorpej
125 1.10.6.1 mrg aprint_normal_dev(sc->sc_dev, "configuring PCI bus\n");
126 1.1 thorpej pci_configure_bus(pc, ioext, memext, NULL, busno, arm_dcache_align);
127 1.1 thorpej
128 1.1 thorpej extent_destroy(ioext);
129 1.1 thorpej extent_destroy(memext);
130 1.1 thorpej #endif
131 1.1 thorpej }
132 1.1 thorpej
133 1.1 thorpej void
134 1.1 thorpej pci_conf_interrupt(pci_chipset_tag_t pc, int a, int b, int c, int d, int *p)
135 1.1 thorpej {
136 1.1 thorpej }
137 1.1 thorpej
138 1.1 thorpej void
139 1.1 thorpej i80321_pci_attach_hook(struct device *parent, struct device *self,
140 1.1 thorpej struct pcibus_attach_args *pba)
141 1.1 thorpej {
142 1.1 thorpej
143 1.1 thorpej /* Nothing to do. */
144 1.1 thorpej }
145 1.1 thorpej
146 1.1 thorpej int
147 1.1 thorpej i80321_pci_bus_maxdevs(void *v, int busno)
148 1.1 thorpej {
149 1.1 thorpej
150 1.1 thorpej return (32);
151 1.1 thorpej }
152 1.1 thorpej
153 1.1 thorpej pcitag_t
154 1.1 thorpej i80321_pci_make_tag(void *v, int b, int d, int f)
155 1.1 thorpej {
156 1.1 thorpej
157 1.1 thorpej return ((b << 16) | (d << 11) | (f << 8));
158 1.1 thorpej }
159 1.1 thorpej
160 1.1 thorpej void
161 1.1 thorpej i80321_pci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
162 1.1 thorpej {
163 1.1 thorpej
164 1.1 thorpej if (bp != NULL)
165 1.1 thorpej *bp = (tag >> 16) & 0xff;
166 1.1 thorpej if (dp != NULL)
167 1.1 thorpej *dp = (tag >> 11) & 0x1f;
168 1.1 thorpej if (fp != NULL)
169 1.1 thorpej *fp = (tag >> 8) & 0x7;
170 1.1 thorpej }
171 1.1 thorpej
172 1.1 thorpej struct pciconf_state {
173 1.1 thorpej uint32_t ps_addr_val;
174 1.1 thorpej
175 1.1 thorpej int ps_b, ps_d, ps_f;
176 1.1 thorpej };
177 1.1 thorpej
178 1.1 thorpej static int
179 1.1 thorpej i80321_pci_conf_setup(struct i80321_softc *sc, pcitag_t tag, int offset,
180 1.1 thorpej struct pciconf_state *ps)
181 1.1 thorpej {
182 1.1 thorpej uint32_t busno;
183 1.1 thorpej
184 1.1 thorpej i80321_pci_decompose_tag(sc, tag, &ps->ps_b, &ps->ps_d, &ps->ps_f);
185 1.1 thorpej
186 1.1 thorpej busno = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, ATU_PCIXSR);
187 1.1 thorpej busno = PCIXSR_BUSNO(busno);
188 1.1 thorpej if (busno == 0xff)
189 1.1 thorpej busno = 0;
190 1.1 thorpej
191 1.1 thorpej /*
192 1.1 thorpej * If the bus # is the same as our own, then use Type 0 cycles,
193 1.1 thorpej * else use Type 1.
194 1.1 thorpej *
195 1.1 thorpej * XXX We should filter out all non-private devices here!
196 1.1 thorpej * XXX How does private space interact with PCI-PCI bridges?
197 1.1 thorpej */
198 1.1 thorpej if (ps->ps_b == busno) {
199 1.1 thorpej if (ps->ps_d > (31 - 16))
200 1.1 thorpej return (1);
201 1.3 thorpej /*
202 1.3 thorpej * NOTE: PCI-X requires that that devices updated their
203 1.3 thorpej * PCIXSR on every config write with the device number
204 1.3 thorpej * specified in AD[15:11]. If we don't set this field,
205 1.3 thorpej * each device could end of thinking it is at device 0,
206 1.3 thorpej * which can cause a number of problems. Doing this
207 1.3 thorpej * unconditionally should be OK when only PCI devices
208 1.3 thorpej * are present.
209 1.3 thorpej */
210 1.3 thorpej ps->ps_addr_val = (1U << (ps->ps_d + 16)) |
211 1.3 thorpej (ps->ps_d << 11) | (ps->ps_f << 8) | offset;
212 1.1 thorpej } else {
213 1.1 thorpej /* The tag is already in the correct format. */
214 1.1 thorpej ps->ps_addr_val = tag | offset | 1;
215 1.1 thorpej }
216 1.1 thorpej
217 1.1 thorpej return (0);
218 1.1 thorpej }
219 1.1 thorpej
220 1.1 thorpej pcireg_t
221 1.1 thorpej i80321_pci_conf_read(void *v, pcitag_t tag, int offset)
222 1.1 thorpej {
223 1.1 thorpej struct i80321_softc *sc = v;
224 1.1 thorpej struct pciconf_state ps;
225 1.1 thorpej vaddr_t va;
226 1.1 thorpej uint32_t isr;
227 1.1 thorpej pcireg_t rv;
228 1.1 thorpej u_int s;
229 1.1 thorpej
230 1.1 thorpej if (i80321_pci_conf_setup(sc, tag, offset, &ps))
231 1.1 thorpej return ((pcireg_t) -1);
232 1.1 thorpej
233 1.1 thorpej PCI_CONF_LOCK(s);
234 1.1 thorpej
235 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ATU_OCCAR,
236 1.1 thorpej ps.ps_addr_val);
237 1.1 thorpej
238 1.1 thorpej va = (vaddr_t) bus_space_vaddr(sc->sc_st, sc->sc_atu_sh);
239 1.1 thorpej if (badaddr_read((void *) (va + ATU_OCCDR), sizeof(rv), &rv)) {
240 1.1 thorpej isr = bus_space_read_4(sc->sc_st, sc->sc_atu_sh, ATU_ATUISR);
241 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ATU_ATUISR,
242 1.1 thorpej isr & (ATUISR_P_SERR_DET|ATUISR_PMA|ATUISR_PTAM|
243 1.1 thorpej ATUISR_PTAT|ATUISR_PMPE));
244 1.1 thorpej #if 0
245 1.1 thorpej printf("conf_read: %d/%d/%d bad address\n",
246 1.1 thorpej ps.ps_b, ps.ps_d, ps.ps_f);
247 1.1 thorpej #endif
248 1.1 thorpej rv = (pcireg_t) -1;
249 1.1 thorpej }
250 1.1 thorpej
251 1.1 thorpej PCI_CONF_UNLOCK(s);
252 1.1 thorpej
253 1.1 thorpej return (rv);
254 1.1 thorpej }
255 1.1 thorpej
256 1.1 thorpej void
257 1.1 thorpej i80321_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
258 1.1 thorpej {
259 1.1 thorpej struct i80321_softc *sc = v;
260 1.1 thorpej struct pciconf_state ps;
261 1.1 thorpej u_int s;
262 1.1 thorpej
263 1.1 thorpej if (i80321_pci_conf_setup(sc, tag, offset, &ps))
264 1.1 thorpej return;
265 1.1 thorpej
266 1.1 thorpej PCI_CONF_LOCK(s);
267 1.1 thorpej
268 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ATU_OCCAR,
269 1.1 thorpej ps.ps_addr_val);
270 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_atu_sh, ATU_OCCDR, val);
271 1.1 thorpej
272 1.1 thorpej PCI_CONF_UNLOCK(s);
273 1.1 thorpej }
274