i80321_timer.c revision 1.4 1 1.4 thorpej /* $NetBSD: i80321_timer.c,v 1.4 2003/04/29 01:07:31 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * Timer/clock support for the Intel i80321 I/O processor.
40 1.1 thorpej */
41 1.1 thorpej
42 1.2 briggs #include "opt_perfctrs.h"
43 1.2 briggs
44 1.1 thorpej #include <sys/param.h>
45 1.1 thorpej #include <sys/systm.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/time.h>
48 1.1 thorpej
49 1.1 thorpej #include <machine/bus.h>
50 1.1 thorpej #include <arm/cpufunc.h>
51 1.1 thorpej
52 1.1 thorpej #include <arm/xscale/i80321reg.h>
53 1.1 thorpej #include <arm/xscale/i80321var.h>
54 1.1 thorpej
55 1.3 thorpej #include <arm/xscale/xscalevar.h>
56 1.3 thorpej
57 1.1 thorpej void (*i80321_hardclock_hook)(void);
58 1.1 thorpej
59 1.1 thorpej #define COUNTS_PER_SEC 200000000 /* 200MHz */
60 1.1 thorpej #define COUNTS_PER_USEC (COUNTS_PER_SEC / 1000000)
61 1.1 thorpej
62 1.1 thorpej static void *clock_ih;
63 1.1 thorpej
64 1.1 thorpej static uint32_t counts_per_hz;
65 1.1 thorpej
66 1.1 thorpej int clockhandler(void *);
67 1.1 thorpej
68 1.1 thorpej static __inline uint32_t
69 1.1 thorpej tmr0_read(void)
70 1.1 thorpej {
71 1.1 thorpej uint32_t rv;
72 1.1 thorpej
73 1.1 thorpej __asm __volatile("mrc p6, 0, %0, c0, c1, 0"
74 1.1 thorpej : "=r" (rv));
75 1.1 thorpej return (rv);
76 1.1 thorpej }
77 1.1 thorpej
78 1.1 thorpej static __inline void
79 1.1 thorpej tmr0_write(uint32_t val)
80 1.1 thorpej {
81 1.1 thorpej
82 1.1 thorpej __asm __volatile("mcr p6, 0, %0, c0, c1, 0"
83 1.1 thorpej :
84 1.1 thorpej : "r" (val));
85 1.1 thorpej }
86 1.1 thorpej
87 1.1 thorpej static __inline uint32_t
88 1.1 thorpej tcr0_read(void)
89 1.1 thorpej {
90 1.1 thorpej uint32_t rv;
91 1.1 thorpej
92 1.1 thorpej __asm __volatile("mrc p6, 0, %0, c2, c1, 0"
93 1.1 thorpej : "=r" (rv));
94 1.1 thorpej return (rv);
95 1.1 thorpej }
96 1.1 thorpej
97 1.1 thorpej static __inline void
98 1.1 thorpej tcr0_write(uint32_t val)
99 1.1 thorpej {
100 1.1 thorpej
101 1.1 thorpej __asm __volatile("mcr p6, 0, %0, c2, c1, 0"
102 1.1 thorpej :
103 1.1 thorpej : "r" (val));
104 1.1 thorpej }
105 1.1 thorpej
106 1.1 thorpej static __inline void
107 1.1 thorpej trr0_write(uint32_t val)
108 1.1 thorpej {
109 1.1 thorpej
110 1.1 thorpej __asm __volatile("mcr p6, 0, %0, c4, c1, 0"
111 1.1 thorpej :
112 1.1 thorpej : "r" (val));
113 1.1 thorpej }
114 1.1 thorpej
115 1.1 thorpej static __inline void
116 1.1 thorpej tisr_write(uint32_t val)
117 1.1 thorpej {
118 1.1 thorpej
119 1.1 thorpej __asm __volatile("mcr p6, 0, %0, c6, c1, 0"
120 1.1 thorpej :
121 1.1 thorpej : "r" (val));
122 1.1 thorpej }
123 1.1 thorpej
124 1.1 thorpej /*
125 1.1 thorpej * i80321_calibrate_delay:
126 1.1 thorpej *
127 1.1 thorpej * Calibrate the delay loop.
128 1.1 thorpej */
129 1.1 thorpej void
130 1.1 thorpej i80321_calibrate_delay(void)
131 1.1 thorpej {
132 1.1 thorpej
133 1.1 thorpej /*
134 1.1 thorpej * Just use hz=100 for now -- we'll adjust it, if necessary,
135 1.1 thorpej * in cpu_initclocks().
136 1.1 thorpej */
137 1.1 thorpej counts_per_hz = COUNTS_PER_SEC / 100;
138 1.1 thorpej
139 1.1 thorpej tmr0_write(0); /* stop timer */
140 1.1 thorpej tisr_write(TISR_TMR0); /* clear interrupt */
141 1.1 thorpej trr0_write(counts_per_hz); /* reload value */
142 1.1 thorpej tcr0_write(counts_per_hz); /* current value */
143 1.1 thorpej
144 1.1 thorpej tmr0_write(TMRx_ENABLE|TMRx_RELOAD|TMRx_CSEL_CORE);
145 1.1 thorpej }
146 1.1 thorpej
147 1.1 thorpej /*
148 1.1 thorpej * cpu_initclocks:
149 1.1 thorpej *
150 1.1 thorpej * Initialize the clock and get them going.
151 1.1 thorpej */
152 1.1 thorpej void
153 1.1 thorpej cpu_initclocks(void)
154 1.1 thorpej {
155 1.1 thorpej u_int oldirqstate;
156 1.2 briggs #if defined(PERFCTRS)
157 1.2 briggs void *pmu_ih;
158 1.2 briggs #endif
159 1.1 thorpej
160 1.1 thorpej if (hz < 50 || COUNTS_PER_SEC % hz) {
161 1.4 thorpej aprint_error("Cannot get %d Hz clock; using 100 Hz\n", hz);
162 1.1 thorpej hz = 100;
163 1.1 thorpej }
164 1.1 thorpej tick = 1000000 / hz; /* number of microseconds between interrupts */
165 1.1 thorpej tickfix = 1000000 - (hz * tick);
166 1.1 thorpej if (tickfix) {
167 1.1 thorpej int ftp;
168 1.1 thorpej
169 1.1 thorpej ftp = min(ffs(tickfix), ffs(hz));
170 1.1 thorpej tickfix >>= (ftp - 1);
171 1.1 thorpej tickfixinterval = hz >> (ftp - 1);
172 1.1 thorpej }
173 1.1 thorpej
174 1.1 thorpej /*
175 1.1 thorpej * We only have one timer available; stathz and profhz are
176 1.1 thorpej * always left as 0 (the upper-layer clock code deals with
177 1.1 thorpej * this situation).
178 1.1 thorpej */
179 1.1 thorpej if (stathz != 0)
180 1.4 thorpej aprint_error("Cannot get %d Hz statclock\n", stathz);
181 1.1 thorpej stathz = 0;
182 1.1 thorpej
183 1.1 thorpej if (profhz != 0)
184 1.4 thorpej aprint_error("Cannot get %d Hz profclock\n", profhz);
185 1.1 thorpej profhz = 0;
186 1.1 thorpej
187 1.1 thorpej /* Report the clock frequency. */
188 1.4 thorpej aprint_normal("clock: hz=%d stathz=%d profhz=%d\n", hz, stathz, profhz);
189 1.1 thorpej
190 1.1 thorpej oldirqstate = disable_interrupts(I32_bit);
191 1.1 thorpej
192 1.1 thorpej /* Hook up the clock interrupt handler. */
193 1.1 thorpej clock_ih = i80321_intr_establish(ICU_INT_TMR0, IPL_CLOCK,
194 1.1 thorpej clockhandler, NULL);
195 1.1 thorpej if (clock_ih == NULL)
196 1.1 thorpej panic("cpu_initclocks: unable to register timer interrupt");
197 1.2 briggs
198 1.2 briggs #if defined(PERFCTRS)
199 1.2 briggs pmu_ih = i80321_intr_establish(ICU_INT_PMU, IPL_STATCLOCK,
200 1.2 briggs xscale_pmc_dispatch, NULL);
201 1.2 briggs if (pmu_ih == NULL)
202 1.2 briggs panic("cpu_initclocks: unable to register timer interrupt");
203 1.2 briggs #endif
204 1.1 thorpej
205 1.1 thorpej /* Set up the new clock parameters. */
206 1.1 thorpej
207 1.1 thorpej tmr0_write(0); /* stop timer */
208 1.1 thorpej tisr_write(TISR_TMR0); /* clear interrupt */
209 1.1 thorpej
210 1.1 thorpej counts_per_hz = COUNTS_PER_SEC / hz;
211 1.1 thorpej
212 1.1 thorpej trr0_write(counts_per_hz); /* reload value */
213 1.1 thorpej tcr0_write(counts_per_hz); /* current value */
214 1.1 thorpej
215 1.1 thorpej tmr0_write(TMRx_ENABLE|TMRx_RELOAD|TMRx_CSEL_CORE);
216 1.1 thorpej
217 1.1 thorpej restore_interrupts(oldirqstate);
218 1.1 thorpej }
219 1.1 thorpej
220 1.1 thorpej /*
221 1.1 thorpej * setstatclockrate:
222 1.1 thorpej *
223 1.1 thorpej * Set the rate of the statistics clock.
224 1.1 thorpej *
225 1.1 thorpej * We assume that hz is either stathz or profhz, and that neither
226 1.1 thorpej * will change after being set by cpu_initclocks(). We could
227 1.1 thorpej * recalculate the intervals here, but that would be a pain.
228 1.1 thorpej */
229 1.1 thorpej void
230 1.1 thorpej setstatclockrate(int hz)
231 1.1 thorpej {
232 1.1 thorpej
233 1.1 thorpej /*
234 1.1 thorpej * XXX Use TMR1?
235 1.1 thorpej */
236 1.1 thorpej }
237 1.1 thorpej
238 1.1 thorpej /*
239 1.1 thorpej * microtime:
240 1.1 thorpej *
241 1.1 thorpej * Fill in the specified timeval struct with the current time
242 1.1 thorpej * accurate to the microsecond.
243 1.1 thorpej */
244 1.1 thorpej void
245 1.1 thorpej microtime(struct timeval *tvp)
246 1.1 thorpej {
247 1.1 thorpej static struct timeval lasttv;
248 1.1 thorpej u_int oldirqstate;
249 1.1 thorpej uint32_t counts;
250 1.1 thorpej
251 1.1 thorpej oldirqstate = disable_interrupts(I32_bit);
252 1.1 thorpej
253 1.1 thorpej counts = counts_per_hz - tcr0_read();
254 1.1 thorpej
255 1.1 thorpej /* Fill in the timeval struct. */
256 1.1 thorpej *tvp = time;
257 1.1 thorpej tvp->tv_usec += (counts / COUNTS_PER_USEC);
258 1.1 thorpej
259 1.1 thorpej /* Make sure microseconds doesn't overflow. */
260 1.1 thorpej while (tvp->tv_usec >= 1000000) {
261 1.1 thorpej tvp->tv_usec -= 1000000;
262 1.1 thorpej tvp->tv_sec++;
263 1.1 thorpej }
264 1.1 thorpej
265 1.1 thorpej /* Make sure the time has advanced. */
266 1.1 thorpej if (tvp->tv_sec == lasttv.tv_sec &&
267 1.1 thorpej tvp->tv_usec <= lasttv.tv_usec) {
268 1.1 thorpej tvp->tv_usec = lasttv.tv_usec + 1;
269 1.1 thorpej if (tvp->tv_usec >= 1000000) {
270 1.1 thorpej tvp->tv_usec -= 1000000;
271 1.1 thorpej tvp->tv_sec++;
272 1.1 thorpej }
273 1.1 thorpej }
274 1.1 thorpej
275 1.1 thorpej lasttv = *tvp;
276 1.1 thorpej
277 1.1 thorpej restore_interrupts(oldirqstate);
278 1.1 thorpej }
279 1.1 thorpej
280 1.1 thorpej /*
281 1.1 thorpej * delay:
282 1.1 thorpej *
283 1.1 thorpej * Delay for at least N microseconds.
284 1.1 thorpej */
285 1.1 thorpej void
286 1.1 thorpej delay(u_int n)
287 1.1 thorpej {
288 1.1 thorpej uint32_t cur, last, delta, usecs;
289 1.1 thorpej
290 1.1 thorpej /*
291 1.1 thorpej * This works by polling the timer and counting the
292 1.1 thorpej * number of microseconds that go by.
293 1.1 thorpej */
294 1.1 thorpej last = tcr0_read();
295 1.1 thorpej delta = usecs = 0;
296 1.1 thorpej
297 1.1 thorpej while (n > usecs) {
298 1.1 thorpej cur = tcr0_read();
299 1.1 thorpej
300 1.1 thorpej /* Check to see if the timer has wrapped around. */
301 1.1 thorpej if (last < cur)
302 1.1 thorpej delta += (last + (counts_per_hz - cur));
303 1.1 thorpej else
304 1.1 thorpej delta += (last - cur);
305 1.1 thorpej
306 1.1 thorpej last = cur;
307 1.1 thorpej
308 1.1 thorpej if (delta >= COUNTS_PER_USEC) {
309 1.1 thorpej usecs += delta / COUNTS_PER_USEC;
310 1.1 thorpej delta %= COUNTS_PER_USEC;
311 1.1 thorpej }
312 1.1 thorpej }
313 1.1 thorpej }
314 1.1 thorpej
315 1.1 thorpej /*
316 1.1 thorpej * inittodr:
317 1.1 thorpej *
318 1.1 thorpej * Initialize time from the time-of-day register.
319 1.1 thorpej */
320 1.1 thorpej void
321 1.1 thorpej inittodr(time_t base)
322 1.1 thorpej {
323 1.1 thorpej
324 1.1 thorpej time.tv_sec = base;
325 1.1 thorpej time.tv_usec = 0;
326 1.1 thorpej }
327 1.1 thorpej
328 1.1 thorpej /*
329 1.1 thorpej * resettodr:
330 1.1 thorpej *
331 1.1 thorpej * Reset the time-of-day register with the current time.
332 1.1 thorpej */
333 1.1 thorpej void
334 1.1 thorpej resettodr(void)
335 1.1 thorpej {
336 1.1 thorpej }
337 1.1 thorpej
338 1.1 thorpej /*
339 1.1 thorpej * clockhandler:
340 1.1 thorpej *
341 1.1 thorpej * Handle the hardclock interrupt.
342 1.1 thorpej */
343 1.1 thorpej int
344 1.1 thorpej clockhandler(void *arg)
345 1.1 thorpej {
346 1.1 thorpej struct clockframe *frame = arg;
347 1.1 thorpej
348 1.1 thorpej tisr_write(TISR_TMR0);
349 1.1 thorpej
350 1.1 thorpej hardclock(frame);
351 1.1 thorpej
352 1.1 thorpej if (i80321_hardclock_hook != NULL)
353 1.1 thorpej (*i80321_hardclock_hook)();
354 1.1 thorpej
355 1.1 thorpej return (1);
356 1.1 thorpej }
357