i80321reg.h revision 1.10 1 1.10 briggs /* $NetBSD: i80321reg.h,v 1.10 2003/02/06 03:01:32 briggs Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej #ifndef _ARM_XSCALE_I80321REG_H_
39 1.1 thorpej #define _ARM_XSCALE_I80321REG_H_
40 1.1 thorpej
41 1.1 thorpej /*
42 1.1 thorpej * Register definitions for the Intel 80321 (``Verde'') I/O processor,
43 1.1 thorpej * based on the XScale core.
44 1.1 thorpej */
45 1.1 thorpej
46 1.1 thorpej /*
47 1.1 thorpej * Base i80321 memory map:
48 1.1 thorpej *
49 1.1 thorpej * 0x0000.0000 - 0x7fff.ffff ATU Outbound Direct Addressing Window
50 1.1 thorpej * 0x8000.0000 - 0x9001.ffff ATU Outbound Translation Windows
51 1.1 thorpej * 0x9002.0000 - 0xffff.dfff External Memory
52 1.1 thorpej * 0xffff.e000 - 0xffff.e8ff Peripheral Memory Mapped Registers
53 1.1 thorpej * 0xffff.e900 - 0xffff.ffff Reserved
54 1.1 thorpej */
55 1.1 thorpej
56 1.1 thorpej #define VERDE_OUT_DIRECT_WIN_BASE 0x00000000UL
57 1.1 thorpej #define VERDE_OUT_DIRECT_WIN_SIZE 0x80000000UL
58 1.1 thorpej
59 1.1 thorpej #define VERDE_OUT_XLATE_MEM_WIN_SIZE 0x04000000UL
60 1.1 thorpej #define VERDE_OUT_XLATE_IO_WIN_SIZE 0x00010000UL
61 1.1 thorpej
62 1.1 thorpej #define VERDE_OUT_XLATE_MEM_WIN0_BASE 0x80000000UL
63 1.1 thorpej #define VERDE_OUT_XLATE_MEM_WIN1_BASE 0x84000000UL
64 1.1 thorpej
65 1.1 thorpej #define VERDE_OUT_XLATE_IO_WIN0_BASE 0x90000000UL
66 1.1 thorpej
67 1.1 thorpej #define VERDE_EXTMEM_BASE 0x90020000UL
68 1.1 thorpej
69 1.1 thorpej #define VERDE_PMMR_BASE 0xffffe000UL
70 1.1 thorpej #define VERDE_PMMR_SIZE 0x00000900UL
71 1.1 thorpej
72 1.1 thorpej /*
73 1.1 thorpej * Peripheral Memory Mapped Registers. Defined as offsets
74 1.1 thorpej * from the VERDE_PMMR_BASE.
75 1.1 thorpej */
76 1.1 thorpej #define VERDE_ATU_BASE 0x0100
77 1.1 thorpej #define VERDE_ATU_SIZE 0x0100
78 1.1 thorpej
79 1.10 briggs #define VERDE_MU_BASE 0x0300
80 1.10 briggs #define VERDE_MU_SIZE 0x0100
81 1.10 briggs
82 1.2 thorpej #define VERDE_DMA_BASE 0x0400
83 1.7 thorpej #define VERDE_DMA_BASE0 (VERDE_DMA_BASE + 0x00)
84 1.7 thorpej #define VERDE_DMA_BASE1 (VERDE_DMA_BASE + 0x40)
85 1.2 thorpej #define VERDE_DMA_SIZE 0x0100
86 1.7 thorpej #define VERDE_DMA_CHSIZE 0x0040
87 1.2 thorpej
88 1.1 thorpej #define VERDE_MCU_BASE 0x0500
89 1.1 thorpej #define VERDE_MCU_SIZE 0x0100
90 1.1 thorpej
91 1.4 thorpej #define VERDE_SSP_BASE 0x0600
92 1.10 briggs #define VERDE_SSP_SIZE 0x0080
93 1.10 briggs
94 1.10 briggs #define VERDE_PBIU_BASE 0x0680
95 1.10 briggs #define VERDE_PBIU_SIZE 0x0080
96 1.4 thorpej
97 1.3 thorpej #define VERDE_AAU_BASE 0x0800
98 1.3 thorpej #define VERDE_AAU_SIZE 0x0100
99 1.3 thorpej
100 1.10 briggs #define VERDE_I2C_BASE 0x1680
101 1.10 briggs #define VERDE_I2C_SIZE 0x0080
102 1.10 briggs
103 1.1 thorpej /*
104 1.1 thorpej * Address Translation Unit
105 1.1 thorpej */
106 1.1 thorpej /* 0x00 - 0x38 -- PCI configuration space header */
107 1.1 thorpej #define ATU_IALR0 0x40 /* Inbound ATU Limit 0 */
108 1.1 thorpej #define ATU_IATVR0 0x44 /* Inbound ATU Xlate Value 0 */
109 1.1 thorpej #define ATU_ERLR 0x48 /* Expansion ROM Limit */
110 1.1 thorpej #define ATU_ERTVR 0x4c /* Expansion ROM Xlate Value */
111 1.1 thorpej #define ATU_IALR1 0x50 /* Inbound ATU Limit 1 */
112 1.1 thorpej #define ATU_IALR2 0x54 /* Inbound ATU Limit 2 */
113 1.1 thorpej #define ATU_IATVR2 0x58 /* Inbound ATU Xlate Value 2 */
114 1.1 thorpej #define ATU_OIOWTVR 0x5c /* Outbound I/O Window Xlate Value */
115 1.1 thorpej #define ATU_OMWTVR0 0x60 /* Outbound Mem Window Xlate Value 0 */
116 1.1 thorpej #define ATU_OUMWTVR0 0x64 /* Outbound Mem Window Xlate Value 0 Upper */
117 1.1 thorpej #define ATU_OMWTVR1 0x68 /* Outbound Mem Window Xlate Value 1 */
118 1.1 thorpej #define ATU_OUMWTVR1 0x6c /* Outbound Mem Window Xlate Value 1 Upper */
119 1.1 thorpej #define ATU_OUDWTVR 0x78 /* Outbound Mem Direct Xlate Value Upper */
120 1.1 thorpej #define ATU_ATUCR 0x80 /* ATU Configuration */
121 1.1 thorpej #define ATU_PCSR 0x84 /* PCI Configuration and Status */
122 1.1 thorpej #define ATU_ATUISR 0x88 /* ATU Interrupt Status */
123 1.1 thorpej #define ATU_ATUIMR 0x8c /* ATU Interrupt Mask */
124 1.1 thorpej #define ATU_IABAR3 0x90 /* Inbound ATU Base Address 3 */
125 1.1 thorpej #define ATU_IAUBAR3 0x94 /* Inbound ATU Base Address 3 Upper */
126 1.1 thorpej #define ATU_IALR3 0x98 /* Inbound ATU Limit 3 */
127 1.1 thorpej #define ATU_IATVR3 0x9c /* Inbound ATU Xlate Value 3 */
128 1.1 thorpej #define ATU_OCCAR 0xa4 /* Outbound Configuration Cycle Address */
129 1.1 thorpej #define ATU_OCCDR 0xac /* Outbound Configuration Cycle Data */
130 1.1 thorpej #define ATU_MSI_PORT 0xb4 /* MSI port */
131 1.1 thorpej #define ATU_PDSCR 0xbc /* PCI Bus Drive Strength Control */
132 1.1 thorpej #define ATU_PCI_X_CAP_ID 0xe0 /* (1) */
133 1.1 thorpej #define ATU_PCI_X_NEXT 0xe1 /* (1) */
134 1.1 thorpej #define ATU_PCIXCMD 0xe2 /* PCI-X Command Register (2) */
135 1.1 thorpej #define ATU_PCIXSR 0xe4 /* PCI-X Status Register */
136 1.1 thorpej
137 1.1 thorpej #define ATUCR_DRC_ALIAS (1U << 19)
138 1.1 thorpej #define ATUCR_DAU2GXEN (1U << 18)
139 1.1 thorpej #define ATUCR_P_SERR_MA (1U << 16)
140 1.1 thorpej #define ATUCR_DTS (1U << 15)
141 1.1 thorpej #define ATUCR_P_SERR_DIE (1U << 9)
142 1.1 thorpej #define ATUCR_DAE (1U << 8)
143 1.1 thorpej #define ATUCR_BIST_IE (1U << 3)
144 1.1 thorpej #define ATUCR_OUT_EN (1U << 1)
145 1.1 thorpej
146 1.1 thorpej #define PCSR_DAAAPE (1U << 18)
147 1.1 thorpej #define PCSR_PCI_X_CAP (3U << 16)
148 1.1 thorpej #define PCSR_PCI_X_CAP_BORING (0 << 16)
149 1.1 thorpej #define PCSR_PCI_X_CAP_66 (1U << 16)
150 1.1 thorpej #define PCSR_PCI_X_CAP_100 (2U << 16)
151 1.1 thorpej #define PCSR_PCI_X_CAP_133 (3U << 16)
152 1.1 thorpej #define PCSR_OTQB (1U << 15)
153 1.1 thorpej #define PCSR_IRTQB (1U << 14)
154 1.1 thorpej #define PCSR_DTV (1U << 12)
155 1.1 thorpej #define PCSR_BUS66 (1U << 10)
156 1.1 thorpej #define PCSR_BUS64 (1U << 8)
157 1.1 thorpej #define PCSR_RIB (1U << 5)
158 1.1 thorpej #define PCSR_RPB (1U << 4)
159 1.1 thorpej #define PCSR_CCR (1U << 2)
160 1.1 thorpej #define PCSR_CPR (1U << 1)
161 1.1 thorpej
162 1.1 thorpej #define ATUISR_IMW1BU (1U << 14)
163 1.1 thorpej #define ATUISR_ISCEM (1U << 13)
164 1.1 thorpej #define ATUISR_RSCEM (1U << 12)
165 1.1 thorpej #define ATUISR_PST (1U << 11)
166 1.1 thorpej #define ATUISR_P_SERR_ASRT (1U << 10)
167 1.1 thorpej #define ATUISR_DPE (1U << 9)
168 1.1 thorpej #define ATUISR_BIST (1U << 8)
169 1.1 thorpej #define ATUISR_IBMA (1U << 7)
170 1.1 thorpej #define ATUISR_P_SERR_DET (1U << 4)
171 1.1 thorpej #define ATUISR_PMA (1U << 3)
172 1.1 thorpej #define ATUISR_PTAM (1U << 2)
173 1.1 thorpej #define ATUISR_PTAT (1U << 1)
174 1.1 thorpej #define ATUISR_PMPE (1U << 0)
175 1.1 thorpej
176 1.1 thorpej #define ATUIMR_IMW1BU (1U << 11)
177 1.1 thorpej #define ATUIMR_ISCEM (1U << 10)
178 1.1 thorpej #define ATUIMR_RSCEM (1U << 9)
179 1.1 thorpej #define ATUIMR_PST (1U << 8)
180 1.1 thorpej #define ATUIMR_DPE (1U << 7)
181 1.1 thorpej #define ATUIMR_P_SERR_ASRT (1U << 6)
182 1.1 thorpej #define ATUIMR_PMA (1U << 5)
183 1.1 thorpej #define ATUIMR_PTAM (1U << 4)
184 1.1 thorpej #define ATUIMR_PTAT (1U << 3)
185 1.1 thorpej #define ATUIMR_PMPE (1U << 2)
186 1.1 thorpej #define ATUIMR_IE_SERR_EN (1U << 1)
187 1.1 thorpej #define ATUIMR_ECC_TAE (1U << 0)
188 1.1 thorpej
189 1.1 thorpej #define PCIXCMD_MOST_1 (0 << 4)
190 1.1 thorpej #define PCIXCMD_MOST_2 (1 << 4)
191 1.1 thorpej #define PCIXCMD_MOST_3 (2 << 4)
192 1.1 thorpej #define PCIXCMD_MOST_4 (3 << 4)
193 1.1 thorpej #define PCIXCMD_MOST_8 (4 << 4)
194 1.1 thorpej #define PCIXCMD_MOST_12 (5 << 4)
195 1.1 thorpej #define PCIXCMD_MOST_16 (6 << 4)
196 1.1 thorpej #define PCIXCMD_MOST_32 (7 << 4)
197 1.1 thorpej #define PCIXCMD_MOST_MASK (7 << 4)
198 1.1 thorpej #define PCIXCMD_MMRBC_512 (0 << 2)
199 1.1 thorpej #define PCIXCMD_MMRBC_1024 (1 << 2)
200 1.1 thorpej #define PCIXCMD_MMRBC_2048 (2 << 2)
201 1.1 thorpej #define PCIXCMD_MMRBC_4096 (3 << 2)
202 1.1 thorpej #define PCIXCMD_MMRBC_MASK (3 << 2)
203 1.1 thorpej #define PCIXCMD_ERO (1U << 1)
204 1.1 thorpej #define PCIXCMD_DPERE (1U << 0)
205 1.1 thorpej
206 1.1 thorpej #define PCIXSR_RSCEM (1U << 29)
207 1.1 thorpej #define PCIXSR_DMCRS_MASK (7 << 26)
208 1.1 thorpej #define PCIXSR_DMOST_MASK (7 << 23)
209 1.1 thorpej #define PCIXSR_COMPLEX (1U << 20)
210 1.1 thorpej #define PCIXSR_USC (1U << 19)
211 1.1 thorpej #define PCIXSR_SCD (1U << 18)
212 1.1 thorpej #define PCIXSR_133_CAP (1U << 17)
213 1.1 thorpej #define PCIXSR_32PCI (1U << 16) /* 0 = 32, 1 = 64 */
214 1.1 thorpej #define PCIXSR_BUSNO(x) (((x) & 0xff) >> 8)
215 1.1 thorpej #define PCIXSR_DEVNO(x) (((x) & 0x1f) >> 3)
216 1.1 thorpej #define PCIXSR_FUNCNO(x) ((x) & 0x7)
217 1.1 thorpej
218 1.1 thorpej /*
219 1.1 thorpej * Memory Controller Unit
220 1.1 thorpej */
221 1.1 thorpej #define MCU_SDIR 0x00 /* DDR SDRAM Init. Register */
222 1.1 thorpej #define MCU_SDCR 0x04 /* DDR SDRAM Control Register */
223 1.1 thorpej #define MCU_SDBR 0x08 /* SDRAM Base Register */
224 1.1 thorpej #define MCU_SBR0 0x0c /* SDRAM Boundary 0 */
225 1.1 thorpej #define MCU_SBR1 0x10 /* SDRAM Boundary 1 */
226 1.1 thorpej #define MCU_ECCR 0x34 /* ECC Control Register */
227 1.1 thorpej #define MCU_ELOG0 0x38 /* ECC Log 0 */
228 1.1 thorpej #define MCU_ELOG1 0x3c /* ECC Log 1 */
229 1.1 thorpej #define MCU_ECAR0 0x40 /* ECC address 0 */
230 1.1 thorpej #define MCU_ECAR1 0x44 /* ECC address 1 */
231 1.1 thorpej #define MCU_ECTST 0x48 /* ECC test register */
232 1.1 thorpej #define MCU_MCISR 0x4c /* MCU Interrupt Status Register */
233 1.1 thorpej #define MCU_RFR 0x50 /* Refresh Frequency Register */
234 1.1 thorpej #define MCU_DBUDSR 0x54 /* Data Bus Pull-up Drive Strength */
235 1.1 thorpej #define MCU_DBDDSR 0x58 /* Data Bus Pull-down Drive Strength */
236 1.1 thorpej #define MCU_CUDSR 0x5c /* Clock Pull-up Drive Strength */
237 1.1 thorpej #define MCU_CDDSR 0x60 /* Clock Pull-down Drive Strength */
238 1.1 thorpej #define MCU_CEUDSR 0x64 /* Clock En Pull-up Drive Strength */
239 1.1 thorpej #define MCU_CEDDSR 0x68 /* Clock En Pull-down Drive Strength */
240 1.1 thorpej #define MCU_CSUDSR 0x6c /* Chip Sel Pull-up Drive Strength */
241 1.1 thorpej #define MCU_CSDDSR 0x70 /* Chip Sel Pull-down Drive Strength */
242 1.1 thorpej #define MCU_REUDSR 0x74 /* Rx En Pull-up Drive Strength */
243 1.1 thorpej #define MCU_REDDSR 0x78 /* Rx En Pull-down Drive Strength */
244 1.1 thorpej #define MCU_ABUDSR 0x7c /* Addr Bus Pull-up Drive Strength */
245 1.1 thorpej #define MCU_ABDDSR 0x80 /* Addr Bus Pull-down Drive Strength */
246 1.1 thorpej #define MCU_DSDR 0x84 /* Data Strobe Delay Register */
247 1.1 thorpej #define MCU_REDR 0x88 /* Rx Enable Delay Register */
248 1.1 thorpej
249 1.1 thorpej #define SDCR_DIMMTYPE (1U << 1) /* 0 = unbuf, 1 = reg */
250 1.1 thorpej #define SDCR_BUSWIDTH (1U << 2) /* 0 = 64, 1 = 32 */
251 1.1 thorpej
252 1.1 thorpej #define SBRx_TECH (1U << 31)
253 1.1 thorpej #define SBRx_BOUND 0x0000003f
254 1.1 thorpej
255 1.1 thorpej #define ECCR_SBERE (1U << 0)
256 1.1 thorpej #define ECCR_MBERE (1U << 1)
257 1.1 thorpej #define ECCR_SBECE (1U << 2)
258 1.1 thorpej #define ECCR_ECCEN (1U << 3)
259 1.1 thorpej
260 1.1 thorpej #define ELOGx_SYNDROME 0x000000ff
261 1.1 thorpej #define ELOGx_ERRTYPE (1U << 8) /* 1 = multi-bit */
262 1.1 thorpej #define ELOGx_RW (1U << 12) /* 1 = write error */
263 1.1 thorpej /*
264 1.1 thorpej * Dev ID Func Requester
265 1.1 thorpej * 2 0 XScale core
266 1.1 thorpej * 2 1 ATU
267 1.1 thorpej * 13 0 DMA channel 0
268 1.1 thorpej * 13 1 DMA channel 1
269 1.1 thorpej * 26 0 ATU
270 1.1 thorpej */
271 1.1 thorpej #define ELOGx_REQ_DEV(x) (((x) >> 19) & 0x1f)
272 1.1 thorpej #define ELOGx_REQ_FUNC(x) (((x) >> 16) & 0x3)
273 1.1 thorpej
274 1.1 thorpej #define MCISR_ECC_ERR0 (1U << 0)
275 1.1 thorpej #define MCISR_ECC_ERR1 (1U << 1)
276 1.1 thorpej #define MCISR_ECC_ERRN (1U << 2)
277 1.1 thorpej
278 1.1 thorpej /*
279 1.1 thorpej * Timers
280 1.1 thorpej *
281 1.1 thorpej * The i80321 timer registers are available in both memory-mapped
282 1.1 thorpej * and coprocessor spaces. Most of the registers are read-only
283 1.1 thorpej * if memory-mapped, so we access them via coprocessor space.
284 1.1 thorpej *
285 1.1 thorpej * TMR0 cp6 c0,1 0xffffe7e0
286 1.1 thorpej * TMR1 cp6 c1,1 0xffffe7e4
287 1.1 thorpej * TCR0 cp6 c2,1 0xffffe7e8
288 1.1 thorpej * TCR1 cp6 c3,1 0xffffe7ec
289 1.1 thorpej * TRR0 cp6 c4,1 0xffffe7f0
290 1.1 thorpej * TRR1 cp6 c5,1 0xffffe7f4
291 1.1 thorpej * TISR cp6 c6,1 0xffffe7f8
292 1.1 thorpej * WDTCR cp6 c7,1 0xffffe7fc
293 1.1 thorpej */
294 1.1 thorpej
295 1.1 thorpej #define TMRx_TC (1U << 0)
296 1.1 thorpej #define TMRx_ENABLE (1U << 1)
297 1.1 thorpej #define TMRx_RELOAD (1U << 2)
298 1.1 thorpej #define TMRx_CSEL_CORE (0 << 4)
299 1.1 thorpej #define TMRx_CSEL_CORE_div4 (1 << 4)
300 1.1 thorpej #define TMRx_CSEL_CORE_div8 (2 << 4)
301 1.1 thorpej #define TMRx_CSEL_CORE_div16 (3 << 4)
302 1.1 thorpej
303 1.1 thorpej #define TISR_TMR0 (1U << 0)
304 1.1 thorpej #define TISR_TMR1 (1U << 1)
305 1.1 thorpej
306 1.4 thorpej #define WDTCR_ENABLE1 0x1e1e1e1e
307 1.4 thorpej #define WDTCR_ENABLE2 0xe1e1e1e1
308 1.1 thorpej
309 1.1 thorpej /*
310 1.1 thorpej * Interrupt Controller Unit.
311 1.1 thorpej *
312 1.1 thorpej * INTCTL cp6 c0,0 0xffffe7d0
313 1.1 thorpej * INTSTR cp6 c4,0 0xffffe7d4
314 1.1 thorpej * IINTSRC cp6 c8,0 0xffffe7d8
315 1.1 thorpej * FINTSRC cp6 c9,0 0xffffe7dc
316 1.1 thorpej * PIRSR 0xffffe2ec
317 1.1 thorpej */
318 1.1 thorpej
319 1.1 thorpej #define ICU_PIRSR 0x02ec
320 1.1 thorpej #define ICU_GPOE 0x07c4
321 1.1 thorpej #define ICU_GPID 0x07c8
322 1.1 thorpej #define ICU_GPOD 0x07cc
323 1.1 thorpej
324 1.1 thorpej /*
325 1.1 thorpej * NOTE: WE USE THE `bitXX' BITS TO INDICATE PENDING SOFTWARE
326 1.1 thorpej * INTERRUPTS. See i80321_icu.c
327 1.1 thorpej */
328 1.1 thorpej #define ICU_INT_HPI 31 /* high priority interrupt */
329 1.6 thorpej #define ICU_INT_XINT0 27 /* external interrupts */
330 1.6 thorpej #define ICU_INT_XINT(x) ((x) + ICU_INT_XINT0)
331 1.1 thorpej #define ICU_INT_bit26 26
332 1.1 thorpej #define ICU_INT_SSP 25 /* SSP serial port */
333 1.1 thorpej #define ICU_INT_MUE 24 /* msg unit error */
334 1.1 thorpej #define ICU_INT_AAUE 23 /* AAU error */
335 1.1 thorpej #define ICU_INT_bit22 22
336 1.1 thorpej #define ICU_INT_DMA1E 21 /* DMA Ch 1 error */
337 1.1 thorpej #define ICU_INT_DMA0E 20 /* DMA Ch 0 error */
338 1.1 thorpej #define ICU_INT_MCUE 19 /* memory controller error */
339 1.1 thorpej #define ICU_INT_ATUE 18 /* ATU error */
340 1.1 thorpej #define ICU_INT_BIUE 17 /* bus interface unit error */
341 1.1 thorpej #define ICU_INT_PMU 16 /* XScale PMU */
342 1.1 thorpej #define ICU_INT_PPM 15 /* peripheral PMU */
343 1.1 thorpej #define ICU_INT_BIST 14 /* ATU Start BIST */
344 1.1 thorpej #define ICU_INT_MU 13 /* messaging unit */
345 1.1 thorpej #define ICU_INT_I2C1 12 /* i2c unit 1 */
346 1.1 thorpej #define ICU_INT_I2C0 11 /* i2c unit 0 */
347 1.1 thorpej #define ICU_INT_TMR1 10 /* timer 1 */
348 1.1 thorpej #define ICU_INT_TMR0 9 /* timer 0 */
349 1.1 thorpej #define ICU_INT_CPPM 8 /* core processor PMU */
350 1.1 thorpej #define ICU_INT_AAU_EOC 7 /* AAU end-of-chain */
351 1.1 thorpej #define ICU_INT_AAU_EOT 6 /* AAU end-of-transfer */
352 1.1 thorpej #define ICU_INT_bit5 5
353 1.1 thorpej #define ICU_INT_bit4 4
354 1.1 thorpej #define ICU_INT_DMA1_EOC 3 /* DMA1 end-of-chain */
355 1.1 thorpej #define ICU_INT_DMA1_EOT 2 /* DMA1 end-of-transfer */
356 1.1 thorpej #define ICU_INT_DMA0_EOC 1 /* DMA0 end-of-chain */
357 1.1 thorpej #define ICU_INT_DMA0_EOT 0 /* DMA0 end-of-transfer */
358 1.1 thorpej
359 1.8 briggs #define ICU_INT_HWMASK (0xffffffff & \
360 1.8 briggs ~((1 << ICU_INT_bit26) | \
361 1.8 briggs (1 << ICU_INT_bit22) | \
362 1.8 briggs (1 << ICU_INT_bit5) | \
363 1.8 briggs (1 << ICU_INT_bit4)))
364 1.3 thorpej
365 1.3 thorpej /*
366 1.4 thorpej * SSP Serial Port
367 1.3 thorpej */
368 1.3 thorpej
369 1.4 thorpej #define SSP_SSCR0 0x00 /* SSC control 0 */
370 1.4 thorpej #define SSP_SSCR1 0x04 /* SSC control 1 */
371 1.4 thorpej #define SSP_SSSR 0x08 /* SSP status */
372 1.4 thorpej #define SSP_SSITR 0x0c /* SSP interrupt test */
373 1.4 thorpej #define SSP_SSDR 0x10 /* SSP data */
374 1.4 thorpej
375 1.4 thorpej #define SSP_SSCR0_DSIZE(x) ((x) - 1)/* data size: 4..16 */
376 1.4 thorpej #define SSP_SSCR0_FRF_SPI (0 << 4) /* Motorola Serial Periph Iface */
377 1.4 thorpej #define SSP_SSCR0_FRF_SSP (1U << 4)/* TI Sync. Serial Protocol */
378 1.4 thorpej #define SSP_SSCR0_FRF_UWIRE (2U << 4)/* NatSemi Microwire */
379 1.4 thorpej #define SSP_SSCR0_FRF_rsvd (3U << 4)/* reserved */
380 1.4 thorpej #define SSP_SSCR0_ECS (1U << 6)/* external clock select */
381 1.4 thorpej #define SSP_SSCR0_SSE (1U << 7)/* sync. serial port enable */
382 1.4 thorpej #define SSP_SSCR0_SCR(x) ((x) << 8)/* serial clock rate */
383 1.4 thorpej /* bit rate = 3.6864 * 10e6 /
384 1.4 thorpej (2 * (SCR + 1)) */
385 1.4 thorpej
386 1.4 thorpej #define SSP_SSCR1_RIE (1U << 0)/* Rx FIFO interrupt enable */
387 1.4 thorpej #define SSP_SSCR1_TIE (1U << 1)/* Tx FIFO interrupt enable */
388 1.4 thorpej #define SSP_SSCR1_LBM (1U << 2)/* loopback mode enable */
389 1.4 thorpej #define SSP_SSCR1_SPO (1U << 3)/* Moto SPI SSCLK pol. (1 = high) */
390 1.4 thorpej #define SSP_SSCR1_SPH (1U << 4)/* Moto SPI SSCLK phase:
391 1.4 thorpej 0 = inactive full at start,
392 1.4 thorpej 1/2 at end of frame
393 1.4 thorpej 1 = inactive 1/2 at start,
394 1.4 thorpej full at end of frame */
395 1.4 thorpej #define SSP_SSCR1_MWDS (1U << 5)/* Microwire data size:
396 1.4 thorpej 0 = 8 bit
397 1.4 thorpej 1 = 16 bit */
398 1.4 thorpej #define SSP_SSCR1_TFT (((x) - 1) << 6) /* Tx FIFO threshold */
399 1.4 thorpej #define SSP_SSCR1_RFT (((x) - 1) << 10)/* Rx FIFO threshold */
400 1.4 thorpej #define SSP_SSCR1_EFWR (1U << 14)/* enab. FIFO write/read */
401 1.4 thorpej #define SSP_SSCR1_STRF (1U << 15)/* FIFO write/read FIFO select:
402 1.4 thorpej 0 = Tx FIFO
403 1.4 thorpej 1 = Rx FIFO */
404 1.4 thorpej
405 1.4 thorpej #define SSP_SSSR_TNF (1U << 2)/* Tx FIFO not full */
406 1.4 thorpej #define SSP_SSSR_RNE (1U << 3)/* Rx FIFO not empty */
407 1.4 thorpej #define SSP_SSSR_BSY (1U << 4)/* SSP is busy */
408 1.4 thorpej #define SSP_SSSR_TFS (1U << 5)/* Tx FIFO service request */
409 1.4 thorpej #define SSP_SSSR_RFS (1U << 6)/* Rx FIFO service request */
410 1.4 thorpej #define SSP_SSSR_ROR (1U << 7)/* Rx FIFO overrun */
411 1.4 thorpej #define SSP_SSSR_TFL(x) (((x) >> 8) & 0xf) /* Tx FIFO level */
412 1.4 thorpej #define SSP_SSSR_RFL(x) (((x) >> 12) & 0xf)/* Rx FIFO level */
413 1.4 thorpej
414 1.4 thorpej #define SSP_SSITR_TTFS (1U << 5)/* Test Tx FIFO service */
415 1.4 thorpej #define SSP_SSITR_TRFS (1U << 6)/* Test Rx FIFO service */
416 1.4 thorpej #define SSP_SSITR_TROR (1U << 7)/* Test Rx overrun */
417 1.10 briggs
418 1.10 briggs /*
419 1.10 briggs * Peripheral Bus Interface Unit
420 1.10 briggs */
421 1.10 briggs
422 1.10 briggs #define PBIU_PBCR 0x00 /* PBIU Control Register */
423 1.10 briggs #define PBIU_PBBAR0 0x08 /* PBIU Base Address Register 0 */
424 1.10 briggs #define PBIU_PBLR0 0x0c /* PBIU Limit Register 0 */
425 1.10 briggs #define PBIU_PBBAR1 0x10 /* PBIU Base Address Register 1 */
426 1.10 briggs #define PBIU_PBLR1 0x14 /* PBIU Limit Register 1 */
427 1.10 briggs #define PBIU_PBBAR2 0x18 /* PBIU Base Address Register 2 */
428 1.10 briggs #define PBIU_PBLR2 0x1c /* PBIU Limit Register 2 */
429 1.10 briggs #define PBIU_PBBAR3 0x20 /* PBIU Base Address Register 3 */
430 1.10 briggs #define PBIU_PBLR3 0x24 /* PBIU Limit Register 3 */
431 1.10 briggs #define PBIU_PBBAR4 0x28 /* PBIU Base Address Register 4 */
432 1.10 briggs #define PBIU_PBLR4 0x2c /* PBIU Limit Register 4 */
433 1.10 briggs #define PBIU_PBBAR5 0x30 /* PBIU Base Address Register 5 */
434 1.10 briggs #define PBIU_PBLR5 0x34 /* PBIU Limit Register 5 */
435 1.10 briggs #define PBIU_DSCR 0x38 /* PBIU Drive Strength Control Reg. */
436 1.10 briggs #define PBIU_MBR0 0x40 /* PBIU Memory-less Boot Reg. 0 */
437 1.10 briggs #define PBIU_MBR1 0x60 /* PBIU Memory-less Boot Reg. 1 */
438 1.10 briggs #define PBIU_MBR2 0x64 /* PBIU Memory-less Boot Reg. 2 */
439 1.10 briggs
440 1.10 briggs /*
441 1.10 briggs * Messaging Unit
442 1.10 briggs */
443 1.10 briggs #define MU_IMR0 0x0010 /* MU Inbound Message Register 0 */
444 1.10 briggs #define MU_IMR1 0x0014 /* MU Inbound Message Register 1 */
445 1.10 briggs #define MU_OMR0 0x0018 /* MU Outbound Message Register 0 */
446 1.10 briggs #define MU_OMR1 0x001c /* MU Outbound Message Register 1 */
447 1.10 briggs #define MU_IDR 0x0020 /* MU Inbound Doorbell Register */
448 1.10 briggs #define MU_IISR 0x0024 /* MU Inbound Interrupt Status Reg */
449 1.10 briggs #define MU_IIMR 0x0028 /* MU Inbound Interrupt Mask Reg */
450 1.10 briggs #define MU_ODR 0x002c /* MU Outbound Doorbell Register */
451 1.10 briggs #define MU_OISR 0x0030 /* MU Outbound Interrupt Status Reg */
452 1.10 briggs #define MU_OIMR 0x0034 /* MU Outbound Interrupt Mask Reg */
453 1.10 briggs #define MU_MUCR 0x0050 /* MU Configuration Register */
454 1.10 briggs #define MU_QBAR 0x0054 /* MU Queue Base Address Register */
455 1.10 briggs #define MU_IFHPR 0x0060 /* MU Inbound Free Head Pointer Reg */
456 1.10 briggs #define MU_IFTPR 0x0064 /* MU Inbound Free Tail Pointer Reg */
457 1.10 briggs #define MU_IPHPR 0x0068 /* MU Inbound Post Head Pointer Reg */
458 1.10 briggs #define MU_IPTPR 0x006c /* MU Inbound Post Tail Pointer Reg */
459 1.10 briggs #define MU_OFHPR 0x0070 /* MU Outbound Free Head Pointer Reg */
460 1.10 briggs #define MU_OFTPR 0x0074 /* MU Outbound Free Tail Pointer Reg */
461 1.10 briggs #define MU_OPHPR 0x0078 /* MU Outbound Post Head Pointer Reg */
462 1.10 briggs #define MU_OPTPR 0x007c /* MU Outbound Post Tail Pointer Reg */
463 1.10 briggs #define MU_IAR 0x0080 /* MU Index Address Register */
464 1.10 briggs
465 1.10 briggs #define MU_IIMR_IRI (1 << 6) /* Index Register Interrupt */
466 1.10 briggs #define MU_IIMR_OFQFI (1 << 5) /* Outbound Free Queue Full Int. */
467 1.10 briggs #define MU_IIMR_IPQI (1 << 4) /* Inbound Post Queue Interrupt */
468 1.10 briggs #define MU_IIMR_EDI (1 << 3) /* Error Doorbell Interrupt */
469 1.10 briggs #define MU_IIMR_IDI (1 << 2) /* Inbound Doorbell Interrupt */
470 1.10 briggs #define MU_IIMR_IM1I (1 << 1) /* Inbound Message 1 Interrupt */
471 1.10 briggs #define MU_IIMR_IM0I (1 << 0) /* Inbound Message 0 Interrupt */
472 1.1 thorpej
473 1.1 thorpej #endif /* _ARM_XSCALE_I80321REG_H_ */
474