iopaau.c revision 1.3 1 1.3 thorpej /* $NetBSD: iopaau.c,v 1.3 2002/08/02 02:08:11 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * Common code for XScale-based I/O Processor Application Accelerator
40 1.1 thorpej * Unit support.
41 1.1 thorpej *
42 1.1 thorpej * The AAU provides a back-end for the dmover(9) facility.
43 1.1 thorpej */
44 1.1 thorpej
45 1.1 thorpej #include <sys/cdefs.h>
46 1.3 thorpej __KERNEL_RCSID(0, "$NetBSD: iopaau.c,v 1.3 2002/08/02 02:08:11 thorpej Exp $");
47 1.1 thorpej
48 1.1 thorpej #include <sys/param.h>
49 1.1 thorpej #include <sys/pool.h>
50 1.1 thorpej #include <sys/lock.h>
51 1.1 thorpej #include <sys/systm.h>
52 1.1 thorpej #include <sys/device.h>
53 1.1 thorpej #include <sys/uio.h>
54 1.1 thorpej
55 1.1 thorpej #include <uvm/uvm.h>
56 1.1 thorpej
57 1.1 thorpej #include <machine/bus.h>
58 1.1 thorpej
59 1.1 thorpej #include <arm/xscale/iopaaureg.h>
60 1.1 thorpej #include <arm/xscale/iopaauvar.h>
61 1.1 thorpej
62 1.1 thorpej #ifdef AAU_DEBUG
63 1.1 thorpej #define DPRINTF(x) printf x
64 1.1 thorpej #else
65 1.1 thorpej #define DPRINTF(x) /* nothing */
66 1.1 thorpej #endif
67 1.1 thorpej
68 1.1 thorpej static struct pool aau_desc_4_pool;
69 1.1 thorpej static struct pool_cache aau_desc_4_cache;
70 1.1 thorpej
71 1.1 thorpej /*
72 1.1 thorpej * iopaau_desc_ctor:
73 1.1 thorpej *
74 1.1 thorpej * Constructor for all types of descriptors.
75 1.1 thorpej */
76 1.1 thorpej static int
77 1.1 thorpej iopaau_desc_ctor(void *arg, void *object, int flags)
78 1.1 thorpej {
79 1.1 thorpej struct aau_desc_4 *d = object;
80 1.1 thorpej
81 1.1 thorpej /*
82 1.1 thorpej * Cache the physical address of the hardware portion of
83 1.1 thorpej * the descriptor in the software portion of the descriptor
84 1.1 thorpej * for quick reference later.
85 1.1 thorpej */
86 1.1 thorpej d->d_pa = vtophys(d) + SYNC_DESC_4_OFFSET;
87 1.1 thorpej KASSERT((d->d_pa & 31) == 0);
88 1.1 thorpej return (0);
89 1.1 thorpej }
90 1.1 thorpej
91 1.1 thorpej /*
92 1.1 thorpej * iopaau_desc_4_free:
93 1.1 thorpej *
94 1.1 thorpej * Free a chain of aau_desc_4 structures.
95 1.1 thorpej */
96 1.1 thorpej void
97 1.1 thorpej iopaau_desc_4_free(struct iopaau_softc *sc, void *firstdesc)
98 1.1 thorpej {
99 1.1 thorpej struct aau_desc_4 *d, *next;
100 1.1 thorpej
101 1.1 thorpej for (d = firstdesc; d != NULL; d = next) {
102 1.1 thorpej next = d->d_next;
103 1.1 thorpej pool_cache_put(&aau_desc_4_cache, d);
104 1.1 thorpej }
105 1.1 thorpej }
106 1.1 thorpej
107 1.1 thorpej /*
108 1.1 thorpej * iopaau_start:
109 1.1 thorpej *
110 1.1 thorpej * Start an AAU request. Must be called at splbio().
111 1.1 thorpej */
112 1.1 thorpej static void
113 1.1 thorpej iopaau_start(struct iopaau_softc *sc)
114 1.1 thorpej {
115 1.1 thorpej struct dmover_backend *dmb = &sc->sc_dmb;
116 1.1 thorpej struct dmover_request *dreq;
117 1.1 thorpej struct iopaau_function *af;
118 1.1 thorpej int error;
119 1.1 thorpej
120 1.1 thorpej for (;;) {
121 1.1 thorpej
122 1.1 thorpej KASSERT(sc->sc_running == NULL);
123 1.1 thorpej
124 1.1 thorpej dreq = TAILQ_FIRST(&dmb->dmb_pendreqs);
125 1.1 thorpej if (dreq == NULL)
126 1.1 thorpej return;
127 1.1 thorpej
128 1.1 thorpej dmover_backend_remque(dmb, dreq);
129 1.1 thorpej dreq->dreq_flags |= DMOVER_REQ_RUNNING;
130 1.1 thorpej
131 1.1 thorpej sc->sc_running = dreq;
132 1.1 thorpej
133 1.1 thorpej /* XXXUNLOCK */
134 1.1 thorpej
135 1.1 thorpej af = dreq->dreq_assignment->das_algdesc->dad_data;
136 1.1 thorpej error = (*af->af_setup)(sc, dreq);
137 1.1 thorpej
138 1.1 thorpej /* XXXLOCK */
139 1.1 thorpej
140 1.1 thorpej if (error) {
141 1.1 thorpej dreq->dreq_flags |= DMOVER_REQ_ERROR;
142 1.1 thorpej dreq->dreq_error = error;
143 1.1 thorpej sc->sc_running = NULL;
144 1.1 thorpej /* XXXUNLOCK */
145 1.1 thorpej dmover_done(dreq);
146 1.1 thorpej /* XXXLOCK */
147 1.1 thorpej continue;
148 1.1 thorpej }
149 1.1 thorpej
150 1.1 thorpej #ifdef DIAGNOSTIC
151 1.1 thorpej if (bus_space_read_4(sc->sc_st, sc->sc_sh, AAU_ASR) &
152 1.1 thorpej AAU_ASR_AAF)
153 1.1 thorpej panic("iopaau_start: AAU already active");
154 1.1 thorpej #endif
155 1.1 thorpej
156 1.1 thorpej DPRINTF(("%s: starting dreq %p\n", sc->sc_dev.dv_xname,
157 1.1 thorpej dreq));
158 1.1 thorpej
159 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ANDAR,
160 1.1 thorpej sc->sc_firstdesc_pa);
161 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ACR,
162 1.1 thorpej AAU_ACR_AAE);
163 1.1 thorpej
164 1.1 thorpej break;
165 1.1 thorpej }
166 1.1 thorpej }
167 1.1 thorpej
168 1.1 thorpej /*
169 1.1 thorpej * iopaau_finish:
170 1.1 thorpej *
171 1.1 thorpej * Finish the current operation. AAU must be stopped.
172 1.1 thorpej */
173 1.1 thorpej static void
174 1.1 thorpej iopaau_finish(struct iopaau_softc *sc)
175 1.1 thorpej {
176 1.1 thorpej struct dmover_request *dreq = sc->sc_running;
177 1.1 thorpej struct iopaau_function *af =
178 1.1 thorpej dreq->dreq_assignment->das_algdesc->dad_data;
179 1.1 thorpej void *firstdesc = sc->sc_firstdesc;
180 1.1 thorpej int i, ninputs = dreq->dreq_assignment->das_algdesc->dad_ninputs;
181 1.1 thorpej
182 1.1 thorpej sc->sc_running = NULL;
183 1.1 thorpej
184 1.1 thorpej /* If the function has inputs, unmap them. */
185 1.1 thorpej for (i = 0; i < ninputs; i++) {
186 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_map_in[i], 0,
187 1.1 thorpej sc->sc_map_in[i]->dm_mapsize, BUS_DMASYNC_POSTREAD);
188 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_in[i]);
189 1.1 thorpej }
190 1.1 thorpej
191 1.1 thorpej /* Unload the output buffer DMA map. */
192 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_map_out, 0,
193 1.1 thorpej sc->sc_map_out->dm_mapsize, BUS_DMASYNC_POSTWRITE);
194 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_out);
195 1.1 thorpej
196 1.1 thorpej /* Get the next transfer started. */
197 1.1 thorpej iopaau_start(sc);
198 1.1 thorpej
199 1.1 thorpej /* Now free descriptors for last transfer. */
200 1.1 thorpej (*af->af_free)(sc, firstdesc);
201 1.1 thorpej
202 1.1 thorpej dmover_done(dreq);
203 1.1 thorpej }
204 1.1 thorpej
205 1.1 thorpej /*
206 1.1 thorpej * iopaau_process:
207 1.1 thorpej *
208 1.1 thorpej * Dmover back-end entry point.
209 1.1 thorpej */
210 1.1 thorpej void
211 1.1 thorpej iopaau_process(struct dmover_backend *dmb)
212 1.1 thorpej {
213 1.1 thorpej struct iopaau_softc *sc = dmb->dmb_cookie;
214 1.1 thorpej int s;
215 1.1 thorpej
216 1.1 thorpej s = splbio();
217 1.1 thorpej /* XXXLOCK */
218 1.1 thorpej
219 1.1 thorpej if (sc->sc_running == NULL)
220 1.1 thorpej iopaau_start(sc);
221 1.1 thorpej
222 1.1 thorpej /* XXXUNLOCK */
223 1.1 thorpej splx(s);
224 1.1 thorpej }
225 1.1 thorpej
226 1.1 thorpej /*
227 1.3 thorpej * iopaau_func_fill_immed_setup:
228 1.1 thorpej *
229 1.3 thorpej * Common code shared by the zero and fillN setup routines.
230 1.1 thorpej */
231 1.3 thorpej static int
232 1.3 thorpej iopaau_func_fill_immed_setup(struct iopaau_softc *sc,
233 1.3 thorpej struct dmover_request *dreq, uint32_t immed)
234 1.1 thorpej {
235 1.1 thorpej bus_dmamap_t dmamap = sc->sc_map_out;
236 1.1 thorpej uint32_t *prevpa;
237 1.1 thorpej struct aau_desc_4 **prevp, *cur;
238 1.1 thorpej int error, seg;
239 1.1 thorpej
240 1.1 thorpej switch (dreq->dreq_outbuf_type) {
241 1.1 thorpej case DMOVER_BUF_LINEAR:
242 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, dmamap,
243 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_addr,
244 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_len, NULL,
245 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_WRITE|BUS_DMA_STREAMING);
246 1.1 thorpej break;
247 1.1 thorpej
248 1.1 thorpej case DMOVER_BUF_UIO:
249 1.1 thorpej {
250 1.1 thorpej struct uio *uio = dreq->dreq_outbuf.dmbuf_uio;
251 1.1 thorpej
252 1.1 thorpej if (uio->uio_rw != UIO_READ)
253 1.1 thorpej return (EINVAL);
254 1.1 thorpej
255 1.1 thorpej error = bus_dmamap_load_uio(sc->sc_dmat, dmamap,
256 1.1 thorpej uio, BUS_DMA_NOWAIT|BUS_DMA_WRITE|BUS_DMA_STREAMING);
257 1.1 thorpej break;
258 1.1 thorpej }
259 1.1 thorpej }
260 1.1 thorpej
261 1.1 thorpej if (__predict_false(error != 0))
262 1.1 thorpej return (error);
263 1.1 thorpej
264 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
265 1.1 thorpej BUS_DMASYNC_PREWRITE);
266 1.1 thorpej
267 1.1 thorpej prevp = (struct aau_desc_4 **) &sc->sc_firstdesc;
268 1.1 thorpej prevpa = &sc->sc_firstdesc_pa;
269 1.1 thorpej
270 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
271 1.1 thorpej cur = pool_cache_get(&aau_desc_4_cache, PR_NOWAIT);
272 1.1 thorpej if (cur == NULL) {
273 1.1 thorpej *prevp = NULL;
274 1.1 thorpej error = ENOMEM;
275 1.1 thorpej goto bad;
276 1.1 thorpej }
277 1.1 thorpej
278 1.1 thorpej *prevp = cur;
279 1.1 thorpej *prevpa = cur->d_pa;
280 1.1 thorpej
281 1.1 thorpej prevp = &cur->d_next;
282 1.1 thorpej prevpa = &cur->d_nda;
283 1.1 thorpej
284 1.1 thorpej /*
285 1.1 thorpej * We don't actually enforce the page alignment
286 1.1 thorpej * constraint, here, because there is only one
287 1.1 thorpej * data stream to worry about.
288 1.1 thorpej */
289 1.1 thorpej
290 1.3 thorpej cur->d_sar1 = immed;
291 1.1 thorpej cur->d_dar = dmamap->dm_segs[seg].ds_addr;
292 1.1 thorpej cur->d_bc = dmamap->dm_segs[seg].ds_len;
293 1.1 thorpej cur->d_dc = AAU_DC_B1_CC(AAU_DC_CC_FILL) | AAU_DC_DWE;
294 1.1 thorpej SYNC_DESC_4(cur);
295 1.1 thorpej }
296 1.1 thorpej
297 1.1 thorpej *prevp = NULL;
298 1.1 thorpej *prevpa = 0;
299 1.1 thorpej
300 1.1 thorpej cur->d_dc |= AAU_DC_IE;
301 1.1 thorpej SYNC_DESC_4(cur);
302 1.1 thorpej
303 1.1 thorpej sc->sc_lastdesc = cur;
304 1.1 thorpej
305 1.1 thorpej return (0);
306 1.1 thorpej
307 1.1 thorpej bad:
308 1.1 thorpej iopaau_desc_4_free(sc, sc->sc_firstdesc);
309 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_out);
310 1.1 thorpej sc->sc_firstdesc = NULL;
311 1.1 thorpej
312 1.1 thorpej return (error);
313 1.1 thorpej }
314 1.1 thorpej
315 1.1 thorpej /*
316 1.3 thorpej * iopaau_func_zero_setup:
317 1.3 thorpej *
318 1.3 thorpej * Setup routine for the "zero" function.
319 1.3 thorpej */
320 1.3 thorpej int
321 1.3 thorpej iopaau_func_zero_setup(struct iopaau_softc *sc, struct dmover_request *dreq)
322 1.3 thorpej {
323 1.3 thorpej
324 1.3 thorpej return (iopaau_func_fill_immed_setup(sc, dreq, 0));
325 1.3 thorpej }
326 1.3 thorpej
327 1.3 thorpej /*
328 1.1 thorpej * iopaau_func_fill8_setup:
329 1.1 thorpej *
330 1.1 thorpej * Setup routine for the "fill8" function.
331 1.1 thorpej */
332 1.1 thorpej int
333 1.1 thorpej iopaau_func_fill8_setup(struct iopaau_softc *sc, struct dmover_request *dreq)
334 1.1 thorpej {
335 1.1 thorpej
336 1.3 thorpej return (iopaau_func_fill_immed_setup(sc, dreq,
337 1.3 thorpej dreq->dreq_immediate[0] |
338 1.1 thorpej (dreq->dreq_immediate[0] << 8) |
339 1.1 thorpej (dreq->dreq_immediate[0] << 16) |
340 1.3 thorpej (dreq->dreq_immediate[0] << 24)));
341 1.1 thorpej }
342 1.1 thorpej
343 1.1 thorpej /*
344 1.1 thorpej * iopaau_func_copy_setup:
345 1.1 thorpej *
346 1.1 thorpej * Setup routine for the "copy" function.
347 1.1 thorpej */
348 1.1 thorpej int
349 1.1 thorpej iopaau_func_copy_setup(struct iopaau_softc *sc, struct dmover_request *dreq)
350 1.1 thorpej {
351 1.1 thorpej bus_dmamap_t dmamap = sc->sc_map_out;
352 1.1 thorpej bus_dmamap_t inmap = sc->sc_map_in[0];
353 1.1 thorpej uint32_t *prevpa;
354 1.1 thorpej struct aau_desc_4 **prevp, *cur;
355 1.1 thorpej int error, seg;
356 1.1 thorpej
357 1.1 thorpej switch (dreq->dreq_outbuf_type) {
358 1.1 thorpej case DMOVER_BUF_LINEAR:
359 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, dmamap,
360 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_addr,
361 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_len, NULL,
362 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_WRITE|BUS_DMA_STREAMING);
363 1.1 thorpej break;
364 1.1 thorpej
365 1.1 thorpej case DMOVER_BUF_UIO:
366 1.1 thorpej {
367 1.1 thorpej struct uio *uio = dreq->dreq_outbuf.dmbuf_uio;
368 1.1 thorpej
369 1.1 thorpej if (uio->uio_rw != UIO_READ)
370 1.1 thorpej return (EINVAL);
371 1.1 thorpej
372 1.1 thorpej error = bus_dmamap_load_uio(sc->sc_dmat, dmamap,
373 1.1 thorpej uio, BUS_DMA_NOWAIT|BUS_DMA_WRITE|BUS_DMA_STREAMING);
374 1.1 thorpej break;
375 1.1 thorpej }
376 1.1 thorpej }
377 1.1 thorpej
378 1.1 thorpej if (__predict_false(error != 0))
379 1.1 thorpej return (error);
380 1.1 thorpej
381 1.1 thorpej switch (dreq->dreq_inbuf_type) {
382 1.1 thorpej case DMOVER_BUF_LINEAR:
383 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, inmap,
384 1.1 thorpej dreq->dreq_inbuf[0].dmbuf_linear.l_addr,
385 1.1 thorpej dreq->dreq_inbuf[0].dmbuf_linear.l_len, NULL,
386 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_READ|BUS_DMA_STREAMING);
387 1.1 thorpej break;
388 1.1 thorpej
389 1.1 thorpej case DMOVER_BUF_UIO:
390 1.1 thorpej {
391 1.1 thorpej struct uio *uio = dreq->dreq_inbuf[0].dmbuf_uio;
392 1.1 thorpej
393 1.1 thorpej if (uio->uio_rw != UIO_WRITE) {
394 1.1 thorpej error = EINVAL;
395 1.1 thorpej break;
396 1.1 thorpej }
397 1.1 thorpej
398 1.1 thorpej error = bus_dmamap_load_uio(sc->sc_dmat, inmap,
399 1.1 thorpej uio, BUS_DMA_NOWAIT|BUS_DMA_READ|BUS_DMA_STREAMING);
400 1.1 thorpej break;
401 1.1 thorpej }
402 1.1 thorpej }
403 1.1 thorpej
404 1.1 thorpej if (__predict_false(error != 0)) {
405 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
406 1.1 thorpej return (error);
407 1.1 thorpej }
408 1.1 thorpej
409 1.1 thorpej if (dmamap->dm_nsegs != inmap->dm_nsegs) {
410 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
411 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, inmap);
412 1.1 thorpej return (EFAULT); /* "address" error, sort of. */
413 1.1 thorpej }
414 1.1 thorpej
415 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
416 1.1 thorpej BUS_DMASYNC_PREWRITE);
417 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, inmap, 0, inmap->dm_mapsize,
418 1.1 thorpej BUS_DMASYNC_PREREAD);
419 1.1 thorpej
420 1.1 thorpej prevp = (struct aau_desc_4 **) &sc->sc_firstdesc;
421 1.1 thorpej prevpa = &sc->sc_firstdesc_pa;
422 1.1 thorpej
423 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
424 1.1 thorpej cur = pool_cache_get(&aau_desc_4_cache, PR_NOWAIT);
425 1.1 thorpej if (cur == NULL) {
426 1.1 thorpej *prevp = NULL;
427 1.1 thorpej error = ENOMEM;
428 1.1 thorpej goto bad;
429 1.1 thorpej }
430 1.1 thorpej
431 1.1 thorpej *prevp = cur;
432 1.1 thorpej *prevpa = cur->d_pa;
433 1.1 thorpej
434 1.1 thorpej prevp = &cur->d_next;
435 1.1 thorpej prevpa = &cur->d_nda;
436 1.1 thorpej
437 1.1 thorpej if (dmamap->dm_segs[seg].ds_len !=
438 1.1 thorpej inmap->dm_segs[seg].ds_len) {
439 1.1 thorpej *prevp = NULL;
440 1.1 thorpej error = EFAULT; /* "address" error, sort of. */
441 1.1 thorpej goto bad;
442 1.1 thorpej }
443 1.1 thorpej
444 1.1 thorpej cur->d_sar1 = inmap->dm_segs[seg].ds_addr;
445 1.1 thorpej cur->d_dar = dmamap->dm_segs[seg].ds_addr;
446 1.1 thorpej cur->d_bc = dmamap->dm_segs[seg].ds_len;
447 1.1 thorpej cur->d_dc = AAU_DC_B1_CC(AAU_DC_CC_DIRECT_FILL) | AAU_DC_DWE;
448 1.1 thorpej SYNC_DESC_4(cur);
449 1.1 thorpej }
450 1.1 thorpej
451 1.1 thorpej *prevp = NULL;
452 1.1 thorpej *prevpa = 0;
453 1.1 thorpej
454 1.1 thorpej cur->d_dc |= AAU_DC_IE;
455 1.1 thorpej SYNC_DESC_4(cur);
456 1.1 thorpej
457 1.1 thorpej sc->sc_lastdesc = cur;
458 1.1 thorpej
459 1.1 thorpej return (0);
460 1.1 thorpej
461 1.1 thorpej bad:
462 1.1 thorpej iopaau_desc_4_free(sc, sc->sc_firstdesc);
463 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_out);
464 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_in[0]);
465 1.1 thorpej sc->sc_firstdesc = NULL;
466 1.1 thorpej
467 1.1 thorpej return (error);
468 1.1 thorpej }
469 1.1 thorpej
470 1.1 thorpej int
471 1.1 thorpej iopaau_intr(void *arg)
472 1.1 thorpej {
473 1.1 thorpej struct iopaau_softc *sc = arg;
474 1.1 thorpej struct dmover_request *dreq;
475 1.1 thorpej uint32_t asr;
476 1.1 thorpej
477 1.1 thorpej /* Clear the interrupt. */
478 1.1 thorpej asr = bus_space_read_4(sc->sc_st, sc->sc_sh, AAU_ASR);
479 1.1 thorpej if (asr == 0)
480 1.1 thorpej return (0);
481 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ASR, asr);
482 1.1 thorpej
483 1.1 thorpej /* XXX -- why does this happen? */
484 1.1 thorpej if (sc->sc_running == NULL) {
485 1.1 thorpej printf("%s: unexpected interrupt, ASR = 0x%08x\n",
486 1.1 thorpej sc->sc_dev.dv_xname, asr);
487 1.1 thorpej return (1);
488 1.1 thorpej }
489 1.1 thorpej dreq = sc->sc_running;
490 1.1 thorpej
491 1.1 thorpej /* Stop the AAU. */
492 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ACR, 0);
493 1.1 thorpej
494 1.1 thorpej DPRINTF(("%s: got interrupt for dreq %p\n", sc->sc_dev.dv_xname,
495 1.1 thorpej dreq));
496 1.1 thorpej
497 1.1 thorpej if (__predict_false((asr & AAU_ASR_ETIF) != 0)) {
498 1.1 thorpej /*
499 1.1 thorpej * We expect to get end-of-chain interrupts, not
500 1.1 thorpej * end-of-transfer interrupts, so panic if we get
501 1.1 thorpej * one of these.
502 1.1 thorpej */
503 1.1 thorpej panic("aau_intr: got EOT interrupt");
504 1.1 thorpej }
505 1.1 thorpej
506 1.1 thorpej if (__predict_false((asr & AAU_ASR_MA) != 0)) {
507 1.1 thorpej printf("%s: WARNING: got master abort\n", sc->sc_dev.dv_xname);
508 1.1 thorpej dreq->dreq_flags |= DMOVER_REQ_ERROR;
509 1.1 thorpej dreq->dreq_error = EFAULT;
510 1.1 thorpej }
511 1.1 thorpej
512 1.1 thorpej /* Finish this transfer, start next one. */
513 1.1 thorpej iopaau_finish(sc);
514 1.1 thorpej
515 1.1 thorpej return (1);
516 1.1 thorpej }
517 1.1 thorpej
518 1.1 thorpej void
519 1.1 thorpej iopaau_attach(struct iopaau_softc *sc)
520 1.1 thorpej {
521 1.1 thorpej int error, i;
522 1.1 thorpej
523 1.1 thorpej error = bus_dmamap_create(sc->sc_dmat, AAU_MAX_XFER, AAU_MAX_SEGS,
524 1.1 thorpej AAU_MAX_XFER, AAU_IO_BOUNDARY, 0, &sc->sc_map_out);
525 1.1 thorpej if (error) {
526 1.1 thorpej printf("%s: unable to create output DMA map, error = %d\n",
527 1.1 thorpej sc->sc_dev.dv_xname, error);
528 1.1 thorpej return;
529 1.1 thorpej }
530 1.1 thorpej
531 1.1 thorpej for (i = 0; i < AAU_MAX_INPUTS; i++) {
532 1.1 thorpej error = bus_dmamap_create(sc->sc_dmat, AAU_MAX_XFER,
533 1.1 thorpej AAU_MAX_SEGS, AAU_MAX_XFER, AAU_IO_BOUNDARY, 0,
534 1.1 thorpej &sc->sc_map_in[i]);
535 1.1 thorpej if (error) {
536 1.1 thorpej printf("%s: unable to create input %d DMA map, "
537 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
538 1.1 thorpej return;
539 1.1 thorpej }
540 1.1 thorpej }
541 1.1 thorpej
542 1.1 thorpej /*
543 1.1 thorpej * Initialize global resources. Ok to do here, since there's
544 1.1 thorpej * only one AAU.
545 1.1 thorpej */
546 1.1 thorpej pool_init(&aau_desc_4_pool, sizeof(struct aau_desc_4),
547 1.1 thorpej 8 * 4, offsetof(struct aau_desc_4, d_nda), 0, "aaud4pl",
548 1.1 thorpej NULL);
549 1.1 thorpej pool_cache_init(&aau_desc_4_cache, &aau_desc_4_pool, iopaau_desc_ctor,
550 1.1 thorpej NULL, NULL);
551 1.1 thorpej
552 1.1 thorpej /* Register us with dmover. */
553 1.1 thorpej dmover_backend_register(&sc->sc_dmb);
554 1.1 thorpej }
555