iopaau.c revision 1.6 1 1.6 thorpej /* $NetBSD: iopaau.c,v 1.6 2002/08/03 21:58:55 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2002 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * Common code for XScale-based I/O Processor Application Accelerator
40 1.1 thorpej * Unit support.
41 1.1 thorpej *
42 1.1 thorpej * The AAU provides a back-end for the dmover(9) facility.
43 1.1 thorpej */
44 1.1 thorpej
45 1.1 thorpej #include <sys/cdefs.h>
46 1.6 thorpej __KERNEL_RCSID(0, "$NetBSD: iopaau.c,v 1.6 2002/08/03 21:58:55 thorpej Exp $");
47 1.1 thorpej
48 1.1 thorpej #include <sys/param.h>
49 1.1 thorpej #include <sys/pool.h>
50 1.1 thorpej #include <sys/lock.h>
51 1.1 thorpej #include <sys/systm.h>
52 1.1 thorpej #include <sys/device.h>
53 1.1 thorpej #include <sys/uio.h>
54 1.1 thorpej
55 1.1 thorpej #include <uvm/uvm.h>
56 1.1 thorpej
57 1.1 thorpej #include <machine/bus.h>
58 1.1 thorpej
59 1.1 thorpej #include <arm/xscale/iopaaureg.h>
60 1.1 thorpej #include <arm/xscale/iopaauvar.h>
61 1.1 thorpej
62 1.1 thorpej #ifdef AAU_DEBUG
63 1.1 thorpej #define DPRINTF(x) printf x
64 1.1 thorpej #else
65 1.1 thorpej #define DPRINTF(x) /* nothing */
66 1.1 thorpej #endif
67 1.1 thorpej
68 1.1 thorpej static struct pool aau_desc_4_pool;
69 1.5 thorpej
70 1.5 thorpej struct pool_cache iopaau_desc_4_cache;
71 1.1 thorpej
72 1.1 thorpej /*
73 1.1 thorpej * iopaau_desc_ctor:
74 1.1 thorpej *
75 1.1 thorpej * Constructor for all types of descriptors.
76 1.1 thorpej */
77 1.1 thorpej static int
78 1.1 thorpej iopaau_desc_ctor(void *arg, void *object, int flags)
79 1.1 thorpej {
80 1.1 thorpej struct aau_desc_4 *d = object;
81 1.1 thorpej
82 1.1 thorpej /*
83 1.1 thorpej * Cache the physical address of the hardware portion of
84 1.1 thorpej * the descriptor in the software portion of the descriptor
85 1.1 thorpej * for quick reference later.
86 1.1 thorpej */
87 1.1 thorpej d->d_pa = vtophys(d) + SYNC_DESC_4_OFFSET;
88 1.1 thorpej KASSERT((d->d_pa & 31) == 0);
89 1.1 thorpej return (0);
90 1.1 thorpej }
91 1.1 thorpej
92 1.1 thorpej /*
93 1.5 thorpej * iopaau_desc_free:
94 1.1 thorpej *
95 1.5 thorpej * Free a chain of AAU descriptors.
96 1.1 thorpej */
97 1.1 thorpej void
98 1.5 thorpej iopaau_desc_free(struct pool_cache *dc, void *firstdesc)
99 1.1 thorpej {
100 1.1 thorpej struct aau_desc_4 *d, *next;
101 1.1 thorpej
102 1.1 thorpej for (d = firstdesc; d != NULL; d = next) {
103 1.1 thorpej next = d->d_next;
104 1.5 thorpej pool_cache_put(dc, d);
105 1.1 thorpej }
106 1.1 thorpej }
107 1.1 thorpej
108 1.1 thorpej /*
109 1.1 thorpej * iopaau_start:
110 1.1 thorpej *
111 1.1 thorpej * Start an AAU request. Must be called at splbio().
112 1.1 thorpej */
113 1.1 thorpej static void
114 1.1 thorpej iopaau_start(struct iopaau_softc *sc)
115 1.1 thorpej {
116 1.1 thorpej struct dmover_backend *dmb = &sc->sc_dmb;
117 1.1 thorpej struct dmover_request *dreq;
118 1.1 thorpej struct iopaau_function *af;
119 1.1 thorpej int error;
120 1.1 thorpej
121 1.1 thorpej for (;;) {
122 1.1 thorpej
123 1.1 thorpej KASSERT(sc->sc_running == NULL);
124 1.1 thorpej
125 1.1 thorpej dreq = TAILQ_FIRST(&dmb->dmb_pendreqs);
126 1.1 thorpej if (dreq == NULL)
127 1.1 thorpej return;
128 1.1 thorpej
129 1.1 thorpej dmover_backend_remque(dmb, dreq);
130 1.1 thorpej dreq->dreq_flags |= DMOVER_REQ_RUNNING;
131 1.1 thorpej
132 1.1 thorpej sc->sc_running = dreq;
133 1.1 thorpej
134 1.1 thorpej /* XXXUNLOCK */
135 1.1 thorpej
136 1.1 thorpej af = dreq->dreq_assignment->das_algdesc->dad_data;
137 1.1 thorpej error = (*af->af_setup)(sc, dreq);
138 1.1 thorpej
139 1.1 thorpej /* XXXLOCK */
140 1.1 thorpej
141 1.1 thorpej if (error) {
142 1.1 thorpej dreq->dreq_flags |= DMOVER_REQ_ERROR;
143 1.1 thorpej dreq->dreq_error = error;
144 1.1 thorpej sc->sc_running = NULL;
145 1.1 thorpej /* XXXUNLOCK */
146 1.1 thorpej dmover_done(dreq);
147 1.1 thorpej /* XXXLOCK */
148 1.1 thorpej continue;
149 1.1 thorpej }
150 1.1 thorpej
151 1.1 thorpej #ifdef DIAGNOSTIC
152 1.1 thorpej if (bus_space_read_4(sc->sc_st, sc->sc_sh, AAU_ASR) &
153 1.1 thorpej AAU_ASR_AAF)
154 1.1 thorpej panic("iopaau_start: AAU already active");
155 1.1 thorpej #endif
156 1.1 thorpej
157 1.1 thorpej DPRINTF(("%s: starting dreq %p\n", sc->sc_dev.dv_xname,
158 1.1 thorpej dreq));
159 1.1 thorpej
160 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ANDAR,
161 1.1 thorpej sc->sc_firstdesc_pa);
162 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ACR,
163 1.1 thorpej AAU_ACR_AAE);
164 1.1 thorpej
165 1.1 thorpej break;
166 1.1 thorpej }
167 1.1 thorpej }
168 1.1 thorpej
169 1.1 thorpej /*
170 1.1 thorpej * iopaau_finish:
171 1.1 thorpej *
172 1.1 thorpej * Finish the current operation. AAU must be stopped.
173 1.1 thorpej */
174 1.1 thorpej static void
175 1.1 thorpej iopaau_finish(struct iopaau_softc *sc)
176 1.1 thorpej {
177 1.1 thorpej struct dmover_request *dreq = sc->sc_running;
178 1.1 thorpej struct iopaau_function *af =
179 1.1 thorpej dreq->dreq_assignment->das_algdesc->dad_data;
180 1.1 thorpej void *firstdesc = sc->sc_firstdesc;
181 1.1 thorpej int i, ninputs = dreq->dreq_assignment->das_algdesc->dad_ninputs;
182 1.1 thorpej
183 1.1 thorpej sc->sc_running = NULL;
184 1.1 thorpej
185 1.1 thorpej /* If the function has inputs, unmap them. */
186 1.1 thorpej for (i = 0; i < ninputs; i++) {
187 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_map_in[i], 0,
188 1.4 thorpej sc->sc_map_in[i]->dm_mapsize, BUS_DMASYNC_POSTWRITE);
189 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_in[i]);
190 1.1 thorpej }
191 1.1 thorpej
192 1.1 thorpej /* Unload the output buffer DMA map. */
193 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, sc->sc_map_out, 0,
194 1.4 thorpej sc->sc_map_out->dm_mapsize, BUS_DMASYNC_POSTREAD);
195 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_out);
196 1.1 thorpej
197 1.1 thorpej /* Get the next transfer started. */
198 1.1 thorpej iopaau_start(sc);
199 1.1 thorpej
200 1.1 thorpej /* Now free descriptors for last transfer. */
201 1.5 thorpej iopaau_desc_free(af->af_desc_cache, firstdesc);
202 1.1 thorpej
203 1.1 thorpej dmover_done(dreq);
204 1.1 thorpej }
205 1.1 thorpej
206 1.1 thorpej /*
207 1.1 thorpej * iopaau_process:
208 1.1 thorpej *
209 1.1 thorpej * Dmover back-end entry point.
210 1.1 thorpej */
211 1.1 thorpej void
212 1.1 thorpej iopaau_process(struct dmover_backend *dmb)
213 1.1 thorpej {
214 1.1 thorpej struct iopaau_softc *sc = dmb->dmb_cookie;
215 1.1 thorpej int s;
216 1.1 thorpej
217 1.1 thorpej s = splbio();
218 1.1 thorpej /* XXXLOCK */
219 1.1 thorpej
220 1.1 thorpej if (sc->sc_running == NULL)
221 1.1 thorpej iopaau_start(sc);
222 1.1 thorpej
223 1.1 thorpej /* XXXUNLOCK */
224 1.1 thorpej splx(s);
225 1.1 thorpej }
226 1.1 thorpej
227 1.1 thorpej /*
228 1.3 thorpej * iopaau_func_fill_immed_setup:
229 1.1 thorpej *
230 1.3 thorpej * Common code shared by the zero and fillN setup routines.
231 1.1 thorpej */
232 1.3 thorpej static int
233 1.3 thorpej iopaau_func_fill_immed_setup(struct iopaau_softc *sc,
234 1.3 thorpej struct dmover_request *dreq, uint32_t immed)
235 1.1 thorpej {
236 1.5 thorpej struct iopaau_function *af =
237 1.5 thorpej dreq->dreq_assignment->das_algdesc->dad_data;
238 1.5 thorpej struct pool_cache *dc = af->af_desc_cache;
239 1.1 thorpej bus_dmamap_t dmamap = sc->sc_map_out;
240 1.1 thorpej uint32_t *prevpa;
241 1.1 thorpej struct aau_desc_4 **prevp, *cur;
242 1.1 thorpej int error, seg;
243 1.1 thorpej
244 1.1 thorpej switch (dreq->dreq_outbuf_type) {
245 1.1 thorpej case DMOVER_BUF_LINEAR:
246 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, dmamap,
247 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_addr,
248 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_len, NULL,
249 1.4 thorpej BUS_DMA_NOWAIT|BUS_DMA_READ|BUS_DMA_STREAMING);
250 1.1 thorpej break;
251 1.1 thorpej
252 1.1 thorpej case DMOVER_BUF_UIO:
253 1.1 thorpej {
254 1.1 thorpej struct uio *uio = dreq->dreq_outbuf.dmbuf_uio;
255 1.1 thorpej
256 1.1 thorpej if (uio->uio_rw != UIO_READ)
257 1.1 thorpej return (EINVAL);
258 1.1 thorpej
259 1.1 thorpej error = bus_dmamap_load_uio(sc->sc_dmat, dmamap,
260 1.4 thorpej uio, BUS_DMA_NOWAIT|BUS_DMA_READ|BUS_DMA_STREAMING);
261 1.1 thorpej break;
262 1.1 thorpej }
263 1.1 thorpej }
264 1.1 thorpej
265 1.1 thorpej if (__predict_false(error != 0))
266 1.1 thorpej return (error);
267 1.1 thorpej
268 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
269 1.4 thorpej BUS_DMASYNC_PREREAD);
270 1.1 thorpej
271 1.1 thorpej prevp = (struct aau_desc_4 **) &sc->sc_firstdesc;
272 1.1 thorpej prevpa = &sc->sc_firstdesc_pa;
273 1.1 thorpej
274 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
275 1.5 thorpej cur = pool_cache_get(dc, PR_NOWAIT);
276 1.1 thorpej if (cur == NULL) {
277 1.1 thorpej *prevp = NULL;
278 1.1 thorpej error = ENOMEM;
279 1.1 thorpej goto bad;
280 1.1 thorpej }
281 1.1 thorpej
282 1.1 thorpej *prevp = cur;
283 1.1 thorpej *prevpa = cur->d_pa;
284 1.1 thorpej
285 1.1 thorpej prevp = &cur->d_next;
286 1.1 thorpej prevpa = &cur->d_nda;
287 1.1 thorpej
288 1.1 thorpej /*
289 1.1 thorpej * We don't actually enforce the page alignment
290 1.1 thorpej * constraint, here, because there is only one
291 1.1 thorpej * data stream to worry about.
292 1.1 thorpej */
293 1.1 thorpej
294 1.4 thorpej cur->d_sar[0] = immed;
295 1.1 thorpej cur->d_dar = dmamap->dm_segs[seg].ds_addr;
296 1.1 thorpej cur->d_bc = dmamap->dm_segs[seg].ds_len;
297 1.1 thorpej cur->d_dc = AAU_DC_B1_CC(AAU_DC_CC_FILL) | AAU_DC_DWE;
298 1.6 thorpej SYNC_DESC(cur, sizeof(struct aau_desc_4));
299 1.1 thorpej }
300 1.1 thorpej
301 1.1 thorpej *prevp = NULL;
302 1.1 thorpej *prevpa = 0;
303 1.1 thorpej
304 1.1 thorpej cur->d_dc |= AAU_DC_IE;
305 1.6 thorpej SYNC_DESC(cur, sizeof(struct aau_desc_4));
306 1.1 thorpej
307 1.1 thorpej sc->sc_lastdesc = cur;
308 1.1 thorpej
309 1.1 thorpej return (0);
310 1.1 thorpej
311 1.1 thorpej bad:
312 1.5 thorpej iopaau_desc_free(dc, sc->sc_firstdesc);
313 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_out);
314 1.1 thorpej sc->sc_firstdesc = NULL;
315 1.1 thorpej
316 1.1 thorpej return (error);
317 1.1 thorpej }
318 1.1 thorpej
319 1.1 thorpej /*
320 1.3 thorpej * iopaau_func_zero_setup:
321 1.3 thorpej *
322 1.3 thorpej * Setup routine for the "zero" function.
323 1.3 thorpej */
324 1.3 thorpej int
325 1.3 thorpej iopaau_func_zero_setup(struct iopaau_softc *sc, struct dmover_request *dreq)
326 1.3 thorpej {
327 1.3 thorpej
328 1.3 thorpej return (iopaau_func_fill_immed_setup(sc, dreq, 0));
329 1.3 thorpej }
330 1.3 thorpej
331 1.3 thorpej /*
332 1.1 thorpej * iopaau_func_fill8_setup:
333 1.1 thorpej *
334 1.1 thorpej * Setup routine for the "fill8" function.
335 1.1 thorpej */
336 1.1 thorpej int
337 1.1 thorpej iopaau_func_fill8_setup(struct iopaau_softc *sc, struct dmover_request *dreq)
338 1.1 thorpej {
339 1.1 thorpej
340 1.3 thorpej return (iopaau_func_fill_immed_setup(sc, dreq,
341 1.3 thorpej dreq->dreq_immediate[0] |
342 1.1 thorpej (dreq->dreq_immediate[0] << 8) |
343 1.1 thorpej (dreq->dreq_immediate[0] << 16) |
344 1.3 thorpej (dreq->dreq_immediate[0] << 24)));
345 1.1 thorpej }
346 1.1 thorpej
347 1.1 thorpej /*
348 1.4 thorpej * Descriptor command words for varying numbers of inputs. For 1 input,
349 1.4 thorpej * this does a copy. For multiple inputs, we're doing an XOR. In this
350 1.4 thorpej * case, the first block is a "direct fill" to load the store queue, and
351 1.4 thorpej * the remaining blocks are XOR'd to the store queue.
352 1.4 thorpej */
353 1.4 thorpej static const uint32_t iopaau_dc_inputs[] = {
354 1.4 thorpej 0, /* 0 */
355 1.4 thorpej
356 1.4 thorpej AAU_DC_B1_CC(AAU_DC_CC_DIRECT_FILL), /* 1 */
357 1.4 thorpej
358 1.4 thorpej AAU_DC_B1_CC(AAU_DC_CC_DIRECT_FILL)| /* 2 */
359 1.4 thorpej AAU_DC_B2_CC(AAU_DC_CC_XOR),
360 1.4 thorpej
361 1.4 thorpej AAU_DC_B1_CC(AAU_DC_CC_DIRECT_FILL)| /* 3 */
362 1.4 thorpej AAU_DC_B2_CC(AAU_DC_CC_XOR)|
363 1.4 thorpej AAU_DC_B3_CC(AAU_DC_CC_XOR),
364 1.4 thorpej
365 1.4 thorpej AAU_DC_B1_CC(AAU_DC_CC_DIRECT_FILL)| /* 4 */
366 1.4 thorpej AAU_DC_B2_CC(AAU_DC_CC_XOR)|
367 1.4 thorpej AAU_DC_B3_CC(AAU_DC_CC_XOR)|
368 1.4 thorpej AAU_DC_B4_CC(AAU_DC_CC_XOR),
369 1.4 thorpej };
370 1.4 thorpej
371 1.4 thorpej /*
372 1.4 thorpej * iopaau_func_xor_1_4_setup:
373 1.1 thorpej *
374 1.4 thorpej * Setup routine for the "copy", "xor2".."xor4" functions.
375 1.1 thorpej */
376 1.1 thorpej int
377 1.4 thorpej iopaau_func_xor_1_4_setup(struct iopaau_softc *sc, struct dmover_request *dreq)
378 1.1 thorpej {
379 1.5 thorpej struct iopaau_function *af =
380 1.5 thorpej dreq->dreq_assignment->das_algdesc->dad_data;
381 1.5 thorpej struct pool_cache *dc = af->af_desc_cache;
382 1.1 thorpej bus_dmamap_t dmamap = sc->sc_map_out;
383 1.4 thorpej bus_dmamap_t *inmap = sc->sc_map_in;
384 1.1 thorpej uint32_t *prevpa;
385 1.1 thorpej struct aau_desc_4 **prevp, *cur;
386 1.4 thorpej int ninputs = dreq->dreq_assignment->das_algdesc->dad_ninputs;
387 1.4 thorpej int i, error, seg;
388 1.6 thorpej size_t descsz = AAU_DESC_SIZE(ninputs);
389 1.4 thorpej
390 1.4 thorpej KASSERT(ninputs <= AAU_MAX_INPUTS);
391 1.1 thorpej
392 1.1 thorpej switch (dreq->dreq_outbuf_type) {
393 1.1 thorpej case DMOVER_BUF_LINEAR:
394 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, dmamap,
395 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_addr,
396 1.1 thorpej dreq->dreq_outbuf.dmbuf_linear.l_len, NULL,
397 1.4 thorpej BUS_DMA_NOWAIT|BUS_DMA_READ|BUS_DMA_STREAMING);
398 1.1 thorpej break;
399 1.1 thorpej
400 1.1 thorpej case DMOVER_BUF_UIO:
401 1.1 thorpej {
402 1.1 thorpej struct uio *uio = dreq->dreq_outbuf.dmbuf_uio;
403 1.1 thorpej
404 1.1 thorpej if (uio->uio_rw != UIO_READ)
405 1.1 thorpej return (EINVAL);
406 1.1 thorpej
407 1.1 thorpej error = bus_dmamap_load_uio(sc->sc_dmat, dmamap,
408 1.4 thorpej uio, BUS_DMA_NOWAIT|BUS_DMA_READ|BUS_DMA_STREAMING);
409 1.1 thorpej break;
410 1.1 thorpej }
411 1.1 thorpej }
412 1.1 thorpej
413 1.1 thorpej if (__predict_false(error != 0))
414 1.1 thorpej return (error);
415 1.1 thorpej
416 1.1 thorpej switch (dreq->dreq_inbuf_type) {
417 1.1 thorpej case DMOVER_BUF_LINEAR:
418 1.4 thorpej for (i = 0; i < ninputs; i++) {
419 1.4 thorpej error = bus_dmamap_load(sc->sc_dmat, inmap[i],
420 1.4 thorpej dreq->dreq_inbuf[i].dmbuf_linear.l_addr,
421 1.4 thorpej dreq->dreq_inbuf[i].dmbuf_linear.l_len, NULL,
422 1.4 thorpej BUS_DMA_NOWAIT|BUS_DMA_WRITE|BUS_DMA_STREAMING);
423 1.4 thorpej if (__predict_false(error != 0))
424 1.4 thorpej break;
425 1.4 thorpej if (dmamap->dm_nsegs != inmap[i]->dm_nsegs) {
426 1.4 thorpej error = EFAULT; /* "address error", sort of. */
427 1.4 thorpej bus_dmamap_unload(sc->sc_dmat, inmap[i]);
428 1.4 thorpej break;
429 1.4 thorpej }
430 1.4 thorpej }
431 1.1 thorpej break;
432 1.1 thorpej
433 1.1 thorpej case DMOVER_BUF_UIO:
434 1.1 thorpej {
435 1.4 thorpej struct uio *uio;
436 1.1 thorpej
437 1.4 thorpej for (i = 0; i < ninputs; i++) {
438 1.4 thorpej uio = dreq->dreq_inbuf[i].dmbuf_uio;
439 1.4 thorpej
440 1.4 thorpej if (uio->uio_rw != UIO_WRITE) {
441 1.4 thorpej error = EINVAL;
442 1.4 thorpej break;
443 1.4 thorpej }
444 1.4 thorpej
445 1.4 thorpej error = bus_dmamap_load_uio(sc->sc_dmat, inmap[i], uio,
446 1.4 thorpej BUS_DMA_NOWAIT|BUS_DMA_WRITE|BUS_DMA_STREAMING);
447 1.4 thorpej if (__predict_false(error != 0)) {
448 1.4 thorpej break;
449 1.4 thorpej }
450 1.4 thorpej if (dmamap->dm_nsegs != inmap[i]->dm_nsegs) {
451 1.4 thorpej error = EFAULT; /* "address error", sort of. */
452 1.4 thorpej bus_dmamap_unload(sc->sc_dmat, inmap[i]);
453 1.4 thorpej break;
454 1.4 thorpej }
455 1.1 thorpej }
456 1.1 thorpej break;
457 1.1 thorpej }
458 1.1 thorpej }
459 1.1 thorpej
460 1.1 thorpej if (__predict_false(error != 0)) {
461 1.4 thorpej for (--i; i >= 0; i--)
462 1.4 thorpej bus_dmamap_unload(sc->sc_dmat, inmap[i]);
463 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
464 1.1 thorpej return (error);
465 1.1 thorpej }
466 1.1 thorpej
467 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
468 1.1 thorpej BUS_DMASYNC_PREREAD);
469 1.4 thorpej for (i = 0; i < ninputs; i++) {
470 1.4 thorpej bus_dmamap_sync(sc->sc_dmat, inmap[i], 0, inmap[i]->dm_mapsize,
471 1.4 thorpej BUS_DMASYNC_PREWRITE);
472 1.4 thorpej }
473 1.1 thorpej
474 1.1 thorpej prevp = (struct aau_desc_4 **) &sc->sc_firstdesc;
475 1.1 thorpej prevpa = &sc->sc_firstdesc_pa;
476 1.1 thorpej
477 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
478 1.5 thorpej cur = pool_cache_get(dc, PR_NOWAIT);
479 1.1 thorpej if (cur == NULL) {
480 1.1 thorpej *prevp = NULL;
481 1.1 thorpej error = ENOMEM;
482 1.1 thorpej goto bad;
483 1.1 thorpej }
484 1.1 thorpej
485 1.1 thorpej *prevp = cur;
486 1.1 thorpej *prevpa = cur->d_pa;
487 1.1 thorpej
488 1.1 thorpej prevp = &cur->d_next;
489 1.1 thorpej prevpa = &cur->d_nda;
490 1.1 thorpej
491 1.4 thorpej for (i = 0; i < ninputs; i++) {
492 1.4 thorpej if (dmamap->dm_segs[seg].ds_len !=
493 1.4 thorpej inmap[i]->dm_segs[seg].ds_len) {
494 1.4 thorpej *prevp = NULL;
495 1.4 thorpej error = EFAULT; /* "address" error, sort of. */
496 1.4 thorpej goto bad;
497 1.4 thorpej }
498 1.4 thorpej cur->d_sar[i] = inmap[i]->dm_segs[seg].ds_addr;
499 1.1 thorpej }
500 1.1 thorpej cur->d_dar = dmamap->dm_segs[seg].ds_addr;
501 1.1 thorpej cur->d_bc = dmamap->dm_segs[seg].ds_len;
502 1.4 thorpej cur->d_dc = iopaau_dc_inputs[ninputs] | AAU_DC_DWE;
503 1.6 thorpej SYNC_DESC(cur, descsz);
504 1.1 thorpej }
505 1.1 thorpej
506 1.1 thorpej *prevp = NULL;
507 1.1 thorpej *prevpa = 0;
508 1.1 thorpej
509 1.1 thorpej cur->d_dc |= AAU_DC_IE;
510 1.6 thorpej SYNC_DESC(cur, descsz);
511 1.1 thorpej
512 1.1 thorpej sc->sc_lastdesc = cur;
513 1.1 thorpej
514 1.1 thorpej return (0);
515 1.1 thorpej
516 1.1 thorpej bad:
517 1.5 thorpej iopaau_desc_free(dc, sc->sc_firstdesc);
518 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_out);
519 1.4 thorpej for (i = 0; i < ninputs; i++)
520 1.4 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_map_in[i]);
521 1.1 thorpej sc->sc_firstdesc = NULL;
522 1.1 thorpej
523 1.1 thorpej return (error);
524 1.1 thorpej }
525 1.1 thorpej
526 1.1 thorpej int
527 1.1 thorpej iopaau_intr(void *arg)
528 1.1 thorpej {
529 1.1 thorpej struct iopaau_softc *sc = arg;
530 1.1 thorpej struct dmover_request *dreq;
531 1.1 thorpej uint32_t asr;
532 1.1 thorpej
533 1.1 thorpej /* Clear the interrupt. */
534 1.1 thorpej asr = bus_space_read_4(sc->sc_st, sc->sc_sh, AAU_ASR);
535 1.1 thorpej if (asr == 0)
536 1.1 thorpej return (0);
537 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ASR, asr);
538 1.1 thorpej
539 1.1 thorpej /* XXX -- why does this happen? */
540 1.1 thorpej if (sc->sc_running == NULL) {
541 1.1 thorpej printf("%s: unexpected interrupt, ASR = 0x%08x\n",
542 1.1 thorpej sc->sc_dev.dv_xname, asr);
543 1.1 thorpej return (1);
544 1.1 thorpej }
545 1.1 thorpej dreq = sc->sc_running;
546 1.1 thorpej
547 1.1 thorpej /* Stop the AAU. */
548 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, AAU_ACR, 0);
549 1.1 thorpej
550 1.1 thorpej DPRINTF(("%s: got interrupt for dreq %p\n", sc->sc_dev.dv_xname,
551 1.1 thorpej dreq));
552 1.1 thorpej
553 1.1 thorpej if (__predict_false((asr & AAU_ASR_ETIF) != 0)) {
554 1.1 thorpej /*
555 1.1 thorpej * We expect to get end-of-chain interrupts, not
556 1.1 thorpej * end-of-transfer interrupts, so panic if we get
557 1.1 thorpej * one of these.
558 1.1 thorpej */
559 1.1 thorpej panic("aau_intr: got EOT interrupt");
560 1.1 thorpej }
561 1.1 thorpej
562 1.1 thorpej if (__predict_false((asr & AAU_ASR_MA) != 0)) {
563 1.1 thorpej printf("%s: WARNING: got master abort\n", sc->sc_dev.dv_xname);
564 1.1 thorpej dreq->dreq_flags |= DMOVER_REQ_ERROR;
565 1.1 thorpej dreq->dreq_error = EFAULT;
566 1.1 thorpej }
567 1.1 thorpej
568 1.1 thorpej /* Finish this transfer, start next one. */
569 1.1 thorpej iopaau_finish(sc);
570 1.1 thorpej
571 1.1 thorpej return (1);
572 1.1 thorpej }
573 1.1 thorpej
574 1.1 thorpej void
575 1.1 thorpej iopaau_attach(struct iopaau_softc *sc)
576 1.1 thorpej {
577 1.1 thorpej int error, i;
578 1.1 thorpej
579 1.1 thorpej error = bus_dmamap_create(sc->sc_dmat, AAU_MAX_XFER, AAU_MAX_SEGS,
580 1.1 thorpej AAU_MAX_XFER, AAU_IO_BOUNDARY, 0, &sc->sc_map_out);
581 1.1 thorpej if (error) {
582 1.1 thorpej printf("%s: unable to create output DMA map, error = %d\n",
583 1.1 thorpej sc->sc_dev.dv_xname, error);
584 1.1 thorpej return;
585 1.1 thorpej }
586 1.1 thorpej
587 1.1 thorpej for (i = 0; i < AAU_MAX_INPUTS; i++) {
588 1.1 thorpej error = bus_dmamap_create(sc->sc_dmat, AAU_MAX_XFER,
589 1.1 thorpej AAU_MAX_SEGS, AAU_MAX_XFER, AAU_IO_BOUNDARY, 0,
590 1.1 thorpej &sc->sc_map_in[i]);
591 1.1 thorpej if (error) {
592 1.1 thorpej printf("%s: unable to create input %d DMA map, "
593 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
594 1.1 thorpej return;
595 1.1 thorpej }
596 1.1 thorpej }
597 1.1 thorpej
598 1.1 thorpej /*
599 1.1 thorpej * Initialize global resources. Ok to do here, since there's
600 1.1 thorpej * only one AAU.
601 1.1 thorpej */
602 1.1 thorpej pool_init(&aau_desc_4_pool, sizeof(struct aau_desc_4),
603 1.1 thorpej 8 * 4, offsetof(struct aau_desc_4, d_nda), 0, "aaud4pl",
604 1.1 thorpej NULL);
605 1.5 thorpej pool_cache_init(&iopaau_desc_4_cache, &aau_desc_4_pool,
606 1.5 thorpej iopaau_desc_ctor, NULL, NULL);
607 1.1 thorpej
608 1.1 thorpej /* Register us with dmover. */
609 1.1 thorpej dmover_backend_register(&sc->sc_dmb);
610 1.1 thorpej }
611