ixp425_if_npe.c revision 1.27 1 1.27 snj /* $NetBSD: ixp425_if_npe.c,v 1.27 2014/10/18 08:33:24 snj Exp $ */
2 1.1 scw
3 1.1 scw /*-
4 1.1 scw * Copyright (c) 2006 Sam Leffler. All rights reserved.
5 1.1 scw *
6 1.1 scw * Redistribution and use in source and binary forms, with or without
7 1.1 scw * modification, are permitted provided that the following conditions
8 1.1 scw * are met:
9 1.1 scw * 1. Redistributions of source code must retain the above copyright
10 1.1 scw * notice, this list of conditions and the following disclaimer.
11 1.1 scw * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 scw * notice, this list of conditions and the following disclaimer in the
13 1.1 scw * documentation and/or other materials provided with the distribution.
14 1.1 scw *
15 1.1 scw * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 scw * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 scw * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 scw * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 scw * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 scw * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 scw * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 scw * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 scw * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 scw * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 scw */
26 1.1 scw
27 1.1 scw #include <sys/cdefs.h>
28 1.1 scw #if 0
29 1.1 scw __FBSDID("$FreeBSD: src/sys/arm/xscale/ixp425/if_npe.c,v 1.1 2006/11/19 23:55:23 sam Exp $");
30 1.1 scw #endif
31 1.27 snj __KERNEL_RCSID(0, "$NetBSD: ixp425_if_npe.c,v 1.27 2014/10/18 08:33:24 snj Exp $");
32 1.1 scw
33 1.1 scw /*
34 1.1 scw * Intel XScale NPE Ethernet driver.
35 1.1 scw *
36 1.1 scw * This driver handles the two ports present on the IXP425.
37 1.1 scw * Packet processing is done by the Network Processing Engines
38 1.1 scw * (NPE's) that work together with a MAC and PHY. The MAC
39 1.1 scw * is also mapped to the XScale cpu; the PHY is accessed via
40 1.1 scw * the MAC. NPE-XScale communication happens through h/w
41 1.1 scw * queues managed by the Q Manager block.
42 1.1 scw *
43 1.1 scw * The code here replaces the ethAcc, ethMii, and ethDB classes
44 1.1 scw * in the Intel Access Library (IAL) and the OS-specific driver.
45 1.1 scw *
46 1.1 scw * XXX add vlan support
47 1.1 scw * XXX NPE-C port doesn't work yet
48 1.1 scw */
49 1.1 scw
50 1.1 scw #include <sys/param.h>
51 1.1 scw #include <sys/systm.h>
52 1.1 scw #include <sys/kernel.h>
53 1.1 scw #include <sys/device.h>
54 1.1 scw #include <sys/callout.h>
55 1.1 scw #include <sys/mbuf.h>
56 1.1 scw #include <sys/malloc.h>
57 1.1 scw #include <sys/socket.h>
58 1.1 scw #include <sys/endian.h>
59 1.1 scw #include <sys/ioctl.h>
60 1.11 msaitoh #include <sys/syslog.h>
61 1.1 scw
62 1.20 dyoung #include <sys/bus.h>
63 1.1 scw
64 1.1 scw #include <net/if.h>
65 1.1 scw #include <net/if_dl.h>
66 1.1 scw #include <net/if_media.h>
67 1.1 scw #include <net/if_ether.h>
68 1.1 scw
69 1.1 scw #include <net/bpf.h>
70 1.1 scw
71 1.17 msaitoh #include <sys/rnd.h>
72 1.17 msaitoh
73 1.1 scw #include <arm/xscale/ixp425reg.h>
74 1.1 scw #include <arm/xscale/ixp425var.h>
75 1.1 scw #include <arm/xscale/ixp425_qmgr.h>
76 1.1 scw #include <arm/xscale/ixp425_npevar.h>
77 1.1 scw #include <arm/xscale/ixp425_if_npereg.h>
78 1.1 scw
79 1.1 scw #include <dev/mii/miivar.h>
80 1.1 scw
81 1.1 scw #include "locators.h"
82 1.1 scw
83 1.1 scw struct npebuf {
84 1.1 scw struct npebuf *ix_next; /* chain to next buffer */
85 1.1 scw void *ix_m; /* backpointer to mbuf */
86 1.1 scw bus_dmamap_t ix_map; /* bus dma map for associated data */
87 1.1 scw struct npehwbuf *ix_hw; /* associated h/w block */
88 1.1 scw uint32_t ix_neaddr; /* phys address of ix_hw */
89 1.1 scw };
90 1.1 scw
91 1.1 scw struct npedma {
92 1.1 scw const char* name;
93 1.1 scw int nbuf; /* # npebuf's allocated */
94 1.1 scw bus_dmamap_t m_map;
95 1.1 scw struct npehwbuf *hwbuf; /* NPE h/w buffers */
96 1.1 scw bus_dmamap_t buf_map;
97 1.1 scw bus_addr_t buf_phys; /* phys addr of buffers */
98 1.1 scw struct npebuf *buf; /* s/w buffers (1-1 w/ h/w) */
99 1.1 scw };
100 1.1 scw
101 1.1 scw struct npe_softc {
102 1.23 matt device_t sc_dev;
103 1.1 scw struct ethercom sc_ethercom;
104 1.11 msaitoh uint8_t sc_enaddr[ETHER_ADDR_LEN];
105 1.1 scw struct mii_data sc_mii;
106 1.1 scw bus_space_tag_t sc_iot;
107 1.1 scw bus_dma_tag_t sc_dt;
108 1.1 scw bus_space_handle_t sc_ioh; /* MAC register window */
109 1.1 scw bus_space_handle_t sc_miih; /* MII register window */
110 1.1 scw struct ixpnpe_softc *sc_npe; /* NPE support */
111 1.1 scw int sc_unit;
112 1.1 scw int sc_phy;
113 1.1 scw struct callout sc_tick_ch; /* Tick callout */
114 1.1 scw struct npedma txdma;
115 1.1 scw struct npebuf *tx_free; /* list of free tx buffers */
116 1.1 scw struct npedma rxdma;
117 1.1 scw int rx_qid; /* rx qid */
118 1.1 scw int rx_freeqid; /* rx free buffers qid */
119 1.1 scw int tx_qid; /* tx qid */
120 1.1 scw int tx_doneqid; /* tx completed qid */
121 1.1 scw struct npestats *sc_stats;
122 1.1 scw bus_dmamap_t sc_stats_map;
123 1.1 scw bus_addr_t sc_stats_phys; /* phys addr of sc_stats */
124 1.13 msaitoh int sc_if_flags; /* keep last if_flags */
125 1.21 tls krndsource_t rnd_source; /* random source */
126 1.1 scw };
127 1.1 scw
128 1.1 scw /*
129 1.1 scw * Per-unit static configuration for IXP425. The tx and
130 1.1 scw * rx free Q id's are fixed by the NPE microcode. The
131 1.1 scw * rx Q id's are programmed to be separate to simplify
132 1.1 scw * multi-port processing. It may be better to handle
133 1.1 scw * all traffic through one Q (as done by the Intel drivers).
134 1.1 scw *
135 1.1 scw * Note that the PHY's are accessible only from MAC A
136 1.1 scw * on the IXP425. This and other platform-specific
137 1.1 scw * assumptions probably need to be handled through hints.
138 1.1 scw */
139 1.1 scw static const struct {
140 1.1 scw const char *desc; /* device description */
141 1.1 scw int npeid; /* NPE assignment */
142 1.16 msaitoh int macport; /* Port number of the MAC */
143 1.1 scw uint32_t imageid; /* NPE firmware image id */
144 1.1 scw uint32_t regbase;
145 1.1 scw int regsize;
146 1.1 scw uint32_t miibase;
147 1.1 scw int miisize;
148 1.1 scw uint8_t rx_qid;
149 1.1 scw uint8_t rx_freeqid;
150 1.1 scw uint8_t tx_qid;
151 1.1 scw uint8_t tx_doneqid;
152 1.1 scw } npeconfig[NPE_PORTS_MAX] = {
153 1.1 scw { .desc = "IXP NPE-B",
154 1.1 scw .npeid = NPE_B,
155 1.16 msaitoh .macport = 0x10,
156 1.1 scw .imageid = IXP425_NPE_B_IMAGEID,
157 1.1 scw .regbase = IXP425_MAC_A_HWBASE,
158 1.1 scw .regsize = IXP425_MAC_A_SIZE,
159 1.1 scw .miibase = IXP425_MAC_A_HWBASE,
160 1.1 scw .miisize = IXP425_MAC_A_SIZE,
161 1.1 scw .rx_qid = 4,
162 1.1 scw .rx_freeqid = 27,
163 1.1 scw .tx_qid = 24,
164 1.1 scw .tx_doneqid = 31
165 1.1 scw },
166 1.1 scw { .desc = "IXP NPE-C",
167 1.1 scw .npeid = NPE_C,
168 1.16 msaitoh .macport = 0x20,
169 1.1 scw .imageid = IXP425_NPE_C_IMAGEID,
170 1.1 scw .regbase = IXP425_MAC_B_HWBASE,
171 1.1 scw .regsize = IXP425_MAC_B_SIZE,
172 1.1 scw .miibase = IXP425_MAC_A_HWBASE,
173 1.1 scw .miisize = IXP425_MAC_A_SIZE,
174 1.1 scw .rx_qid = 12,
175 1.1 scw .rx_freeqid = 28,
176 1.1 scw .tx_qid = 25,
177 1.1 scw .tx_doneqid = 31
178 1.1 scw },
179 1.1 scw };
180 1.1 scw static struct npe_softc *npes[NPE_MAX]; /* NB: indexed by npeid */
181 1.1 scw
182 1.1 scw static __inline uint32_t
183 1.1 scw RD4(struct npe_softc *sc, bus_size_t off)
184 1.1 scw {
185 1.1 scw return bus_space_read_4(sc->sc_iot, sc->sc_ioh, off);
186 1.1 scw }
187 1.1 scw
188 1.1 scw static __inline void
189 1.1 scw WR4(struct npe_softc *sc, bus_size_t off, uint32_t val)
190 1.1 scw {
191 1.1 scw bus_space_write_4(sc->sc_iot, sc->sc_ioh, off, val);
192 1.1 scw }
193 1.1 scw
194 1.1 scw static int npe_activate(struct npe_softc *);
195 1.1 scw #if 0
196 1.1 scw static void npe_deactivate(struct npe_softc *);
197 1.1 scw #endif
198 1.1 scw static void npe_ifmedia_status(struct ifnet *ifp, struct ifmediareq *ifmr);
199 1.6 matt static void npe_setmac(struct npe_softc *sc, const u_char *eaddr);
200 1.11 msaitoh static void npe_getmac(struct npe_softc *sc);
201 1.1 scw static void npe_txdone(int qid, void *arg);
202 1.1 scw static int npe_rxbuf_init(struct npe_softc *, struct npebuf *,
203 1.1 scw struct mbuf *);
204 1.1 scw static void npe_rxdone(int qid, void *arg);
205 1.13 msaitoh static void npeinit_macreg(struct npe_softc *);
206 1.1 scw static int npeinit(struct ifnet *);
207 1.16 msaitoh static void npeinit_resetcb(void *);
208 1.13 msaitoh static void npeinit_locked(void *);
209 1.1 scw static void npestart(struct ifnet *);
210 1.1 scw static void npestop(struct ifnet *, int);
211 1.1 scw static void npewatchdog(struct ifnet *);
212 1.3 christos static int npeioctl(struct ifnet * ifp, u_long, void *);
213 1.1 scw
214 1.1 scw static int npe_setrxqosentry(struct npe_softc *, int classix,
215 1.1 scw int trafclass, int qid);
216 1.1 scw static int npe_updatestats(struct npe_softc *);
217 1.1 scw #if 0
218 1.1 scw static int npe_getstats(struct npe_softc *);
219 1.1 scw static uint32_t npe_getimageid(struct npe_softc *);
220 1.1 scw static int npe_setloopback(struct npe_softc *, int ena);
221 1.1 scw #endif
222 1.1 scw
223 1.23 matt static int npe_miibus_readreg(device_t, int, int);
224 1.23 matt static void npe_miibus_writereg(device_t, int, int, int);
225 1.23 matt static void npe_miibus_statchg(struct ifnet *);
226 1.1 scw
227 1.1 scw static int npe_debug;
228 1.1 scw #define DPRINTF(sc, fmt, ...) do { \
229 1.1 scw if (npe_debug) printf(fmt, __VA_ARGS__); \
230 1.1 scw } while (0)
231 1.1 scw #define DPRINTFn(n, sc, fmt, ...) do { \
232 1.1 scw if (npe_debug >= n) printf(fmt, __VA_ARGS__); \
233 1.1 scw } while (0)
234 1.1 scw
235 1.1 scw #define NPE_TXBUF 128
236 1.1 scw #define NPE_RXBUF 64
237 1.1 scw
238 1.1 scw #ifndef ETHER_ALIGN
239 1.1 scw #define ETHER_ALIGN 2 /* XXX: Ditch this */
240 1.1 scw #endif
241 1.1 scw
242 1.11 msaitoh #define MAC2UINT64(addr) (((uint64_t)addr[0] << 40) \
243 1.11 msaitoh + ((uint64_t)addr[1] << 32) \
244 1.11 msaitoh + ((uint64_t)addr[2] << 24) \
245 1.11 msaitoh + ((uint64_t)addr[3] << 16) \
246 1.11 msaitoh + ((uint64_t)addr[4] << 8) \
247 1.11 msaitoh + (uint64_t)addr[5])
248 1.11 msaitoh
249 1.1 scw /* NB: all tx done processing goes through one queue */
250 1.1 scw static int tx_doneqid = -1;
251 1.1 scw
252 1.11 msaitoh void (*npe_getmac_md)(int, uint8_t *);
253 1.11 msaitoh
254 1.23 matt static int npe_match(device_t, cfdata_t, void *);
255 1.23 matt static void npe_attach(device_t, device_t, void *);
256 1.1 scw
257 1.23 matt CFATTACH_DECL_NEW(npe, sizeof(struct npe_softc),
258 1.1 scw npe_match, npe_attach, NULL, NULL);
259 1.1 scw
260 1.1 scw static int
261 1.23 matt npe_match(device_t parent, cfdata_t cf, void *arg)
262 1.1 scw {
263 1.1 scw struct ixpnpe_attach_args *na = arg;
264 1.1 scw
265 1.1 scw return (na->na_unit == NPE_B || na->na_unit == NPE_C);
266 1.1 scw }
267 1.1 scw
268 1.1 scw static void
269 1.23 matt npe_attach(device_t parent, device_t self, void *arg)
270 1.1 scw {
271 1.23 matt struct npe_softc *sc = device_private(self);
272 1.23 matt struct ixpnpe_softc *isc = device_private(parent);
273 1.1 scw struct ixpnpe_attach_args *na = arg;
274 1.1 scw struct ifnet *ifp;
275 1.1 scw
276 1.1 scw aprint_naive("\n");
277 1.1 scw aprint_normal(": Ethernet co-processor\n");
278 1.1 scw
279 1.23 matt sc->sc_dev = self;
280 1.1 scw sc->sc_iot = na->na_iot;
281 1.1 scw sc->sc_dt = na->na_dt;
282 1.1 scw sc->sc_npe = na->na_npe;
283 1.1 scw sc->sc_unit = (na->na_unit == NPE_B) ? 0 : 1;
284 1.1 scw sc->sc_phy = na->na_phy;
285 1.1 scw
286 1.1 scw memset(&sc->sc_ethercom, 0, sizeof(sc->sc_ethercom));
287 1.1 scw memset(&sc->sc_mii, 0, sizeof(sc->sc_mii));
288 1.1 scw
289 1.4 ad callout_init(&sc->sc_tick_ch, 0);
290 1.1 scw
291 1.1 scw if (npe_activate(sc)) {
292 1.23 matt aprint_error_dev(sc->sc_dev,
293 1.23 matt "Failed to activate NPE (missing microcode?)\n");
294 1.1 scw return;
295 1.1 scw }
296 1.1 scw
297 1.14 msaitoh npe_getmac(sc);
298 1.13 msaitoh npeinit_macreg(sc);
299 1.1 scw
300 1.23 matt aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
301 1.11 msaitoh ether_sprintf(sc->sc_enaddr));
302 1.1 scw
303 1.1 scw ifp = &sc->sc_ethercom.ec_if;
304 1.15 msaitoh sc->sc_mii.mii_ifp = ifp;
305 1.15 msaitoh sc->sc_mii.mii_readreg = npe_miibus_readreg;
306 1.15 msaitoh sc->sc_mii.mii_writereg = npe_miibus_writereg;
307 1.15 msaitoh sc->sc_mii.mii_statchg = npe_miibus_statchg;
308 1.15 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
309 1.15 msaitoh
310 1.15 msaitoh ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, ether_mediachange,
311 1.1 scw npe_ifmedia_status);
312 1.1 scw
313 1.23 matt mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
314 1.15 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
315 1.15 msaitoh if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
316 1.15 msaitoh ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
317 1.15 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
318 1.15 msaitoh } else
319 1.15 msaitoh ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
320 1.1 scw
321 1.1 scw ifp->if_softc = sc;
322 1.23 matt strcpy(ifp->if_xname, device_xname(sc->sc_dev));
323 1.1 scw ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
324 1.1 scw ifp->if_start = npestart;
325 1.1 scw ifp->if_ioctl = npeioctl;
326 1.1 scw ifp->if_watchdog = npewatchdog;
327 1.1 scw ifp->if_init = npeinit;
328 1.1 scw ifp->if_stop = npestop;
329 1.1 scw IFQ_SET_READY(&ifp->if_snd);
330 1.1 scw
331 1.10 msaitoh /* VLAN capable */
332 1.10 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
333 1.10 msaitoh
334 1.1 scw if_attach(ifp);
335 1.11 msaitoh ether_ifattach(ifp, sc->sc_enaddr);
336 1.23 matt rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
337 1.26 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
338 1.16 msaitoh
339 1.16 msaitoh /* callback function to reset MAC */
340 1.16 msaitoh isc->macresetcbfunc = npeinit_resetcb;
341 1.16 msaitoh isc->macresetcbarg = sc;
342 1.1 scw }
343 1.1 scw
344 1.1 scw /*
345 1.1 scw * Compute and install the multicast filter.
346 1.1 scw */
347 1.1 scw static void
348 1.1 scw npe_setmcast(struct npe_softc *sc)
349 1.1 scw {
350 1.1 scw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
351 1.1 scw uint8_t mask[ETHER_ADDR_LEN], addr[ETHER_ADDR_LEN];
352 1.11 msaitoh uint32_t reg;
353 1.16 msaitoh uint32_t msg[2];
354 1.1 scw int i;
355 1.1 scw
356 1.11 msaitoh /* Always use filter. Is here a correct position? */
357 1.11 msaitoh reg = RD4(sc, NPE_MAC_RX_CNTRL1);
358 1.11 msaitoh WR4(sc, NPE_MAC_RX_CNTRL1, reg | NPE_RX_CNTRL1_ADDR_FLTR_EN);
359 1.11 msaitoh
360 1.1 scw if (ifp->if_flags & IFF_PROMISC) {
361 1.1 scw memset(mask, 0, ETHER_ADDR_LEN);
362 1.1 scw memset(addr, 0, ETHER_ADDR_LEN);
363 1.1 scw } else if (ifp->if_flags & IFF_ALLMULTI) {
364 1.1 scw static const uint8_t allmulti[ETHER_ADDR_LEN] =
365 1.1 scw { 0x01, 0x00, 0x00, 0x00, 0x00, 0x00 };
366 1.1 scw all_multi:
367 1.1 scw memcpy(mask, allmulti, ETHER_ADDR_LEN);
368 1.1 scw memcpy(addr, allmulti, ETHER_ADDR_LEN);
369 1.1 scw } else {
370 1.1 scw uint8_t clr[ETHER_ADDR_LEN], set[ETHER_ADDR_LEN];
371 1.1 scw struct ether_multistep step;
372 1.1 scw struct ether_multi *enm;
373 1.1 scw
374 1.1 scw memset(clr, 0, ETHER_ADDR_LEN);
375 1.1 scw memset(set, 0xff, ETHER_ADDR_LEN);
376 1.1 scw
377 1.1 scw ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
378 1.1 scw while (enm != NULL) {
379 1.1 scw if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
380 1.1 scw ifp->if_flags |= IFF_ALLMULTI;
381 1.1 scw goto all_multi;
382 1.1 scw }
383 1.1 scw
384 1.1 scw for (i = 0; i < ETHER_ADDR_LEN; i++) {
385 1.1 scw clr[i] |= enm->enm_addrlo[i];
386 1.1 scw set[i] &= enm->enm_addrlo[i];
387 1.1 scw }
388 1.1 scw
389 1.1 scw ETHER_NEXT_MULTI(step, enm);
390 1.1 scw }
391 1.1 scw
392 1.1 scw for (i = 0; i < ETHER_ADDR_LEN; i++) {
393 1.1 scw mask[i] = set[i] | ~clr[i];
394 1.1 scw addr[i] = set[i];
395 1.1 scw }
396 1.1 scw }
397 1.1 scw
398 1.1 scw /*
399 1.1 scw * Write the mask and address registers.
400 1.1 scw */
401 1.1 scw for (i = 0; i < ETHER_ADDR_LEN; i++) {
402 1.1 scw WR4(sc, NPE_MAC_ADDR_MASK(i), mask[i]);
403 1.1 scw WR4(sc, NPE_MAC_ADDR(i), addr[i]);
404 1.1 scw }
405 1.16 msaitoh
406 1.16 msaitoh msg[0] = NPE_ADDRESSFILTERCONFIG << NPE_MAC_MSGID_SHL
407 1.16 msaitoh | (npeconfig[sc->sc_unit].macport << NPE_MAC_PORTID_SHL);
408 1.16 msaitoh msg[1] = ((ifp->if_flags & IFF_PROMISC) ? 1 : 0) << 24
409 1.16 msaitoh | ((RD4(sc, NPE_MAC_UNI_ADDR_6) & 0xff) << 16)
410 1.16 msaitoh | (addr[5] << 8) | mask[5];
411 1.16 msaitoh ixpnpe_sendandrecvmsg(sc->sc_npe, msg, msg);
412 1.1 scw }
413 1.1 scw
414 1.1 scw static int
415 1.1 scw npe_dma_setup(struct npe_softc *sc, struct npedma *dma,
416 1.1 scw const char *name, int nbuf, int maxseg)
417 1.1 scw {
418 1.1 scw bus_dma_segment_t seg;
419 1.1 scw int rseg, error, i;
420 1.3 christos void *hwbuf;
421 1.1 scw size_t size;
422 1.1 scw
423 1.10 msaitoh memset(dma, 0, sizeof(*dma));
424 1.1 scw
425 1.1 scw dma->name = name;
426 1.1 scw dma->nbuf = nbuf;
427 1.1 scw
428 1.1 scw size = nbuf * sizeof(struct npehwbuf);
429 1.1 scw
430 1.1 scw /* XXX COHERENT for now */
431 1.1 scw error = bus_dmamem_alloc(sc->sc_dt, size, sizeof(uint32_t), 0, &seg,
432 1.1 scw 1, &rseg, BUS_DMA_NOWAIT);
433 1.1 scw if (error) {
434 1.23 matt aprint_error_dev(sc->sc_dev,
435 1.23 matt "unable to %s for %s %s buffers, error %u\n",
436 1.23 matt "allocate memory", dma->name, "h/w", error);
437 1.1 scw }
438 1.1 scw
439 1.1 scw error = bus_dmamem_map(sc->sc_dt, &seg, 1, size, &hwbuf,
440 1.1 scw BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_NOCACHE);
441 1.1 scw if (error) {
442 1.23 matt aprint_error_dev(sc->sc_dev,
443 1.23 matt "unable to %s for %s %s buffers, error %u\n",
444 1.23 matt "map memory", dma->name, "h/w", error);
445 1.1 scw free_dmamem:
446 1.1 scw bus_dmamem_free(sc->sc_dt, &seg, rseg);
447 1.1 scw return error;
448 1.1 scw }
449 1.1 scw dma->hwbuf = (void *)hwbuf;
450 1.1 scw
451 1.1 scw error = bus_dmamap_create(sc->sc_dt, size, 1, size, 0,
452 1.1 scw BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &dma->buf_map);
453 1.1 scw if (error) {
454 1.23 matt aprint_error_dev(sc->sc_dev,
455 1.23 matt "unable to %s for %s %s buffers, error %u\n",
456 1.23 matt "create map", dma->name, "h/w", error);
457 1.1 scw unmap_dmamem:
458 1.1 scw dma->hwbuf = NULL;
459 1.1 scw bus_dmamem_unmap(sc->sc_dt, hwbuf, size);
460 1.1 scw goto free_dmamem;
461 1.1 scw }
462 1.1 scw
463 1.1 scw error = bus_dmamap_load(sc->sc_dt, dma->buf_map, hwbuf, size, NULL,
464 1.1 scw BUS_DMA_NOWAIT);
465 1.1 scw if (error) {
466 1.23 matt aprint_error_dev(sc->sc_dev,
467 1.23 matt "unable to %s for %s %s buffers, error %u\n",
468 1.23 matt "load map", dma->name, "h/w", error);
469 1.1 scw destroy_dmamap:
470 1.1 scw bus_dmamap_destroy(sc->sc_dt, dma->buf_map);
471 1.1 scw goto unmap_dmamem;
472 1.1 scw }
473 1.1 scw
474 1.1 scw /* XXX M_TEMP */
475 1.1 scw dma->buf = malloc(nbuf * sizeof(struct npebuf), M_TEMP, M_NOWAIT | M_ZERO);
476 1.1 scw if (dma->buf == NULL) {
477 1.23 matt aprint_error_dev(sc->sc_dev,
478 1.23 matt "unable to %s for %s %s buffers, error %u\n",
479 1.23 matt "allocate memory", dma->name, "h/w", error);
480 1.1 scw bus_dmamap_unload(sc->sc_dt, dma->buf_map);
481 1.1 scw error = ENOMEM;
482 1.1 scw goto destroy_dmamap;
483 1.1 scw }
484 1.1 scw
485 1.1 scw dma->buf_phys = dma->buf_map->dm_segs[0].ds_addr;
486 1.1 scw for (i = 0; i < dma->nbuf; i++) {
487 1.1 scw struct npebuf *npe = &dma->buf[i];
488 1.1 scw struct npehwbuf *hw = &dma->hwbuf[i];
489 1.1 scw
490 1.1 scw /* calculate offset to shared area */
491 1.1 scw npe->ix_neaddr = dma->buf_phys +
492 1.1 scw ((uintptr_t)hw - (uintptr_t)dma->hwbuf);
493 1.1 scw KASSERT((npe->ix_neaddr & 0x1f) == 0);
494 1.10 msaitoh error = bus_dmamap_create(sc->sc_dt, MCLBYTES, maxseg,
495 1.1 scw MCLBYTES, 0, 0, &npe->ix_map);
496 1.1 scw if (error != 0) {
497 1.23 matt aprint_error_dev(sc->sc_dev,
498 1.23 matt "unable to %s for %s buffer %u, error %u\n",
499 1.23 matt "create dmamap", dma->name, i, error);
500 1.1 scw /* XXXSCW: Free up maps... */
501 1.1 scw return error;
502 1.1 scw }
503 1.1 scw npe->ix_hw = hw;
504 1.1 scw }
505 1.1 scw bus_dmamap_sync(sc->sc_dt, dma->buf_map, 0, dma->buf_map->dm_mapsize,
506 1.1 scw BUS_DMASYNC_PREWRITE);
507 1.1 scw return 0;
508 1.1 scw }
509 1.1 scw
510 1.1 scw #if 0
511 1.1 scw static void
512 1.1 scw npe_dma_destroy(struct npe_softc *sc, struct npedma *dma)
513 1.1 scw {
514 1.1 scw int i;
515 1.1 scw
516 1.1 scw /* XXXSCW: Clean this up */
517 1.1 scw
518 1.1 scw if (dma->hwbuf != NULL) {
519 1.1 scw for (i = 0; i < dma->nbuf; i++) {
520 1.1 scw struct npebuf *npe = &dma->buf[i];
521 1.1 scw bus_dmamap_destroy(sc->sc_dt, npe->ix_map);
522 1.1 scw }
523 1.1 scw bus_dmamap_unload(sc->sc_dt, dma->buf_map);
524 1.3 christos bus_dmamem_free(sc->sc_dt, (void *)dma->hwbuf, dma->buf_map);
525 1.1 scw bus_dmamap_destroy(sc->sc_dt, dma->buf_map);
526 1.1 scw }
527 1.1 scw if (dma->buf != NULL)
528 1.1 scw free(dma->buf, M_TEMP);
529 1.1 scw memset(dma, 0, sizeof(*dma));
530 1.1 scw }
531 1.1 scw #endif
532 1.1 scw
533 1.1 scw static int
534 1.1 scw npe_activate(struct npe_softc *sc)
535 1.1 scw {
536 1.1 scw bus_dma_segment_t seg;
537 1.1 scw int unit = sc->sc_unit;
538 1.1 scw int error, i, rseg;
539 1.3 christos void *statbuf;
540 1.1 scw
541 1.1 scw /* load NPE firmware and start it running */
542 1.1 scw error = ixpnpe_init(sc->sc_npe, "npe_fw", npeconfig[unit].imageid);
543 1.1 scw if (error != 0)
544 1.1 scw return error;
545 1.1 scw
546 1.1 scw if (bus_space_map(sc->sc_iot, npeconfig[unit].regbase,
547 1.1 scw npeconfig[unit].regsize, 0, &sc->sc_ioh)) {
548 1.23 matt aprint_error_dev(sc->sc_dev, "Cannot map registers 0x%x:0x%x\n",
549 1.23 matt npeconfig[unit].regbase, npeconfig[unit].regsize);
550 1.1 scw return ENOMEM;
551 1.1 scw }
552 1.1 scw
553 1.1 scw if (npeconfig[unit].miibase != npeconfig[unit].regbase) {
554 1.1 scw /*
555 1.1 scw * The PHY's are only accessible from one MAC (it appears)
556 1.1 scw * so for other MAC's setup an additional mapping for
557 1.1 scw * frobbing the PHY registers.
558 1.1 scw */
559 1.1 scw if (bus_space_map(sc->sc_iot, npeconfig[unit].miibase,
560 1.1 scw npeconfig[unit].miisize, 0, &sc->sc_miih)) {
561 1.23 matt aprint_error_dev(sc->sc_dev,
562 1.23 matt "Cannot map MII registers 0x%x:0x%x\n",
563 1.23 matt npeconfig[unit].miibase, npeconfig[unit].miisize);
564 1.1 scw return ENOMEM;
565 1.1 scw }
566 1.1 scw } else
567 1.1 scw sc->sc_miih = sc->sc_ioh;
568 1.1 scw error = npe_dma_setup(sc, &sc->txdma, "tx", NPE_TXBUF, NPE_MAXSEG);
569 1.1 scw if (error != 0)
570 1.1 scw return error;
571 1.1 scw error = npe_dma_setup(sc, &sc->rxdma, "rx", NPE_RXBUF, 1);
572 1.1 scw if (error != 0)
573 1.1 scw return error;
574 1.1 scw
575 1.1 scw /* setup statistics block */
576 1.1 scw error = bus_dmamem_alloc(sc->sc_dt, sizeof(struct npestats),
577 1.1 scw sizeof(uint32_t), 0, &seg, 1, &rseg, BUS_DMA_NOWAIT);
578 1.1 scw if (error) {
579 1.23 matt aprint_error_dev(sc->sc_dev,
580 1.23 matt "unable to %s for %s, error %u\n",
581 1.23 matt "allocate memory", "stats block", error);
582 1.1 scw return error;
583 1.1 scw }
584 1.1 scw
585 1.1 scw error = bus_dmamem_map(sc->sc_dt, &seg, 1, sizeof(struct npestats),
586 1.1 scw &statbuf, BUS_DMA_NOWAIT);
587 1.1 scw if (error) {
588 1.23 matt aprint_error_dev(sc->sc_dev,
589 1.23 matt "unable to %s for %s, error %u\n",
590 1.23 matt "map memory", "stats block", error);
591 1.1 scw return error;
592 1.1 scw }
593 1.1 scw sc->sc_stats = (void *)statbuf;
594 1.1 scw
595 1.1 scw error = bus_dmamap_create(sc->sc_dt, sizeof(struct npestats), 1,
596 1.1 scw sizeof(struct npestats), 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
597 1.1 scw &sc->sc_stats_map);
598 1.1 scw if (error) {
599 1.23 matt aprint_error_dev(sc->sc_dev,
600 1.23 matt "unable to %s for %s, error %u\n",
601 1.23 matt "create map", "stats block", error);
602 1.1 scw return error;
603 1.1 scw }
604 1.1 scw
605 1.1 scw if (bus_dmamap_load(sc->sc_dt, sc->sc_stats_map, sc->sc_stats,
606 1.1 scw sizeof(struct npestats), NULL, BUS_DMA_NOWAIT) != 0) {
607 1.23 matt aprint_error_dev(sc->sc_dev,
608 1.23 matt "unable to %s for %s, error %u\n",
609 1.23 matt "load map", "stats block", error);
610 1.1 scw return error;
611 1.1 scw }
612 1.1 scw sc->sc_stats_phys = sc->sc_stats_map->dm_segs[0].ds_addr;
613 1.1 scw
614 1.1 scw /* XXX disable half-bridge LEARNING+FILTERING feature */
615 1.1 scw
616 1.1 scw /*
617 1.1 scw * Setup h/w rx/tx queues. There are four q's:
618 1.1 scw * rx inbound q of rx'd frames
619 1.1 scw * rx_free pool of ixpbuf's for receiving frames
620 1.1 scw * tx outbound q of frames to send
621 1.1 scw * tx_done q of tx frames that have been processed
622 1.1 scw *
623 1.1 scw * The NPE handles the actual tx/rx process and the q manager
624 1.1 scw * handles the queues. The driver just writes entries to the
625 1.1 scw * q manager mailbox's and gets callbacks when there are rx'd
626 1.1 scw * frames to process or tx'd frames to reap. These callbacks
627 1.1 scw * are controlled by the q configurations; e.g. we get a
628 1.1 scw * callback when tx_done has 2 or more frames to process and
629 1.1 scw * when the rx q has at least one frame. These setings can
630 1.1 scw * changed at the time the q is configured.
631 1.1 scw */
632 1.1 scw sc->rx_qid = npeconfig[unit].rx_qid;
633 1.1 scw ixpqmgr_qconfig(sc->rx_qid, NPE_RXBUF, 0, 1,
634 1.1 scw IX_QMGR_Q_SOURCE_ID_NOT_E, npe_rxdone, sc);
635 1.1 scw sc->rx_freeqid = npeconfig[unit].rx_freeqid;
636 1.1 scw ixpqmgr_qconfig(sc->rx_freeqid, NPE_RXBUF, 0, NPE_RXBUF/2, 0, NULL, sc);
637 1.1 scw /* tell the NPE to direct all traffic to rx_qid */
638 1.1 scw #if 0
639 1.1 scw for (i = 0; i < 8; i++)
640 1.1 scw #else
641 1.23 matt printf("%s: remember to fix rx q setup\n", device_xname(sc->sc_dev));
642 1.1 scw for (i = 0; i < 4; i++)
643 1.1 scw #endif
644 1.1 scw npe_setrxqosentry(sc, i, 0, sc->rx_qid);
645 1.1 scw
646 1.1 scw sc->tx_qid = npeconfig[unit].tx_qid;
647 1.1 scw sc->tx_doneqid = npeconfig[unit].tx_doneqid;
648 1.1 scw ixpqmgr_qconfig(sc->tx_qid, NPE_TXBUF, 0, NPE_TXBUF, 0, NULL, sc);
649 1.1 scw if (tx_doneqid == -1) {
650 1.1 scw ixpqmgr_qconfig(sc->tx_doneqid, NPE_TXBUF, 0, 2,
651 1.1 scw IX_QMGR_Q_SOURCE_ID_NOT_E, npe_txdone, sc);
652 1.1 scw tx_doneqid = sc->tx_doneqid;
653 1.1 scw }
654 1.1 scw
655 1.1 scw KASSERT(npes[npeconfig[unit].npeid] == NULL);
656 1.1 scw npes[npeconfig[unit].npeid] = sc;
657 1.1 scw
658 1.1 scw return 0;
659 1.1 scw }
660 1.1 scw
661 1.1 scw #if 0
662 1.1 scw static void
663 1.1 scw npe_deactivate(struct npe_softc *sc);
664 1.1 scw {
665 1.1 scw int unit = sc->sc_unit;
666 1.1 scw
667 1.1 scw npes[npeconfig[unit].npeid] = NULL;
668 1.1 scw
669 1.1 scw /* XXX disable q's */
670 1.1 scw if (sc->sc_npe != NULL)
671 1.1 scw ixpnpe_stop(sc->sc_npe);
672 1.1 scw if (sc->sc_stats != NULL) {
673 1.1 scw bus_dmamap_unload(sc->sc_stats_tag, sc->sc_stats_map);
674 1.1 scw bus_dmamem_free(sc->sc_stats_tag, sc->sc_stats,
675 1.1 scw sc->sc_stats_map);
676 1.1 scw bus_dmamap_destroy(sc->sc_stats_tag, sc->sc_stats_map);
677 1.1 scw }
678 1.1 scw if (sc->sc_stats_tag != NULL)
679 1.1 scw bus_dma_tag_destroy(sc->sc_stats_tag);
680 1.1 scw npe_dma_destroy(sc, &sc->txdma);
681 1.1 scw npe_dma_destroy(sc, &sc->rxdma);
682 1.1 scw bus_generic_detach(sc->sc_dev);
683 1.1 scw if (sc->sc_mii)
684 1.1 scw device_delete_child(sc->sc_dev, sc->sc_mii);
685 1.1 scw #if 0
686 1.1 scw /* XXX sc_ioh and sc_miih */
687 1.1 scw if (sc->mem_res)
688 1.1 scw bus_release_resource(dev, SYS_RES_IOPORT,
689 1.1 scw rman_get_rid(sc->mem_res), sc->mem_res);
690 1.1 scw sc->mem_res = 0;
691 1.1 scw #endif
692 1.1 scw }
693 1.1 scw #endif
694 1.1 scw
695 1.1 scw /*
696 1.1 scw * Notify the world which media we're using.
697 1.1 scw */
698 1.1 scw static void
699 1.1 scw npe_ifmedia_status(struct ifnet *ifp, struct ifmediareq *ifmr)
700 1.1 scw {
701 1.1 scw struct npe_softc *sc = ifp->if_softc;
702 1.1 scw
703 1.15 msaitoh mii_pollstat(&sc->sc_mii);
704 1.1 scw
705 1.1 scw ifmr->ifm_active = sc->sc_mii.mii_media_active;
706 1.1 scw ifmr->ifm_status = sc->sc_mii.mii_media_status;
707 1.1 scw }
708 1.1 scw
709 1.1 scw static void
710 1.1 scw npe_addstats(struct npe_softc *sc)
711 1.1 scw {
712 1.1 scw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
713 1.1 scw struct npestats *ns = sc->sc_stats;
714 1.1 scw
715 1.1 scw ifp->if_oerrors +=
716 1.1 scw be32toh(ns->dot3StatsInternalMacTransmitErrors)
717 1.1 scw + be32toh(ns->dot3StatsCarrierSenseErrors)
718 1.1 scw + be32toh(ns->TxVLANIdFilterDiscards)
719 1.1 scw ;
720 1.1 scw ifp->if_ierrors += be32toh(ns->dot3StatsFCSErrors)
721 1.1 scw + be32toh(ns->dot3StatsInternalMacReceiveErrors)
722 1.1 scw + be32toh(ns->RxOverrunDiscards)
723 1.1 scw + be32toh(ns->RxUnderflowEntryDiscards)
724 1.1 scw ;
725 1.1 scw ifp->if_collisions +=
726 1.1 scw be32toh(ns->dot3StatsSingleCollisionFrames)
727 1.1 scw + be32toh(ns->dot3StatsMultipleCollisionFrames)
728 1.1 scw ;
729 1.1 scw }
730 1.1 scw
731 1.1 scw static void
732 1.1 scw npe_tick(void *xsc)
733 1.1 scw {
734 1.1 scw #define ACK (NPE_RESETSTATS << NPE_MAC_MSGID_SHL)
735 1.1 scw struct npe_softc *sc = xsc;
736 1.1 scw uint32_t msg[2];
737 1.1 scw
738 1.1 scw /*
739 1.1 scw * NB: to avoid sleeping with the softc lock held we
740 1.1 scw * split the NPE msg processing into two parts. The
741 1.1 scw * request for statistics is sent w/o waiting for a
742 1.1 scw * reply and then on the next tick we retrieve the
743 1.1 scw * results. This works because npe_tick is the only
744 1.1 scw * code that talks via the mailbox's (except at setup).
745 1.1 scw * This likely can be handled better.
746 1.1 scw */
747 1.1 scw if (ixpnpe_recvmsg(sc->sc_npe, msg) == 0 && msg[0] == ACK) {
748 1.1 scw bus_dmamap_sync(sc->sc_dt, sc->sc_stats_map, 0,
749 1.1 scw sizeof(struct npestats), BUS_DMASYNC_POSTREAD);
750 1.1 scw npe_addstats(sc);
751 1.1 scw }
752 1.1 scw npe_updatestats(sc);
753 1.1 scw mii_tick(&sc->sc_mii);
754 1.1 scw
755 1.1 scw /* schedule next poll */
756 1.1 scw callout_reset(&sc->sc_tick_ch, hz, npe_tick, sc);
757 1.1 scw #undef ACK
758 1.1 scw }
759 1.1 scw
760 1.1 scw static void
761 1.6 matt npe_setmac(struct npe_softc *sc, const u_char *eaddr)
762 1.1 scw {
763 1.11 msaitoh
764 1.1 scw WR4(sc, NPE_MAC_UNI_ADDR_1, eaddr[0]);
765 1.1 scw WR4(sc, NPE_MAC_UNI_ADDR_2, eaddr[1]);
766 1.1 scw WR4(sc, NPE_MAC_UNI_ADDR_3, eaddr[2]);
767 1.1 scw WR4(sc, NPE_MAC_UNI_ADDR_4, eaddr[3]);
768 1.1 scw WR4(sc, NPE_MAC_UNI_ADDR_5, eaddr[4]);
769 1.1 scw WR4(sc, NPE_MAC_UNI_ADDR_6, eaddr[5]);
770 1.1 scw }
771 1.1 scw
772 1.1 scw static void
773 1.11 msaitoh npe_getmac(struct npe_softc *sc)
774 1.1 scw {
775 1.11 msaitoh uint8_t *eaddr = sc->sc_enaddr;
776 1.11 msaitoh
777 1.11 msaitoh if (npe_getmac_md != NULL) {
778 1.23 matt (*npe_getmac_md)(device_unit(sc->sc_dev), eaddr);
779 1.11 msaitoh } else {
780 1.11 msaitoh /*
781 1.11 msaitoh * Some system's unicast address appears to be loaded from
782 1.11 msaitoh * EEPROM on reset
783 1.11 msaitoh */
784 1.11 msaitoh eaddr[0] = RD4(sc, NPE_MAC_UNI_ADDR_1) & 0xff;
785 1.11 msaitoh eaddr[1] = RD4(sc, NPE_MAC_UNI_ADDR_2) & 0xff;
786 1.11 msaitoh eaddr[2] = RD4(sc, NPE_MAC_UNI_ADDR_3) & 0xff;
787 1.11 msaitoh eaddr[3] = RD4(sc, NPE_MAC_UNI_ADDR_4) & 0xff;
788 1.11 msaitoh eaddr[4] = RD4(sc, NPE_MAC_UNI_ADDR_5) & 0xff;
789 1.11 msaitoh eaddr[5] = RD4(sc, NPE_MAC_UNI_ADDR_6) & 0xff;
790 1.11 msaitoh }
791 1.1 scw }
792 1.1 scw
793 1.1 scw struct txdone {
794 1.1 scw struct npebuf *head;
795 1.1 scw struct npebuf **tail;
796 1.1 scw int count;
797 1.1 scw };
798 1.1 scw
799 1.1 scw static __inline void
800 1.1 scw npe_txdone_finish(struct npe_softc *sc, const struct txdone *td)
801 1.1 scw {
802 1.1 scw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
803 1.1 scw
804 1.1 scw *td->tail = sc->tx_free;
805 1.1 scw sc->tx_free = td->head;
806 1.1 scw /*
807 1.1 scw * We're no longer busy, so clear the busy flag and call the
808 1.1 scw * start routine to xmit more packets.
809 1.1 scw */
810 1.1 scw ifp->if_opackets += td->count;
811 1.1 scw ifp->if_flags &= ~IFF_OACTIVE;
812 1.1 scw ifp->if_timer = 0;
813 1.1 scw npestart(ifp);
814 1.1 scw }
815 1.1 scw
816 1.1 scw /*
817 1.1 scw * Q manager callback on tx done queue. Reap mbufs
818 1.1 scw * and return tx buffers to the free list. Finally
819 1.1 scw * restart output. Note the microcode has only one
820 1.1 scw * txdone q wired into it so we must use the NPE ID
821 1.1 scw * returned with each npehwbuf to decide where to
822 1.1 scw * send buffers.
823 1.1 scw */
824 1.1 scw static void
825 1.1 scw npe_txdone(int qid, void *arg)
826 1.1 scw {
827 1.1 scw #define P2V(a, dma) \
828 1.1 scw &(dma)->buf[((a) - (dma)->buf_phys) / sizeof(struct npehwbuf)]
829 1.1 scw struct npe_softc *sc;
830 1.1 scw struct npebuf *npe;
831 1.1 scw struct txdone *td, q[NPE_MAX];
832 1.1 scw uint32_t entry;
833 1.1 scw
834 1.1 scw /* XXX no NPE-A support */
835 1.1 scw q[NPE_B].tail = &q[NPE_B].head; q[NPE_B].count = 0;
836 1.1 scw q[NPE_C].tail = &q[NPE_C].head; q[NPE_C].count = 0;
837 1.1 scw /* XXX max # at a time? */
838 1.1 scw while (ixpqmgr_qread(qid, &entry) == 0) {
839 1.1 scw sc = npes[NPE_QM_Q_NPE(entry)];
840 1.1 scw DPRINTF(sc, "%s: entry 0x%x NPE %u port %u\n",
841 1.1 scw __func__, entry, NPE_QM_Q_NPE(entry), NPE_QM_Q_PORT(entry));
842 1.22 tls rnd_add_uint32(&sc->rnd_source, entry);
843 1.1 scw
844 1.1 scw npe = P2V(NPE_QM_Q_ADDR(entry), &sc->txdma);
845 1.1 scw m_freem(npe->ix_m);
846 1.1 scw npe->ix_m = NULL;
847 1.1 scw
848 1.1 scw td = &q[NPE_QM_Q_NPE(entry)];
849 1.1 scw *td->tail = npe;
850 1.1 scw td->tail = &npe->ix_next;
851 1.1 scw td->count++;
852 1.1 scw }
853 1.1 scw
854 1.1 scw if (q[NPE_B].count)
855 1.1 scw npe_txdone_finish(npes[NPE_B], &q[NPE_B]);
856 1.1 scw if (q[NPE_C].count)
857 1.1 scw npe_txdone_finish(npes[NPE_C], &q[NPE_C]);
858 1.1 scw #undef P2V
859 1.1 scw }
860 1.1 scw
861 1.1 scw static __inline struct mbuf *
862 1.1 scw npe_getcl(void)
863 1.1 scw {
864 1.1 scw struct mbuf *m;
865 1.1 scw
866 1.1 scw MGETHDR(m, M_DONTWAIT, MT_DATA);
867 1.1 scw if (m != NULL) {
868 1.1 scw MCLGET(m, M_DONTWAIT);
869 1.1 scw if ((m->m_flags & M_EXT) == 0) {
870 1.1 scw m_freem(m);
871 1.1 scw m = NULL;
872 1.1 scw }
873 1.1 scw }
874 1.1 scw return (m);
875 1.1 scw }
876 1.1 scw
877 1.1 scw static int
878 1.1 scw npe_rxbuf_init(struct npe_softc *sc, struct npebuf *npe, struct mbuf *m)
879 1.1 scw {
880 1.1 scw struct npehwbuf *hw;
881 1.1 scw int error;
882 1.1 scw
883 1.1 scw if (m == NULL) {
884 1.1 scw m = npe_getcl();
885 1.1 scw if (m == NULL)
886 1.1 scw return ENOBUFS;
887 1.1 scw }
888 1.11 msaitoh KASSERT(m->m_ext.ext_size >= (NPE_FRAME_SIZE_DEFAULT + ETHER_ALIGN));
889 1.11 msaitoh m->m_pkthdr.len = m->m_len = NPE_FRAME_SIZE_DEFAULT;
890 1.1 scw /* backload payload and align ip hdr */
891 1.11 msaitoh m->m_data = m->m_ext.ext_buf + (m->m_ext.ext_size
892 1.11 msaitoh - (NPE_FRAME_SIZE_DEFAULT + ETHER_ALIGN));
893 1.1 scw error = bus_dmamap_load_mbuf(sc->sc_dt, npe->ix_map, m,
894 1.1 scw BUS_DMA_READ|BUS_DMA_NOWAIT);
895 1.1 scw if (error != 0) {
896 1.1 scw m_freem(m);
897 1.1 scw return error;
898 1.1 scw }
899 1.1 scw hw = npe->ix_hw;
900 1.1 scw hw->ix_ne[0].data = htobe32(npe->ix_map->dm_segs[0].ds_addr);
901 1.1 scw /* NB: NPE requires length be a multiple of 64 */
902 1.1 scw /* NB: buffer length is shifted in word */
903 1.1 scw hw->ix_ne[0].len = htobe32(npe->ix_map->dm_segs[0].ds_len << 16);
904 1.1 scw hw->ix_ne[0].next = 0;
905 1.1 scw npe->ix_m = m;
906 1.1 scw /* Flush the memory in the mbuf */
907 1.1 scw bus_dmamap_sync(sc->sc_dt, npe->ix_map, 0, npe->ix_map->dm_mapsize,
908 1.1 scw BUS_DMASYNC_PREREAD);
909 1.1 scw return 0;
910 1.1 scw }
911 1.1 scw
912 1.1 scw /*
913 1.1 scw * RX q processing for a specific NPE. Claim entries
914 1.1 scw * from the hardware queue and pass the frames up the
915 1.1 scw * stack. Pass the rx buffers to the free list.
916 1.1 scw */
917 1.1 scw static void
918 1.1 scw npe_rxdone(int qid, void *arg)
919 1.1 scw {
920 1.1 scw #define P2V(a, dma) \
921 1.1 scw &(dma)->buf[((a) - (dma)->buf_phys) / sizeof(struct npehwbuf)]
922 1.1 scw struct npe_softc *sc = arg;
923 1.1 scw struct npedma *dma = &sc->rxdma;
924 1.1 scw uint32_t entry;
925 1.1 scw
926 1.1 scw while (ixpqmgr_qread(qid, &entry) == 0) {
927 1.1 scw struct npebuf *npe = P2V(NPE_QM_Q_ADDR(entry), dma);
928 1.1 scw struct mbuf *m;
929 1.1 scw
930 1.1 scw DPRINTF(sc, "%s: entry 0x%x neaddr 0x%x ne_len 0x%x\n",
931 1.1 scw __func__, entry, npe->ix_neaddr, npe->ix_hw->ix_ne[0].len);
932 1.22 tls rnd_add_uint32(&sc->rnd_source, entry);
933 1.1 scw /*
934 1.1 scw * Allocate a new mbuf to replenish the rx buffer.
935 1.1 scw * If doing so fails we drop the rx'd frame so we
936 1.1 scw * can reuse the previous mbuf. When we're able to
937 1.1 scw * allocate a new mbuf dispatch the mbuf w/ rx'd
938 1.1 scw * data up the stack and replace it with the newly
939 1.1 scw * allocated one.
940 1.1 scw */
941 1.1 scw m = npe_getcl();
942 1.1 scw if (m != NULL) {
943 1.1 scw struct mbuf *mrx = npe->ix_m;
944 1.1 scw struct npehwbuf *hw = npe->ix_hw;
945 1.1 scw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
946 1.1 scw
947 1.1 scw /* Flush mbuf memory for rx'd data */
948 1.1 scw bus_dmamap_sync(sc->sc_dt, npe->ix_map, 0,
949 1.1 scw npe->ix_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
950 1.1 scw
951 1.1 scw /* XXX flush hw buffer; works now 'cuz coherent */
952 1.1 scw /* set m_len etc. per rx frame size */
953 1.1 scw mrx->m_len = be32toh(hw->ix_ne[0].len) & 0xffff;
954 1.1 scw mrx->m_pkthdr.len = mrx->m_len;
955 1.1 scw mrx->m_pkthdr.rcvif = ifp;
956 1.11 msaitoh /* Don't add M_HASFCS. See below */
957 1.11 msaitoh
958 1.11 msaitoh #if 1
959 1.11 msaitoh if (mrx->m_pkthdr.len < sizeof(struct ether_header)) {
960 1.11 msaitoh log(LOG_INFO, "%s: too short frame (len=%d)\n",
961 1.23 matt device_xname(sc->sc_dev), mrx->m_pkthdr.len);
962 1.11 msaitoh /* Back out "newly allocated" mbuf. */
963 1.11 msaitoh m_freem(m);
964 1.11 msaitoh ifp->if_ierrors++;
965 1.11 msaitoh goto fail;
966 1.11 msaitoh }
967 1.11 msaitoh if ((ifp->if_flags & IFF_PROMISC) == 0) {
968 1.11 msaitoh struct ether_header *eh;
969 1.11 msaitoh
970 1.11 msaitoh /*
971 1.11 msaitoh * Workaround for "Non-Intel XScale Technology
972 1.11 msaitoh * Eratta" No. 29. AA:BB:CC:DD:EE:xF's packet
973 1.11 msaitoh * matches the filter (both unicast and
974 1.11 msaitoh * multicast).
975 1.11 msaitoh */
976 1.11 msaitoh eh = mtod(mrx, struct ether_header *);
977 1.11 msaitoh if (ETHER_IS_MULTICAST(eh->ether_dhost) == 0) {
978 1.11 msaitoh /* unicast */
979 1.11 msaitoh
980 1.11 msaitoh if (sc->sc_enaddr[5] != eh->ether_dhost[5]) {
981 1.11 msaitoh /* discard it */
982 1.11 msaitoh #if 0
983 1.11 msaitoh printf("discard it\n");
984 1.11 msaitoh #endif
985 1.11 msaitoh /*
986 1.11 msaitoh * Back out "newly allocated"
987 1.11 msaitoh * mbuf.
988 1.11 msaitoh */
989 1.11 msaitoh m_freem(m);
990 1.11 msaitoh goto fail;
991 1.11 msaitoh }
992 1.11 msaitoh } else if (memcmp(eh->ether_dhost,
993 1.11 msaitoh etherbroadcastaddr, 6) == 0) {
994 1.11 msaitoh /* Always accept broadcast packet*/
995 1.11 msaitoh } else {
996 1.11 msaitoh struct ethercom *ec = &sc->sc_ethercom;
997 1.11 msaitoh struct ether_multi *enm;
998 1.11 msaitoh struct ether_multistep step;
999 1.11 msaitoh int match = 0;
1000 1.11 msaitoh
1001 1.11 msaitoh /* multicast */
1002 1.11 msaitoh
1003 1.11 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
1004 1.11 msaitoh while (enm != NULL) {
1005 1.11 msaitoh uint64_t lowint, highint, dest;
1006 1.11 msaitoh
1007 1.11 msaitoh lowint = MAC2UINT64(enm->enm_addrlo);
1008 1.11 msaitoh highint = MAC2UINT64(enm->enm_addrhi);
1009 1.11 msaitoh dest = MAC2UINT64(eh->ether_dhost);
1010 1.11 msaitoh #if 0
1011 1.11 msaitoh printf("%llx\n", lowint);
1012 1.11 msaitoh printf("%llx\n", dest);
1013 1.11 msaitoh printf("%llx\n", highint);
1014 1.11 msaitoh #endif
1015 1.11 msaitoh if ((lowint <= dest) && (dest <= highint)) {
1016 1.11 msaitoh match = 1;
1017 1.11 msaitoh break;
1018 1.11 msaitoh }
1019 1.11 msaitoh ETHER_NEXT_MULTI(step, enm);
1020 1.11 msaitoh }
1021 1.11 msaitoh if (match == 0) {
1022 1.11 msaitoh /* discard it */
1023 1.11 msaitoh #if 0
1024 1.11 msaitoh printf("discard it(M)\n");
1025 1.11 msaitoh #endif
1026 1.11 msaitoh /*
1027 1.11 msaitoh * Back out "newly allocated"
1028 1.11 msaitoh * mbuf.
1029 1.11 msaitoh */
1030 1.11 msaitoh m_freem(m);
1031 1.11 msaitoh goto fail;
1032 1.11 msaitoh }
1033 1.11 msaitoh }
1034 1.11 msaitoh }
1035 1.11 msaitoh if (mrx->m_pkthdr.len > NPE_FRAME_SIZE_DEFAULT) {
1036 1.11 msaitoh log(LOG_INFO, "%s: oversized frame (len=%d)\n",
1037 1.23 matt device_xname(sc->sc_dev), mrx->m_pkthdr.len);
1038 1.11 msaitoh /* Back out "newly allocated" mbuf. */
1039 1.11 msaitoh m_freem(m);
1040 1.11 msaitoh ifp->if_ierrors++;
1041 1.11 msaitoh goto fail;
1042 1.11 msaitoh }
1043 1.11 msaitoh #endif
1044 1.11 msaitoh
1045 1.11 msaitoh /*
1046 1.11 msaitoh * Trim FCS!
1047 1.11 msaitoh * NPE always adds the FCS by this driver's setting,
1048 1.11 msaitoh * so we always trim it here and not add M_HASFCS.
1049 1.11 msaitoh */
1050 1.11 msaitoh m_adj(mrx, -ETHER_CRC_LEN);
1051 1.1 scw
1052 1.1 scw ifp->if_ipackets++;
1053 1.10 msaitoh /*
1054 1.10 msaitoh * Tap off here if there is a bpf listener.
1055 1.10 msaitoh */
1056 1.19 joerg bpf_mtap(ifp, mrx);
1057 1.1 scw ifp->if_input(ifp, mrx);
1058 1.1 scw } else {
1059 1.11 msaitoh fail:
1060 1.1 scw /* discard frame and re-use mbuf */
1061 1.1 scw m = npe->ix_m;
1062 1.1 scw }
1063 1.1 scw if (npe_rxbuf_init(sc, npe, m) == 0) {
1064 1.1 scw /* return npe buf to rx free list */
1065 1.1 scw ixpqmgr_qwrite(sc->rx_freeqid, npe->ix_neaddr);
1066 1.1 scw } else {
1067 1.1 scw /* XXX should not happen */
1068 1.1 scw }
1069 1.1 scw }
1070 1.1 scw #undef P2V
1071 1.1 scw }
1072 1.1 scw
1073 1.1 scw static void
1074 1.1 scw npe_startxmit(struct npe_softc *sc)
1075 1.1 scw {
1076 1.1 scw struct npedma *dma = &sc->txdma;
1077 1.1 scw int i;
1078 1.1 scw
1079 1.1 scw sc->tx_free = NULL;
1080 1.1 scw for (i = 0; i < dma->nbuf; i++) {
1081 1.1 scw struct npebuf *npe = &dma->buf[i];
1082 1.1 scw if (npe->ix_m != NULL) {
1083 1.1 scw /* NB: should not happen */
1084 1.1 scw printf("%s: %s: free mbuf at entry %u\n",
1085 1.23 matt device_xname(sc->sc_dev), __func__, i);
1086 1.1 scw m_freem(npe->ix_m);
1087 1.1 scw }
1088 1.1 scw npe->ix_m = NULL;
1089 1.1 scw npe->ix_next = sc->tx_free;
1090 1.1 scw sc->tx_free = npe;
1091 1.1 scw }
1092 1.1 scw }
1093 1.1 scw
1094 1.1 scw static void
1095 1.1 scw npe_startrecv(struct npe_softc *sc)
1096 1.1 scw {
1097 1.1 scw struct npedma *dma = &sc->rxdma;
1098 1.1 scw struct npebuf *npe;
1099 1.1 scw int i;
1100 1.1 scw
1101 1.1 scw for (i = 0; i < dma->nbuf; i++) {
1102 1.1 scw npe = &dma->buf[i];
1103 1.1 scw npe_rxbuf_init(sc, npe, npe->ix_m);
1104 1.1 scw /* set npe buf on rx free list */
1105 1.1 scw ixpqmgr_qwrite(sc->rx_freeqid, npe->ix_neaddr);
1106 1.1 scw }
1107 1.1 scw }
1108 1.1 scw
1109 1.1 scw static void
1110 1.13 msaitoh npeinit_macreg(struct npe_softc *sc)
1111 1.1 scw {
1112 1.1 scw
1113 1.1 scw /*
1114 1.1 scw * Reset MAC core.
1115 1.1 scw */
1116 1.1 scw WR4(sc, NPE_MAC_CORE_CNTRL, NPE_CORE_RESET);
1117 1.1 scw DELAY(NPE_MAC_RESET_DELAY);
1118 1.1 scw /* configure MAC to generate MDC clock */
1119 1.1 scw WR4(sc, NPE_MAC_CORE_CNTRL, NPE_CORE_MDC_EN);
1120 1.1 scw
1121 1.1 scw /* disable transmitter and reciver in the MAC */
1122 1.1 scw WR4(sc, NPE_MAC_RX_CNTRL1,
1123 1.1 scw RD4(sc, NPE_MAC_RX_CNTRL1) &~ NPE_RX_CNTRL1_RX_EN);
1124 1.1 scw WR4(sc, NPE_MAC_TX_CNTRL1,
1125 1.1 scw RD4(sc, NPE_MAC_TX_CNTRL1) &~ NPE_TX_CNTRL1_TX_EN);
1126 1.1 scw
1127 1.1 scw /*
1128 1.1 scw * Set the MAC core registers.
1129 1.1 scw */
1130 1.1 scw WR4(sc, NPE_MAC_INT_CLK_THRESH, 0x1); /* clock ratio: for ipx4xx */
1131 1.1 scw WR4(sc, NPE_MAC_TX_CNTRL2, 0xf); /* max retries */
1132 1.1 scw WR4(sc, NPE_MAC_RANDOM_SEED, 0x8); /* LFSR back-off seed */
1133 1.1 scw /* thresholds determined by NPE firmware FS */
1134 1.1 scw WR4(sc, NPE_MAC_THRESH_P_EMPTY, 0x12);
1135 1.1 scw WR4(sc, NPE_MAC_THRESH_P_FULL, 0x30);
1136 1.12 msaitoh WR4(sc, NPE_MAC_BUF_SIZE_TX, NPE_MAC_BUF_SIZE_TX_DEFAULT);
1137 1.12 msaitoh /* tx fifo threshold (bytes) */
1138 1.1 scw WR4(sc, NPE_MAC_TX_DEFER, 0x15); /* for single deferral */
1139 1.1 scw WR4(sc, NPE_MAC_RX_DEFER, 0x16); /* deferral on inter-frame gap*/
1140 1.1 scw WR4(sc, NPE_MAC_TX_TWO_DEFER_1, 0x8); /* for 2-part deferral */
1141 1.1 scw WR4(sc, NPE_MAC_TX_TWO_DEFER_2, 0x7); /* for 2-part deferral */
1142 1.12 msaitoh WR4(sc, NPE_MAC_SLOT_TIME, NPE_MAC_SLOT_TIME_MII_DEFAULT);
1143 1.12 msaitoh /* assumes MII mode */
1144 1.1 scw WR4(sc, NPE_MAC_TX_CNTRL1,
1145 1.1 scw NPE_TX_CNTRL1_RETRY /* retry failed xmits */
1146 1.1 scw | NPE_TX_CNTRL1_FCS_EN /* append FCS */
1147 1.1 scw | NPE_TX_CNTRL1_2DEFER /* 2-part deferal */
1148 1.1 scw | NPE_TX_CNTRL1_PAD_EN); /* pad runt frames */
1149 1.1 scw /* XXX pad strip? */
1150 1.1 scw WR4(sc, NPE_MAC_RX_CNTRL1,
1151 1.1 scw NPE_RX_CNTRL1_CRC_EN /* include CRC/FCS */
1152 1.1 scw | NPE_RX_CNTRL1_PAUSE_EN); /* ena pause frame handling */
1153 1.1 scw WR4(sc, NPE_MAC_RX_CNTRL2, 0);
1154 1.13 msaitoh }
1155 1.1 scw
1156 1.16 msaitoh static void
1157 1.16 msaitoh npeinit_resetcb(void *xsc)
1158 1.16 msaitoh {
1159 1.16 msaitoh struct npe_softc *sc = xsc;
1160 1.16 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1161 1.16 msaitoh uint32_t msg[2];
1162 1.16 msaitoh
1163 1.16 msaitoh ifp->if_oerrors++;
1164 1.16 msaitoh npeinit_locked(sc);
1165 1.16 msaitoh
1166 1.16 msaitoh msg[0] = NPE_NOTIFYMACRECOVERYDONE << NPE_MAC_MSGID_SHL
1167 1.16 msaitoh | (npeconfig[sc->sc_unit].macport << NPE_MAC_PORTID_SHL);
1168 1.16 msaitoh msg[1] = 0;
1169 1.16 msaitoh ixpnpe_sendandrecvmsg(sc->sc_npe, msg, msg);
1170 1.16 msaitoh }
1171 1.16 msaitoh
1172 1.13 msaitoh /*
1173 1.13 msaitoh * Reset and initialize the chip
1174 1.13 msaitoh */
1175 1.13 msaitoh static void
1176 1.13 msaitoh npeinit_locked(void *xsc)
1177 1.13 msaitoh {
1178 1.13 msaitoh struct npe_softc *sc = xsc;
1179 1.13 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1180 1.13 msaitoh
1181 1.13 msaitoh /* Cancel any pending I/O. */
1182 1.13 msaitoh npestop(ifp, 0);
1183 1.13 msaitoh
1184 1.13 msaitoh /* Reset the chip to a known state. */
1185 1.13 msaitoh npeinit_macreg(sc);
1186 1.6 matt npe_setmac(sc, CLLADDR(ifp->if_sadl));
1187 1.15 msaitoh ether_mediachange(ifp);
1188 1.1 scw npe_setmcast(sc);
1189 1.1 scw
1190 1.1 scw npe_startxmit(sc);
1191 1.1 scw npe_startrecv(sc);
1192 1.1 scw
1193 1.1 scw ifp->if_flags |= IFF_RUNNING;
1194 1.1 scw ifp->if_flags &= ~IFF_OACTIVE;
1195 1.1 scw ifp->if_timer = 0; /* just in case */
1196 1.1 scw
1197 1.1 scw /* enable transmitter and reciver in the MAC */
1198 1.1 scw WR4(sc, NPE_MAC_RX_CNTRL1,
1199 1.1 scw RD4(sc, NPE_MAC_RX_CNTRL1) | NPE_RX_CNTRL1_RX_EN);
1200 1.1 scw WR4(sc, NPE_MAC_TX_CNTRL1,
1201 1.1 scw RD4(sc, NPE_MAC_TX_CNTRL1) | NPE_TX_CNTRL1_TX_EN);
1202 1.1 scw
1203 1.1 scw callout_reset(&sc->sc_tick_ch, hz, npe_tick, sc);
1204 1.1 scw }
1205 1.1 scw
1206 1.1 scw static int
1207 1.1 scw npeinit(struct ifnet *ifp)
1208 1.1 scw {
1209 1.1 scw struct npe_softc *sc = ifp->if_softc;
1210 1.1 scw int s;
1211 1.1 scw
1212 1.1 scw s = splnet();
1213 1.1 scw npeinit_locked(sc);
1214 1.1 scw splx(s);
1215 1.1 scw
1216 1.1 scw return (0);
1217 1.1 scw }
1218 1.1 scw
1219 1.1 scw /*
1220 1.1 scw * Defragment an mbuf chain, returning at most maxfrags separate
1221 1.1 scw * mbufs+clusters. If this is not possible NULL is returned and
1222 1.27 snj * the original mbuf chain is left in its present (potentially
1223 1.1 scw * modified) state. We use two techniques: collapsing consecutive
1224 1.1 scw * mbufs and replacing consecutive mbufs by a cluster.
1225 1.1 scw */
1226 1.1 scw static __inline struct mbuf *
1227 1.1 scw npe_defrag(struct mbuf *m0)
1228 1.1 scw {
1229 1.1 scw struct mbuf *m;
1230 1.1 scw
1231 1.1 scw MGETHDR(m, M_DONTWAIT, MT_DATA);
1232 1.1 scw if (m == NULL)
1233 1.1 scw return (NULL);
1234 1.1 scw M_COPY_PKTHDR(m, m0);
1235 1.1 scw
1236 1.1 scw if ((m->m_len = m0->m_pkthdr.len) > MHLEN) {
1237 1.1 scw MCLGET(m, M_DONTWAIT);
1238 1.1 scw if ((m->m_flags & M_EXT) == 0) {
1239 1.1 scw m_freem(m);
1240 1.1 scw return (NULL);
1241 1.1 scw }
1242 1.1 scw }
1243 1.1 scw
1244 1.3 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
1245 1.1 scw m_freem(m0);
1246 1.1 scw
1247 1.1 scw return (m);
1248 1.1 scw }
1249 1.1 scw
1250 1.1 scw /*
1251 1.1 scw * Dequeue packets and place on the h/w transmit queue.
1252 1.1 scw */
1253 1.1 scw static void
1254 1.1 scw npestart(struct ifnet *ifp)
1255 1.1 scw {
1256 1.1 scw struct npe_softc *sc = ifp->if_softc;
1257 1.1 scw struct npebuf *npe;
1258 1.1 scw struct npehwbuf *hw;
1259 1.1 scw struct mbuf *m, *n;
1260 1.1 scw bus_dma_segment_t *segs;
1261 1.1 scw int nseg, len, error, i;
1262 1.1 scw uint32_t next;
1263 1.1 scw
1264 1.13 msaitoh if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1265 1.1 scw return;
1266 1.1 scw
1267 1.1 scw while (sc->tx_free != NULL) {
1268 1.1 scw IFQ_DEQUEUE(&ifp->if_snd, m);
1269 1.13 msaitoh if (m == NULL)
1270 1.13 msaitoh break;
1271 1.1 scw npe = sc->tx_free;
1272 1.1 scw error = bus_dmamap_load_mbuf(sc->sc_dt, npe->ix_map, m,
1273 1.1 scw BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1274 1.1 scw if (error == EFBIG) {
1275 1.1 scw n = npe_defrag(m);
1276 1.1 scw if (n == NULL) {
1277 1.1 scw printf("%s: %s: too many fragments\n",
1278 1.23 matt device_xname(sc->sc_dev), __func__);
1279 1.1 scw m_freem(m);
1280 1.1 scw return; /* XXX? */
1281 1.1 scw }
1282 1.1 scw m = n;
1283 1.1 scw error = bus_dmamap_load_mbuf(sc->sc_dt, npe->ix_map,
1284 1.1 scw m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1285 1.1 scw }
1286 1.1 scw if (error != 0) {
1287 1.1 scw printf("%s: %s: error %u\n",
1288 1.23 matt device_xname(sc->sc_dev), __func__, error);
1289 1.1 scw m_freem(m);
1290 1.1 scw return; /* XXX? */
1291 1.1 scw }
1292 1.1 scw sc->tx_free = npe->ix_next;
1293 1.1 scw
1294 1.1 scw /*
1295 1.1 scw * Tap off here if there is a bpf listener.
1296 1.1 scw */
1297 1.19 joerg bpf_mtap(ifp, m);
1298 1.1 scw
1299 1.1 scw bus_dmamap_sync(sc->sc_dt, npe->ix_map, 0,
1300 1.1 scw npe->ix_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
1301 1.1 scw
1302 1.1 scw npe->ix_m = m;
1303 1.1 scw hw = npe->ix_hw;
1304 1.1 scw len = m->m_pkthdr.len;
1305 1.1 scw nseg = npe->ix_map->dm_nsegs;
1306 1.1 scw segs = npe->ix_map->dm_segs;
1307 1.1 scw next = npe->ix_neaddr + sizeof(hw->ix_ne[0]);
1308 1.1 scw for (i = 0; i < nseg; i++) {
1309 1.1 scw hw->ix_ne[i].data = htobe32(segs[i].ds_addr);
1310 1.1 scw hw->ix_ne[i].len = htobe32((segs[i].ds_len<<16) | len);
1311 1.1 scw hw->ix_ne[i].next = htobe32(next);
1312 1.1 scw
1313 1.1 scw len = 0; /* zero for segments > 1 */
1314 1.1 scw next += sizeof(hw->ix_ne[0]);
1315 1.1 scw }
1316 1.1 scw hw->ix_ne[i-1].next = 0; /* zero last in chain */
1317 1.1 scw /* XXX flush descriptor instead of using uncached memory */
1318 1.1 scw
1319 1.1 scw DPRINTF(sc, "%s: qwrite(%u, 0x%x) ne_data %x ne_len 0x%x\n",
1320 1.1 scw __func__, sc->tx_qid, npe->ix_neaddr,
1321 1.1 scw hw->ix_ne[0].data, hw->ix_ne[0].len);
1322 1.1 scw /* stick it on the tx q */
1323 1.1 scw /* XXX add vlan priority */
1324 1.1 scw ixpqmgr_qwrite(sc->tx_qid, npe->ix_neaddr);
1325 1.1 scw
1326 1.1 scw ifp->if_timer = 5;
1327 1.1 scw }
1328 1.1 scw if (sc->tx_free == NULL)
1329 1.1 scw ifp->if_flags |= IFF_OACTIVE;
1330 1.1 scw }
1331 1.1 scw
1332 1.1 scw static void
1333 1.1 scw npe_stopxmit(struct npe_softc *sc)
1334 1.1 scw {
1335 1.1 scw struct npedma *dma = &sc->txdma;
1336 1.1 scw int i;
1337 1.1 scw
1338 1.1 scw /* XXX qmgr */
1339 1.1 scw for (i = 0; i < dma->nbuf; i++) {
1340 1.1 scw struct npebuf *npe = &dma->buf[i];
1341 1.1 scw
1342 1.1 scw if (npe->ix_m != NULL) {
1343 1.1 scw bus_dmamap_unload(sc->sc_dt, npe->ix_map);
1344 1.1 scw m_freem(npe->ix_m);
1345 1.1 scw npe->ix_m = NULL;
1346 1.1 scw }
1347 1.1 scw }
1348 1.1 scw }
1349 1.1 scw
1350 1.1 scw static void
1351 1.1 scw npe_stoprecv(struct npe_softc *sc)
1352 1.1 scw {
1353 1.1 scw struct npedma *dma = &sc->rxdma;
1354 1.1 scw int i;
1355 1.1 scw
1356 1.1 scw /* XXX qmgr */
1357 1.1 scw for (i = 0; i < dma->nbuf; i++) {
1358 1.1 scw struct npebuf *npe = &dma->buf[i];
1359 1.1 scw
1360 1.1 scw if (npe->ix_m != NULL) {
1361 1.1 scw bus_dmamap_unload(sc->sc_dt, npe->ix_map);
1362 1.1 scw m_freem(npe->ix_m);
1363 1.1 scw npe->ix_m = NULL;
1364 1.1 scw }
1365 1.1 scw }
1366 1.1 scw }
1367 1.1 scw
1368 1.1 scw /*
1369 1.1 scw * Turn off interrupts, and stop the nic.
1370 1.1 scw */
1371 1.1 scw void
1372 1.1 scw npestop(struct ifnet *ifp, int disable)
1373 1.1 scw {
1374 1.1 scw struct npe_softc *sc = ifp->if_softc;
1375 1.1 scw
1376 1.1 scw /* disable transmitter and reciver in the MAC */
1377 1.1 scw WR4(sc, NPE_MAC_RX_CNTRL1,
1378 1.1 scw RD4(sc, NPE_MAC_RX_CNTRL1) &~ NPE_RX_CNTRL1_RX_EN);
1379 1.1 scw WR4(sc, NPE_MAC_TX_CNTRL1,
1380 1.1 scw RD4(sc, NPE_MAC_TX_CNTRL1) &~ NPE_TX_CNTRL1_TX_EN);
1381 1.1 scw
1382 1.1 scw callout_stop(&sc->sc_tick_ch);
1383 1.1 scw
1384 1.1 scw npe_stopxmit(sc);
1385 1.1 scw npe_stoprecv(sc);
1386 1.1 scw /* XXX go into loopback & drain q's? */
1387 1.1 scw /* XXX but beware of disabling tx above */
1388 1.1 scw
1389 1.1 scw /*
1390 1.1 scw * The MAC core rx/tx disable may leave the MAC hardware in an
1391 1.1 scw * unpredictable state. A hw reset is executed before resetting
1392 1.1 scw * all the MAC parameters to a known value.
1393 1.1 scw */
1394 1.1 scw WR4(sc, NPE_MAC_CORE_CNTRL, NPE_CORE_RESET);
1395 1.1 scw DELAY(NPE_MAC_RESET_DELAY);
1396 1.1 scw WR4(sc, NPE_MAC_INT_CLK_THRESH, NPE_MAC_INT_CLK_THRESH_DEFAULT);
1397 1.1 scw WR4(sc, NPE_MAC_CORE_CNTRL, NPE_CORE_MDC_EN);
1398 1.13 msaitoh
1399 1.13 msaitoh ifp->if_timer = 0;
1400 1.13 msaitoh ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1401 1.1 scw }
1402 1.1 scw
1403 1.1 scw void
1404 1.1 scw npewatchdog(struct ifnet *ifp)
1405 1.1 scw {
1406 1.1 scw struct npe_softc *sc = ifp->if_softc;
1407 1.1 scw int s;
1408 1.1 scw
1409 1.23 matt aprint_error_dev(sc->sc_dev, "device timeout\n");
1410 1.1 scw s = splnet();
1411 1.1 scw ifp->if_oerrors++;
1412 1.1 scw npeinit_locked(sc);
1413 1.1 scw splx(s);
1414 1.1 scw }
1415 1.1 scw
1416 1.1 scw static int
1417 1.3 christos npeioctl(struct ifnet *ifp, u_long cmd, void *data)
1418 1.1 scw {
1419 1.1 scw struct npe_softc *sc = ifp->if_softc;
1420 1.13 msaitoh struct ifreq *ifr = (struct ifreq *) data;
1421 1.1 scw int s, error = 0;
1422 1.1 scw
1423 1.1 scw s = splnet();
1424 1.1 scw
1425 1.13 msaitoh switch (cmd) {
1426 1.13 msaitoh case SIOCSIFMEDIA:
1427 1.13 msaitoh case SIOCGIFMEDIA:
1428 1.13 msaitoh #if 0 /* not yet */
1429 1.13 msaitoh /* Flow control requires full-duplex mode. */
1430 1.13 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
1431 1.13 msaitoh (ifr->ifr_media & IFM_FDX) == 0)
1432 1.13 msaitoh ifr->ifr_media &= ~IFM_ETH_FMASK;
1433 1.13 msaitoh if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
1434 1.13 msaitoh if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
1435 1.13 msaitoh /* We can do both TXPAUSE and RXPAUSE. */
1436 1.13 msaitoh ifr->ifr_media |=
1437 1.13 msaitoh IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
1438 1.13 msaitoh }
1439 1.13 msaitoh sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
1440 1.13 msaitoh }
1441 1.13 msaitoh #endif
1442 1.13 msaitoh error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1443 1.13 msaitoh break;
1444 1.13 msaitoh case SIOCSIFFLAGS:
1445 1.13 msaitoh if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) == IFF_RUNNING) {
1446 1.13 msaitoh /*
1447 1.13 msaitoh * If interface is marked down and it is running,
1448 1.13 msaitoh * then stop and disable it.
1449 1.13 msaitoh */
1450 1.13 msaitoh (*ifp->if_stop)(ifp, 1);
1451 1.13 msaitoh } else if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) == IFF_UP) {
1452 1.13 msaitoh /*
1453 1.13 msaitoh * If interface is marked up and it is stopped, then
1454 1.13 msaitoh * start it.
1455 1.13 msaitoh */
1456 1.13 msaitoh error = (*ifp->if_init)(ifp);
1457 1.13 msaitoh } else if ((ifp->if_flags & IFF_UP) != 0) {
1458 1.13 msaitoh int diff;
1459 1.13 msaitoh
1460 1.13 msaitoh /* Up (AND RUNNING). */
1461 1.13 msaitoh
1462 1.13 msaitoh diff = (ifp->if_flags ^ sc->sc_if_flags)
1463 1.13 msaitoh & (IFF_PROMISC|IFF_ALLMULTI);
1464 1.13 msaitoh if ((diff & (IFF_PROMISC|IFF_ALLMULTI)) != 0) {
1465 1.13 msaitoh /*
1466 1.13 msaitoh * If the difference bettween last flag and
1467 1.13 msaitoh * new flag only IFF_PROMISC or IFF_ALLMULTI,
1468 1.13 msaitoh * set multicast filter only (don't reset to
1469 1.13 msaitoh * prevent link down).
1470 1.13 msaitoh */
1471 1.13 msaitoh npe_setmcast(sc);
1472 1.13 msaitoh } else {
1473 1.13 msaitoh /*
1474 1.13 msaitoh * Reset the interface to pick up changes in
1475 1.13 msaitoh * any other flags that affect the hardware
1476 1.13 msaitoh * state.
1477 1.13 msaitoh */
1478 1.13 msaitoh error = (*ifp->if_init)(ifp);
1479 1.13 msaitoh }
1480 1.13 msaitoh }
1481 1.13 msaitoh sc->sc_if_flags = ifp->if_flags;
1482 1.13 msaitoh break;
1483 1.13 msaitoh default:
1484 1.13 msaitoh error = ether_ioctl(ifp, cmd, data);
1485 1.13 msaitoh if (error == ENETRESET) {
1486 1.13 msaitoh /*
1487 1.13 msaitoh * Multicast list has changed; set the hardware filter
1488 1.13 msaitoh * accordingly.
1489 1.13 msaitoh */
1490 1.13 msaitoh npe_setmcast(sc);
1491 1.13 msaitoh error = 0;
1492 1.1 scw }
1493 1.1 scw }
1494 1.1 scw
1495 1.1 scw npestart(ifp);
1496 1.1 scw
1497 1.1 scw splx(s);
1498 1.1 scw return error;
1499 1.1 scw }
1500 1.1 scw
1501 1.1 scw /*
1502 1.1 scw * Setup a traffic class -> rx queue mapping.
1503 1.1 scw */
1504 1.1 scw static int
1505 1.1 scw npe_setrxqosentry(struct npe_softc *sc, int classix, int trafclass, int qid)
1506 1.1 scw {
1507 1.1 scw int npeid = npeconfig[sc->sc_unit].npeid;
1508 1.1 scw uint32_t msg[2];
1509 1.1 scw
1510 1.15 msaitoh msg[0] = (NPE_SETRXQOSENTRY << NPE_MAC_MSGID_SHL) | (npeid << 20)
1511 1.15 msaitoh | classix;
1512 1.1 scw msg[1] = (trafclass << 24) | (1 << 23) | (qid << 16) | (qid << 4);
1513 1.1 scw return ixpnpe_sendandrecvmsg(sc->sc_npe, msg, msg);
1514 1.1 scw }
1515 1.1 scw
1516 1.1 scw /*
1517 1.1 scw * Update and reset the statistics in the NPE.
1518 1.1 scw */
1519 1.1 scw static int
1520 1.1 scw npe_updatestats(struct npe_softc *sc)
1521 1.1 scw {
1522 1.1 scw uint32_t msg[2];
1523 1.1 scw
1524 1.1 scw msg[0] = NPE_RESETSTATS << NPE_MAC_MSGID_SHL;
1525 1.1 scw msg[1] = sc->sc_stats_phys; /* physical address of stat block */
1526 1.1 scw return ixpnpe_sendmsg(sc->sc_npe, msg); /* NB: no recv */
1527 1.1 scw }
1528 1.1 scw
1529 1.1 scw #if 0
1530 1.1 scw /*
1531 1.1 scw * Get the current statistics block.
1532 1.1 scw */
1533 1.1 scw static int
1534 1.1 scw npe_getstats(struct npe_softc *sc)
1535 1.1 scw {
1536 1.1 scw uint32_t msg[2];
1537 1.1 scw
1538 1.1 scw msg[0] = NPE_GETSTATS << NPE_MAC_MSGID_SHL;
1539 1.1 scw msg[1] = sc->sc_stats_phys; /* physical address of stat block */
1540 1.1 scw return ixpnpe_sendandrecvmsg(sc->sc_npe, msg, msg);
1541 1.1 scw }
1542 1.1 scw
1543 1.1 scw /*
1544 1.1 scw * Query the image id of the loaded firmware.
1545 1.1 scw */
1546 1.1 scw static uint32_t
1547 1.1 scw npe_getimageid(struct npe_softc *sc)
1548 1.1 scw {
1549 1.1 scw uint32_t msg[2];
1550 1.1 scw
1551 1.1 scw msg[0] = NPE_GETSTATUS << NPE_MAC_MSGID_SHL;
1552 1.1 scw msg[1] = 0;
1553 1.1 scw return ixpnpe_sendandrecvmsg(sc->sc_npe, msg, msg) == 0 ? msg[1] : 0;
1554 1.1 scw }
1555 1.1 scw
1556 1.1 scw /*
1557 1.1 scw * Enable/disable loopback.
1558 1.1 scw */
1559 1.1 scw static int
1560 1.1 scw npe_setloopback(struct npe_softc *sc, int ena)
1561 1.1 scw {
1562 1.1 scw uint32_t msg[2];
1563 1.1 scw
1564 1.1 scw msg[0] = (NPE_SETLOOPBACK << NPE_MAC_MSGID_SHL) | (ena != 0);
1565 1.1 scw msg[1] = 0;
1566 1.1 scw return ixpnpe_sendandrecvmsg(sc->sc_npe, msg, msg);
1567 1.1 scw }
1568 1.1 scw #endif
1569 1.1 scw
1570 1.1 scw /*
1571 1.1 scw * MII bus support routines.
1572 1.1 scw *
1573 1.1 scw * NB: ixp425 has one PHY per NPE
1574 1.1 scw */
1575 1.1 scw static uint32_t
1576 1.1 scw npe_mii_mdio_read(struct npe_softc *sc, int reg)
1577 1.1 scw {
1578 1.1 scw #define MII_RD4(sc, reg) bus_space_read_4(sc->sc_iot, sc->sc_miih, reg)
1579 1.1 scw uint32_t v;
1580 1.1 scw
1581 1.1 scw /* NB: registers are known to be sequential */
1582 1.1 scw v = (MII_RD4(sc, reg+0) & 0xff) << 0;
1583 1.1 scw v |= (MII_RD4(sc, reg+4) & 0xff) << 8;
1584 1.1 scw v |= (MII_RD4(sc, reg+8) & 0xff) << 16;
1585 1.1 scw v |= (MII_RD4(sc, reg+12) & 0xff) << 24;
1586 1.1 scw return v;
1587 1.1 scw #undef MII_RD4
1588 1.1 scw }
1589 1.1 scw
1590 1.1 scw static void
1591 1.1 scw npe_mii_mdio_write(struct npe_softc *sc, int reg, uint32_t cmd)
1592 1.1 scw {
1593 1.1 scw #define MII_WR4(sc, reg, v) \
1594 1.1 scw bus_space_write_4(sc->sc_iot, sc->sc_miih, reg, v)
1595 1.1 scw
1596 1.1 scw /* NB: registers are known to be sequential */
1597 1.1 scw MII_WR4(sc, reg+0, cmd & 0xff);
1598 1.1 scw MII_WR4(sc, reg+4, (cmd >> 8) & 0xff);
1599 1.1 scw MII_WR4(sc, reg+8, (cmd >> 16) & 0xff);
1600 1.1 scw MII_WR4(sc, reg+12, (cmd >> 24) & 0xff);
1601 1.1 scw #undef MII_WR4
1602 1.1 scw }
1603 1.1 scw
1604 1.1 scw static int
1605 1.1 scw npe_mii_mdio_wait(struct npe_softc *sc)
1606 1.1 scw {
1607 1.1 scw #define MAXTRIES 100 /* XXX */
1608 1.1 scw uint32_t v;
1609 1.1 scw int i;
1610 1.1 scw
1611 1.1 scw for (i = 0; i < MAXTRIES; i++) {
1612 1.1 scw v = npe_mii_mdio_read(sc, NPE_MAC_MDIO_CMD);
1613 1.1 scw if ((v & NPE_MII_GO) == 0)
1614 1.1 scw return 1;
1615 1.1 scw }
1616 1.1 scw return 0; /* NB: timeout */
1617 1.1 scw #undef MAXTRIES
1618 1.1 scw }
1619 1.1 scw
1620 1.1 scw static int
1621 1.23 matt npe_miibus_readreg(device_t self, int phy, int reg)
1622 1.1 scw {
1623 1.23 matt struct npe_softc *sc = device_private(self);
1624 1.1 scw uint32_t v;
1625 1.1 scw
1626 1.1 scw if (sc->sc_phy > IXPNPECF_PHY_DEFAULT && phy != sc->sc_phy)
1627 1.1 scw return 0xffff;
1628 1.1 scw v = (phy << NPE_MII_ADDR_SHL) | (reg << NPE_MII_REG_SHL)
1629 1.1 scw | NPE_MII_GO;
1630 1.1 scw npe_mii_mdio_write(sc, NPE_MAC_MDIO_CMD, v);
1631 1.2 scw if (npe_mii_mdio_wait(sc))
1632 1.1 scw v = npe_mii_mdio_read(sc, NPE_MAC_MDIO_STS);
1633 1.1 scw else
1634 1.1 scw v = 0xffff | NPE_MII_READ_FAIL;
1635 1.1 scw return (v & NPE_MII_READ_FAIL) ? 0xffff : (v & 0xffff);
1636 1.1 scw #undef MAXTRIES
1637 1.1 scw }
1638 1.1 scw
1639 1.1 scw static void
1640 1.23 matt npe_miibus_writereg(device_t self, int phy, int reg, int data)
1641 1.1 scw {
1642 1.23 matt struct npe_softc *sc = device_private(self);
1643 1.1 scw uint32_t v;
1644 1.1 scw
1645 1.1 scw if (sc->sc_phy > IXPNPECF_PHY_DEFAULT && phy != sc->sc_phy)
1646 1.1 scw return;
1647 1.1 scw v = (phy << NPE_MII_ADDR_SHL) | (reg << NPE_MII_REG_SHL)
1648 1.1 scw | data | NPE_MII_WRITE
1649 1.1 scw | NPE_MII_GO;
1650 1.1 scw npe_mii_mdio_write(sc, NPE_MAC_MDIO_CMD, v);
1651 1.1 scw /* XXX complain about timeout */
1652 1.1 scw (void) npe_mii_mdio_wait(sc);
1653 1.1 scw }
1654 1.1 scw
1655 1.1 scw static void
1656 1.23 matt npe_miibus_statchg(struct ifnet *ifp)
1657 1.1 scw {
1658 1.23 matt struct npe_softc *sc = ifp->if_softc;
1659 1.1 scw uint32_t tx1, rx1;
1660 1.16 msaitoh uint32_t randoff;
1661 1.1 scw
1662 1.1 scw /* sync MAC duplex state */
1663 1.1 scw tx1 = RD4(sc, NPE_MAC_TX_CNTRL1);
1664 1.1 scw rx1 = RD4(sc, NPE_MAC_RX_CNTRL1);
1665 1.1 scw if (sc->sc_mii.mii_media_active & IFM_FDX) {
1666 1.16 msaitoh WR4(sc, NPE_MAC_SLOT_TIME, NPE_MAC_SLOT_TIME_MII_DEFAULT);
1667 1.1 scw tx1 &= ~NPE_TX_CNTRL1_DUPLEX;
1668 1.1 scw rx1 |= NPE_RX_CNTRL1_PAUSE_EN;
1669 1.1 scw } else {
1670 1.16 msaitoh struct timeval now;
1671 1.16 msaitoh getmicrotime(&now);
1672 1.16 msaitoh randoff = (RD4(sc, NPE_MAC_UNI_ADDR_6) ^ now.tv_usec)
1673 1.16 msaitoh & 0x7f;
1674 1.16 msaitoh WR4(sc, NPE_MAC_SLOT_TIME, NPE_MAC_SLOT_TIME_MII_DEFAULT
1675 1.16 msaitoh + randoff);
1676 1.1 scw tx1 |= NPE_TX_CNTRL1_DUPLEX;
1677 1.1 scw rx1 &= ~NPE_RX_CNTRL1_PAUSE_EN;
1678 1.1 scw }
1679 1.1 scw WR4(sc, NPE_MAC_RX_CNTRL1, rx1);
1680 1.1 scw WR4(sc, NPE_MAC_TX_CNTRL1, tx1);
1681 1.1 scw }
1682