ixp425_intr.c revision 1.15.30.1 1 1.15.30.1 matt /* $NetBSD: ixp425_intr.c,v 1.15.30.1 2007/11/09 05:37:46 matt Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*
4 1.1 ichiro * Copyright (c) 2003
5 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
6 1.1 ichiro * All rights reserved.
7 1.1 ichiro *
8 1.1 ichiro * Redistribution and use in source and binary forms, with or without
9 1.1 ichiro * modification, are permitted provided that the following conditions
10 1.1 ichiro * are met:
11 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
12 1.1 ichiro * notice, this list of conditions and the following disclaimer.
13 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
15 1.1 ichiro * documentation and/or other materials provided with the distribution.
16 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
17 1.1 ichiro * must display the following acknowledgement:
18 1.1 ichiro * This product includes software developed by Ichiro FUKUHARA.
19 1.1 ichiro * 4. The name of the company nor the name of the author may be used to
20 1.1 ichiro * endorse or promote products derived from this software without specific
21 1.1 ichiro * prior written permission.
22 1.1 ichiro *
23 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
24 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
27 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 ichiro * SUCH DAMAGE.
34 1.1 ichiro */
35 1.1 ichiro /*
36 1.1 ichiro * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
37 1.1 ichiro * All rights reserved.
38 1.1 ichiro *
39 1.1 ichiro * Written by Jason R. Thorpe for Wasabi Systems, Inc.
40 1.1 ichiro *
41 1.1 ichiro * Redistribution and use in source and binary forms, with or without
42 1.1 ichiro * modification, are permitted provided that the following conditions
43 1.1 ichiro * are met:
44 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
45 1.1 ichiro * notice, this list of conditions and the following disclaimer.
46 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
47 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
48 1.1 ichiro * documentation and/or other materials provided with the distribution.
49 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
50 1.1 ichiro * must display the following acknowledgement:
51 1.1 ichiro * This product includes software developed for the NetBSD Project by
52 1.1 ichiro * Wasabi Systems, Inc.
53 1.1 ichiro * 4. The name of Wasabi Systems, Inc. may not be used to endorse
54 1.1 ichiro * or promote products derived from this software without specific prior
55 1.1 ichiro * written permission.
56 1.1 ichiro *
57 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
58 1.1 ichiro * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
59 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
60 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
61 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE.
68 1.1 ichiro */
69 1.1 ichiro
70 1.1 ichiro #include <sys/cdefs.h>
71 1.15.30.1 matt __KERNEL_RCSID(0, "$NetBSD: ixp425_intr.c,v 1.15.30.1 2007/11/09 05:37:46 matt Exp $");
72 1.1 ichiro
73 1.1 ichiro #ifndef EVBARM_SPL_NOINLINE
74 1.1 ichiro #define EVBARM_SPL_NOINLINE
75 1.1 ichiro #endif
76 1.1 ichiro
77 1.1 ichiro /*
78 1.1 ichiro * Interrupt support for the Intel IXP425 NetworkProcessor.
79 1.1 ichiro */
80 1.1 ichiro
81 1.1 ichiro #include <sys/param.h>
82 1.1 ichiro #include <sys/systm.h>
83 1.1 ichiro #include <sys/malloc.h>
84 1.1 ichiro
85 1.1 ichiro #include <uvm/uvm_extern.h>
86 1.1 ichiro
87 1.1 ichiro #include <machine/bus.h>
88 1.1 ichiro #include <machine/intr.h>
89 1.1 ichiro
90 1.1 ichiro #include <arm/cpufunc.h>
91 1.1 ichiro
92 1.1 ichiro #include <arm/xscale/ixp425reg.h>
93 1.1 ichiro #include <arm/xscale/ixp425var.h>
94 1.1 ichiro
95 1.1 ichiro /* Interrupt handler queues. */
96 1.1 ichiro struct intrq intrq[NIRQ];
97 1.1 ichiro
98 1.1 ichiro /* Interrupts to mask at each level. */
99 1.1 ichiro int ixp425_imask[NIPL];
100 1.1 ichiro
101 1.1 ichiro /* Interrupts pending. */
102 1.12 perry volatile int ixp425_ipending;
103 1.1 ichiro
104 1.1 ichiro /* Software copy of the IRQs we have enabled. */
105 1.12 perry volatile uint32_t intr_enabled;
106 1.1 ichiro
107 1.1 ichiro /* Mask if interrupts steered to FIQs. */
108 1.1 ichiro uint32_t intr_steer;
109 1.1 ichiro
110 1.1 ichiro /*
111 1.1 ichiro * Map a software interrupt queue index
112 1.9 scw *
113 1.9 scw * XXX: !NOTE! :XXX
114 1.9 scw * We 'borrow' bits from the interrupt status register for interrupt sources
115 1.9 scw * which are not used by the current IXP425 port. Should any of the following
116 1.9 scw * interrupt sources be used at some future time, this must be revisited.
117 1.9 scw *
118 1.9 scw * Bit#31: SW Interrupt 1
119 1.9 scw * Bit#30: SW Interrupt 0
120 1.9 scw * Bit#14: Timestamp Timer
121 1.9 scw * Bit#11: General-purpose Timer 1
122 1.9 scw */
123 1.1 ichiro static const uint32_t si_to_irqbit[SI_NQUEUES] = {
124 1.1 ichiro IXP425_INT_bit31, /* SI_SOFT */
125 1.1 ichiro IXP425_INT_bit30, /* SI_SOFTCLOCK */
126 1.9 scw IXP425_INT_bit14, /* SI_SOFTNET */
127 1.9 scw IXP425_INT_bit11, /* SI_SOFTSERIAL */
128 1.1 ichiro };
129 1.1 ichiro
130 1.1 ichiro #define SI_TO_IRQBIT(si) (1U << si_to_irqbit[(si)])
131 1.1 ichiro
132 1.1 ichiro /*
133 1.1 ichiro * Map a software interrupt queue to an interrupt priority level.
134 1.1 ichiro */
135 1.1 ichiro static const int si_to_ipl[SI_NQUEUES] = {
136 1.1 ichiro IPL_SOFT, /* SI_SOFT */
137 1.1 ichiro IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
138 1.1 ichiro IPL_SOFTNET, /* SI_SOFTNET */
139 1.1 ichiro IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
140 1.1 ichiro };
141 1.1 ichiro
142 1.1 ichiro void ixp425_intr_dispatch(struct clockframe *frame);
143 1.1 ichiro
144 1.12 perry static inline uint32_t
145 1.1 ichiro ixp425_irq_read(void)
146 1.1 ichiro {
147 1.1 ichiro return IXPREG(IXP425_INT_STATUS) & intr_enabled;
148 1.1 ichiro }
149 1.1 ichiro
150 1.12 perry static inline void
151 1.1 ichiro ixp425_set_intrsteer(void)
152 1.1 ichiro {
153 1.1 ichiro IXPREG(IXP425_INT_SELECT) = intr_steer & IXP425_INT_HWMASK;
154 1.1 ichiro }
155 1.1 ichiro
156 1.12 perry static inline void
157 1.1 ichiro ixp425_enable_irq(int irq)
158 1.1 ichiro {
159 1.1 ichiro
160 1.1 ichiro intr_enabled |= (1U << irq);
161 1.1 ichiro ixp425_set_intrmask();
162 1.1 ichiro }
163 1.1 ichiro
164 1.12 perry static inline void
165 1.1 ichiro ixp425_disable_irq(int irq)
166 1.1 ichiro {
167 1.1 ichiro
168 1.1 ichiro intr_enabled &= ~(1U << irq);
169 1.1 ichiro ixp425_set_intrmask();
170 1.1 ichiro }
171 1.1 ichiro
172 1.12 perry static inline u_int32_t
173 1.4 scw ixp425_irq2gpio_bit(int irq)
174 1.4 scw {
175 1.4 scw
176 1.4 scw static const u_int8_t int2gpio[32] __attribute__ ((aligned(32))) = {
177 1.4 scw 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* INT#0 -> INT#5 */
178 1.4 scw 0x00, 0x01, /* GPIO#0 -> GPIO#1 */
179 1.4 scw 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, /* INT#8 -> INT#13 */
180 1.4 scw 0xff, 0xff, 0xff, 0xff, 0xff, /* INT#14 -> INT#18 */
181 1.4 scw 0x02, 0x03, 0x04, 0x05, 0x06, 0x07, /* GPIO#2 -> GPIO#7 */
182 1.4 scw 0x08, 0x09, 0x0a, 0x0b, 0x0c, /* GPIO#8 -> GPIO#12 */
183 1.4 scw 0xff, 0xff /* INT#30 -> INT#31 */
184 1.4 scw };
185 1.4 scw
186 1.4 scw #ifdef DEBUG
187 1.4 scw if (int2gpio[irq] == 0xff)
188 1.4 scw panic("ixp425_irq2gpio_bit: bad GPIO irq: %d\n", irq);
189 1.4 scw #endif
190 1.4 scw return (1U << int2gpio[irq]);
191 1.4 scw }
192 1.4 scw
193 1.1 ichiro /*
194 1.1 ichiro * NOTE: This routine must be called with interrupts disabled in the CPSR.
195 1.1 ichiro */
196 1.1 ichiro static void
197 1.1 ichiro ixp425_intr_calculate_masks(void)
198 1.1 ichiro {
199 1.1 ichiro struct intrq *iq;
200 1.1 ichiro struct intrhand *ih;
201 1.1 ichiro int irq, ipl;
202 1.1 ichiro
203 1.1 ichiro /* First, figure out which IPLs each IRQ has. */
204 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
205 1.1 ichiro int levels = 0;
206 1.1 ichiro iq = &intrq[irq];
207 1.1 ichiro ixp425_disable_irq(irq);
208 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
209 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list))
210 1.1 ichiro levels |= (1U << ih->ih_ipl);
211 1.1 ichiro iq->iq_levels = levels;
212 1.1 ichiro }
213 1.1 ichiro
214 1.1 ichiro /* Next, figure out which IRQs are used by each IPL. */
215 1.1 ichiro for (ipl = 0; ipl < NIPL; ipl++) {
216 1.1 ichiro int irqs = 0;
217 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
218 1.1 ichiro if (intrq[irq].iq_levels & (1U << ipl))
219 1.1 ichiro irqs |= (1U << irq);
220 1.1 ichiro }
221 1.1 ichiro ixp425_imask[ipl] = irqs;
222 1.1 ichiro }
223 1.1 ichiro
224 1.1 ichiro ixp425_imask[IPL_NONE] = 0;
225 1.1 ichiro
226 1.1 ichiro /*
227 1.1 ichiro * Initialize the soft interrupt masks to block themselves.
228 1.1 ichiro */
229 1.1 ichiro ixp425_imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
230 1.1 ichiro ixp425_imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
231 1.1 ichiro ixp425_imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
232 1.1 ichiro ixp425_imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
233 1.1 ichiro
234 1.1 ichiro /*
235 1.1 ichiro * splsoftclock() is the only interface that users of the
236 1.1 ichiro * generic software interrupt facility have to block their
237 1.1 ichiro * soft intrs, so splsoftclock() must also block IPL_SOFT.
238 1.1 ichiro */
239 1.1 ichiro ixp425_imask[IPL_SOFTCLOCK] |= ixp425_imask[IPL_SOFT];
240 1.1 ichiro
241 1.1 ichiro /*
242 1.1 ichiro * splsoftnet() must also block splsoftclock(), since we don't
243 1.1 ichiro * want timer-driven network events to occur while we're
244 1.1 ichiro * processing incoming packets.
245 1.1 ichiro */
246 1.1 ichiro ixp425_imask[IPL_SOFTNET] |= ixp425_imask[IPL_SOFTCLOCK];
247 1.1 ichiro
248 1.1 ichiro /*
249 1.15 wiz * Enforce a hierarchy that gives "slow" device (or devices with
250 1.1 ichiro * limited input buffer space/"real-time" requirements) a better
251 1.1 ichiro * chance at not dropping data.
252 1.1 ichiro */
253 1.1 ichiro ixp425_imask[IPL_BIO] |= ixp425_imask[IPL_SOFTNET];
254 1.1 ichiro ixp425_imask[IPL_NET] |= ixp425_imask[IPL_BIO];
255 1.1 ichiro ixp425_imask[IPL_SOFTSERIAL] |= ixp425_imask[IPL_NET];
256 1.1 ichiro ixp425_imask[IPL_TTY] |= ixp425_imask[IPL_SOFTSERIAL];
257 1.1 ichiro
258 1.1 ichiro /*
259 1.1 ichiro * splvm() blocks all interrupts that use the kernel memory
260 1.1 ichiro * allocation facilities.
261 1.1 ichiro */
262 1.2 thorpej ixp425_imask[IPL_VM] |= ixp425_imask[IPL_TTY];
263 1.1 ichiro
264 1.1 ichiro /*
265 1.1 ichiro * Audio devices are not allowed to perform memory allocation
266 1.1 ichiro * in their interrupt routines, and they have fairly "real-time"
267 1.1 ichiro * requirements, so give them a high interrupt priority.
268 1.1 ichiro */
269 1.2 thorpej ixp425_imask[IPL_AUDIO] |= ixp425_imask[IPL_VM];
270 1.1 ichiro
271 1.1 ichiro /*
272 1.1 ichiro * splclock() must block anything that uses the scheduler.
273 1.1 ichiro */
274 1.1 ichiro ixp425_imask[IPL_CLOCK] |= ixp425_imask[IPL_AUDIO];
275 1.1 ichiro
276 1.1 ichiro /*
277 1.1 ichiro * No separate statclock on the IQ80310.
278 1.1 ichiro */
279 1.1 ichiro ixp425_imask[IPL_STATCLOCK] |= ixp425_imask[IPL_CLOCK];
280 1.1 ichiro
281 1.1 ichiro /*
282 1.1 ichiro * splhigh() must block "everything".
283 1.1 ichiro */
284 1.1 ichiro ixp425_imask[IPL_HIGH] |= ixp425_imask[IPL_STATCLOCK];
285 1.1 ichiro
286 1.1 ichiro /*
287 1.1 ichiro * XXX We need serial drivers to run at the absolute highest priority
288 1.1 ichiro * in order to avoid overruns, so serial > high.
289 1.1 ichiro */
290 1.1 ichiro ixp425_imask[IPL_SERIAL] |= ixp425_imask[IPL_HIGH];
291 1.1 ichiro
292 1.1 ichiro /*
293 1.1 ichiro * Now compute which IRQs must be blocked when servicing any
294 1.1 ichiro * given IRQ.
295 1.1 ichiro */
296 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
297 1.1 ichiro int irqs = (1U << irq);
298 1.1 ichiro iq = &intrq[irq];
299 1.1 ichiro if (TAILQ_FIRST(&iq->iq_list) != NULL)
300 1.1 ichiro ixp425_enable_irq(irq);
301 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
302 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list))
303 1.1 ichiro irqs |= ixp425_imask[ih->ih_ipl];
304 1.1 ichiro iq->iq_mask = irqs;
305 1.1 ichiro }
306 1.1 ichiro }
307 1.1 ichiro
308 1.14 mrg void
309 1.1 ichiro ixp425_do_pending(void)
310 1.1 ichiro {
311 1.1 ichiro static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
312 1.1 ichiro int new, oldirqstate;
313 1.1 ichiro
314 1.1 ichiro if (__cpu_simple_lock_try(&processing) == 0)
315 1.1 ichiro return;
316 1.1 ichiro
317 1.15.30.1 matt new = curcpl();
318 1.1 ichiro
319 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
320 1.1 ichiro
321 1.1 ichiro #define DO_SOFTINT(si) \
322 1.1 ichiro if ((ixp425_ipending & ~new) & SI_TO_IRQBIT(si)) { \
323 1.1 ichiro ixp425_ipending &= ~SI_TO_IRQBIT(si); \
324 1.15.30.1 matt set_curcpl(new | ixp425_imask[si_to_ipl[(si)]]); \
325 1.1 ichiro restore_interrupts(oldirqstate); \
326 1.1 ichiro softintr_dispatch(si); \
327 1.1 ichiro oldirqstate = disable_interrupts(I32_bit); \
328 1.15.30.1 matt set_curcpl(new); \
329 1.1 ichiro }
330 1.1 ichiro
331 1.1 ichiro DO_SOFTINT(SI_SOFTSERIAL);
332 1.1 ichiro DO_SOFTINT(SI_SOFTNET);
333 1.1 ichiro DO_SOFTINT(SI_SOFTCLOCK);
334 1.1 ichiro DO_SOFTINT(SI_SOFT);
335 1.1 ichiro
336 1.1 ichiro __cpu_simple_unlock(&processing);
337 1.1 ichiro
338 1.1 ichiro restore_interrupts(oldirqstate);
339 1.1 ichiro }
340 1.1 ichiro
341 1.1 ichiro void
342 1.1 ichiro splx(int new)
343 1.1 ichiro {
344 1.1 ichiro
345 1.1 ichiro ixp425_splx(new);
346 1.1 ichiro }
347 1.1 ichiro
348 1.1 ichiro int
349 1.1 ichiro _spllower(int ipl)
350 1.1 ichiro {
351 1.1 ichiro
352 1.1 ichiro return (ixp425_spllower(ipl));
353 1.1 ichiro }
354 1.1 ichiro
355 1.1 ichiro int
356 1.1 ichiro _splraise(int ipl)
357 1.1 ichiro {
358 1.1 ichiro
359 1.1 ichiro return (ixp425_splraise(ipl));
360 1.1 ichiro }
361 1.1 ichiro
362 1.1 ichiro void
363 1.1 ichiro _setsoftintr(int si)
364 1.1 ichiro {
365 1.1 ichiro int oldirqstate;
366 1.1 ichiro
367 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
368 1.1 ichiro ixp425_ipending |= SI_TO_IRQBIT(si);
369 1.1 ichiro restore_interrupts(oldirqstate);
370 1.1 ichiro
371 1.1 ichiro /* Process unmasked pending soft interrupts. */
372 1.15.30.1 matt if ((ixp425_ipending & INT_SWMASK) & ~curcpl())
373 1.1 ichiro ixp425_do_pending();
374 1.1 ichiro }
375 1.1 ichiro
376 1.1 ichiro /*
377 1.1 ichiro * ixp425_icu_init:
378 1.1 ichiro *
379 1.1 ichiro * Called early in bootstrap to make clear interrupt register
380 1.1 ichiro */
381 1.1 ichiro void
382 1.1 ichiro ixp425_icu_init(void)
383 1.1 ichiro {
384 1.1 ichiro
385 1.1 ichiro intr_enabled = 0; /* All interrupts disabled */
386 1.1 ichiro ixp425_set_intrmask();
387 1.1 ichiro
388 1.1 ichiro intr_steer = 0; /* All interrupts steered to IRQ */
389 1.1 ichiro ixp425_set_intrsteer();
390 1.1 ichiro }
391 1.1 ichiro
392 1.1 ichiro /*
393 1.1 ichiro * ixp425_intr_init:
394 1.1 ichiro *
395 1.1 ichiro * Initialize the rest of the interrupt subsystem, making it
396 1.1 ichiro * ready to handle interrupts from devices.
397 1.1 ichiro */
398 1.1 ichiro void
399 1.1 ichiro ixp425_intr_init(void)
400 1.1 ichiro {
401 1.1 ichiro struct intrq *iq;
402 1.1 ichiro int i;
403 1.1 ichiro
404 1.1 ichiro intr_enabled = 0;
405 1.1 ichiro
406 1.1 ichiro for (i = 0; i < NIRQ; i++) {
407 1.1 ichiro iq = &intrq[i];
408 1.1 ichiro TAILQ_INIT(&iq->iq_list);
409 1.1 ichiro
410 1.1 ichiro sprintf(iq->iq_name, "irq %d", i);
411 1.1 ichiro evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
412 1.1 ichiro NULL, "ixp425", iq->iq_name);
413 1.1 ichiro }
414 1.1 ichiro
415 1.1 ichiro ixp425_intr_calculate_masks();
416 1.1 ichiro
417 1.1 ichiro /* Enable IRQs (don't yet use FIQs). */
418 1.1 ichiro enable_interrupts(I32_bit);
419 1.1 ichiro }
420 1.1 ichiro
421 1.1 ichiro void *
422 1.1 ichiro ixp425_intr_establish(int irq, int ipl, int (*func)(void *), void *arg)
423 1.1 ichiro {
424 1.1 ichiro struct intrq *iq;
425 1.1 ichiro struct intrhand *ih;
426 1.1 ichiro u_int oldirqstate;
427 1.1 ichiro
428 1.1 ichiro if (irq < 0 || irq > NIRQ)
429 1.1 ichiro panic("ixp425_intr_establish: IRQ %d out of range", irq);
430 1.1 ichiro #ifdef DEBUG
431 1.1 ichiro printf("ixp425_intr_establish(irq=%d, ipl=%d, func=%08x, arg=%08x)\n",
432 1.13 simonb irq, ipl, (u_int32_t) func, (u_int32_t) arg);
433 1.1 ichiro #endif
434 1.1 ichiro
435 1.1 ichiro ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
436 1.1 ichiro if (ih == NULL)
437 1.1 ichiro return (NULL);
438 1.1 ichiro
439 1.1 ichiro ih->ih_func = func;
440 1.1 ichiro ih->ih_arg = arg;
441 1.1 ichiro ih->ih_ipl = ipl;
442 1.1 ichiro ih->ih_irq = irq;
443 1.1 ichiro
444 1.1 ichiro iq = &intrq[irq];
445 1.1 ichiro
446 1.1 ichiro /* All IXP425 interrupts are level-triggered. */
447 1.1 ichiro iq->iq_ist = IST_LEVEL; /* XXX */
448 1.1 ichiro
449 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
450 1.1 ichiro
451 1.1 ichiro TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
452 1.1 ichiro
453 1.1 ichiro ixp425_intr_calculate_masks();
454 1.1 ichiro
455 1.1 ichiro restore_interrupts(oldirqstate);
456 1.1 ichiro
457 1.1 ichiro return (ih);
458 1.1 ichiro }
459 1.1 ichiro
460 1.1 ichiro void
461 1.1 ichiro ixp425_intr_disestablish(void *cookie)
462 1.1 ichiro {
463 1.1 ichiro struct intrhand *ih = cookie;
464 1.1 ichiro struct intrq *iq = &intrq[ih->ih_irq];
465 1.1 ichiro int oldirqstate;
466 1.1 ichiro
467 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
468 1.1 ichiro
469 1.1 ichiro TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
470 1.1 ichiro
471 1.1 ichiro ixp425_intr_calculate_masks();
472 1.1 ichiro
473 1.1 ichiro restore_interrupts(oldirqstate);
474 1.1 ichiro }
475 1.1 ichiro
476 1.1 ichiro void
477 1.1 ichiro ixp425_intr_dispatch(struct clockframe *frame)
478 1.1 ichiro {
479 1.1 ichiro struct intrq *iq;
480 1.1 ichiro struct intrhand *ih;
481 1.7 scw int oldirqstate, pcpl, irq, ibit, hwpend;
482 1.1 ichiro
483 1.15.30.1 matt pcpl = curcpl();
484 1.1 ichiro
485 1.1 ichiro hwpend = ixp425_irq_read();
486 1.1 ichiro
487 1.1 ichiro /*
488 1.1 ichiro * Disable all the interrupts that are pending. We will
489 1.1 ichiro * reenable them once they are processed and not masked.
490 1.1 ichiro */
491 1.1 ichiro intr_enabled &= ~hwpend;
492 1.1 ichiro ixp425_set_intrmask();
493 1.1 ichiro
494 1.1 ichiro while (hwpend != 0) {
495 1.1 ichiro irq = ffs(hwpend) - 1;
496 1.1 ichiro ibit = (1U << irq);
497 1.1 ichiro
498 1.1 ichiro hwpend &= ~ibit;
499 1.1 ichiro
500 1.1 ichiro if (pcpl & ibit) {
501 1.1 ichiro /*
502 1.1 ichiro * IRQ is masked; mark it as pending and check
503 1.1 ichiro * the next one. Note: the IRQ is already disabled.
504 1.1 ichiro */
505 1.1 ichiro ixp425_ipending |= ibit;
506 1.1 ichiro continue;
507 1.1 ichiro }
508 1.1 ichiro
509 1.1 ichiro ixp425_ipending &= ~ibit;
510 1.1 ichiro
511 1.1 ichiro iq = &intrq[irq];
512 1.1 ichiro iq->iq_ev.ev_count++;
513 1.1 ichiro uvmexp.intrs++;
514 1.15.30.1 matt set_curcpl(pcpl | iq->iq_mask);
515 1.4 scw
516 1.4 scw /* Clear down non-level triggered GPIO interrupts now */
517 1.4 scw if ((ibit & IXP425_INT_GPIOMASK) && iq->iq_ist != IST_LEVEL) {
518 1.4 scw IXPREG(IXP425_GPIO_VBASE + IXP425_GPIO_GPISR) =
519 1.4 scw ixp425_irq2gpio_bit(irq);
520 1.4 scw }
521 1.4 scw
522 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
523 1.7 scw for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
524 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
525 1.7 scw (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
526 1.1 ichiro }
527 1.1 ichiro restore_interrupts(oldirqstate);
528 1.4 scw
529 1.4 scw /* Clear down level triggered GPIO interrupts now */
530 1.4 scw if ((ibit & IXP425_INT_GPIOMASK) && iq->iq_ist == IST_LEVEL) {
531 1.4 scw IXPREG(IXP425_GPIO_VBASE + IXP425_GPIO_GPISR) =
532 1.4 scw ixp425_irq2gpio_bit(irq);
533 1.4 scw }
534 1.1 ichiro
535 1.15.30.1 matt set_curcpl(pcpl);
536 1.1 ichiro
537 1.1 ichiro /* Re-enable this interrupt now that's it's cleared. */
538 1.1 ichiro intr_enabled |= ibit;
539 1.1 ichiro ixp425_set_intrmask();
540 1.8 scw
541 1.8 scw /*
542 1.8 scw * Don't forget to include interrupts which may have
543 1.8 scw * arrived in the meantime.
544 1.8 scw */
545 1.8 scw hwpend |= ((ixp425_ipending & IXP425_INT_HWMASK) & ~pcpl);
546 1.1 ichiro }
547 1.1 ichiro
548 1.1 ichiro /* Check for pendings soft intrs. */
549 1.15.30.1 matt if ((ixp425_ipending & INT_SWMASK) & ~curcpl()) {
550 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
551 1.1 ichiro ixp425_do_pending();
552 1.1 ichiro restore_interrupts(oldirqstate);
553 1.1 ichiro }
554 1.1 ichiro }
555