ixp425_pci_space.c revision 1.8 1 1.8 cegger /* $NetBSD: ixp425_pci_space.c,v 1.8 2009/11/07 07:27:42 cegger Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*
4 1.1 ichiro * Copyright (c) 2003
5 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>.
6 1.1 ichiro * All rights reserved.
7 1.1 ichiro *
8 1.1 ichiro * Redistribution and use in source and binary forms, with or without
9 1.1 ichiro * modification, are permitted provided that the following conditions
10 1.1 ichiro * are met:
11 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
12 1.1 ichiro * notice, this list of conditions and the following disclaimer.
13 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
15 1.1 ichiro * documentation and/or other materials provided with the distribution.
16 1.1 ichiro *
17 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
18 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
21 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 ichiro * SUCH DAMAGE.
28 1.1 ichiro */
29 1.1 ichiro
30 1.1 ichiro #include <sys/cdefs.h>
31 1.8 cegger __KERNEL_RCSID(0, "$NetBSD: ixp425_pci_space.c,v 1.8 2009/11/07 07:27:42 cegger Exp $");
32 1.1 ichiro
33 1.1 ichiro /*
34 1.1 ichiro * bus_space PCI functions for ixp425
35 1.1 ichiro */
36 1.1 ichiro
37 1.1 ichiro #include <sys/param.h>
38 1.1 ichiro #include <sys/systm.h>
39 1.1 ichiro #include <sys/queue.h>
40 1.1 ichiro
41 1.1 ichiro #include <uvm/uvm.h>
42 1.1 ichiro
43 1.1 ichiro #include <machine/bus.h>
44 1.1 ichiro
45 1.1 ichiro #include <arm/xscale/ixp425reg.h>
46 1.1 ichiro #include <arm/xscale/ixp425var.h>
47 1.1 ichiro
48 1.1 ichiro /*
49 1.1 ichiro * Macros to read/write registers
50 1.1 ichiro */
51 1.5 perry #define CSR_READ_4(x) *(volatile uint32_t *) \
52 1.1 ichiro (IXP425_PCI_CSR_BASE + (x))
53 1.5 perry #define CSR_WRITE_4(x, v) *(volatile uint32_t *) \
54 1.1 ichiro (IXP425_PCI_CSR_BASE + (x)) = (v)
55 1.1 ichiro
56 1.1 ichiro /* Proto types for all the bus_space structure functions */
57 1.1 ichiro bs_protos(ixp425_pci);
58 1.1 ichiro bs_protos(ixp425_pci_io);
59 1.1 ichiro bs_protos(ixp425_pci_mem);
60 1.1 ichiro bs_protos(bs_notimpl);
61 1.1 ichiro
62 1.1 ichiro /* special I/O functions */
63 1.1 ichiro #if 1 /* XXX */
64 1.1 ichiro inline u_int8_t _pci_io_bs_r_1(void *, bus_space_handle_t, bus_size_t);
65 1.1 ichiro inline u_int16_t _pci_io_bs_r_2(void *, bus_space_handle_t, bus_size_t);
66 1.1 ichiro inline u_int32_t _pci_io_bs_r_4(void *, bus_space_handle_t, bus_size_t);
67 1.1 ichiro
68 1.1 ichiro inline void _pci_io_bs_w_1(void *, bus_space_handle_t, bus_size_t, u_int8_t);
69 1.1 ichiro inline void _pci_io_bs_w_2(void *, bus_space_handle_t, bus_size_t, u_int16_t);
70 1.1 ichiro inline void _pci_io_bs_w_4(void *, bus_space_handle_t, bus_size_t, u_int32_t);
71 1.1 ichiro #endif
72 1.1 ichiro
73 1.1 ichiro struct bus_space ixp425_pci_bs_tag_template = {
74 1.1 ichiro /* cookie */
75 1.1 ichiro (void *) 0,
76 1.1 ichiro
77 1.1 ichiro /* mapping/unmapping */
78 1.1 ichiro NULL,
79 1.1 ichiro NULL,
80 1.1 ichiro ixp425_pci_bs_subregion,
81 1.1 ichiro
82 1.1 ichiro /* allocation/deallocation */
83 1.1 ichiro NULL,
84 1.1 ichiro NULL,
85 1.1 ichiro
86 1.1 ichiro /* get kernel virtual address */
87 1.1 ichiro NULL,
88 1.1 ichiro
89 1.1 ichiro /* mmap bus space for userland */
90 1.1 ichiro ixp425_pci_bs_mmap,
91 1.1 ichiro
92 1.1 ichiro /* barrier */
93 1.1 ichiro ixp425_pci_bs_barrier,
94 1.1 ichiro
95 1.1 ichiro /* read (single) */
96 1.1 ichiro bs_notimpl_bs_r_1,
97 1.1 ichiro bs_notimpl_bs_r_2,
98 1.1 ichiro bs_notimpl_bs_r_4,
99 1.1 ichiro bs_notimpl_bs_r_8,
100 1.1 ichiro
101 1.1 ichiro /* read multiple */
102 1.1 ichiro bs_notimpl_bs_rm_1,
103 1.1 ichiro bs_notimpl_bs_rm_2,
104 1.1 ichiro bs_notimpl_bs_rm_4,
105 1.1 ichiro bs_notimpl_bs_rm_8,
106 1.1 ichiro
107 1.1 ichiro /* read region */
108 1.1 ichiro bs_notimpl_bs_rr_1,
109 1.1 ichiro bs_notimpl_bs_rr_2,
110 1.1 ichiro bs_notimpl_bs_rr_4,
111 1.1 ichiro bs_notimpl_bs_rr_8,
112 1.1 ichiro
113 1.1 ichiro /* write (single) */
114 1.1 ichiro bs_notimpl_bs_w_1,
115 1.1 ichiro bs_notimpl_bs_w_2,
116 1.1 ichiro bs_notimpl_bs_w_4,
117 1.1 ichiro bs_notimpl_bs_w_8,
118 1.1 ichiro
119 1.1 ichiro /* write multiple */
120 1.1 ichiro bs_notimpl_bs_wm_1,
121 1.1 ichiro bs_notimpl_bs_wm_2,
122 1.1 ichiro bs_notimpl_bs_wm_4,
123 1.1 ichiro bs_notimpl_bs_wm_8,
124 1.1 ichiro
125 1.1 ichiro /* write region */
126 1.1 ichiro bs_notimpl_bs_wr_1,
127 1.1 ichiro bs_notimpl_bs_wr_2,
128 1.1 ichiro bs_notimpl_bs_wr_4,
129 1.1 ichiro bs_notimpl_bs_wr_8,
130 1.1 ichiro
131 1.1 ichiro /* set multiple */
132 1.1 ichiro bs_notimpl_bs_sm_1,
133 1.1 ichiro bs_notimpl_bs_sm_2,
134 1.1 ichiro bs_notimpl_bs_sm_4,
135 1.1 ichiro bs_notimpl_bs_sm_8,
136 1.1 ichiro
137 1.1 ichiro /* set region */
138 1.1 ichiro bs_notimpl_bs_sr_1,
139 1.1 ichiro bs_notimpl_bs_sr_2,
140 1.1 ichiro bs_notimpl_bs_sr_4,
141 1.1 ichiro bs_notimpl_bs_sr_8,
142 1.1 ichiro
143 1.1 ichiro /* copy */
144 1.1 ichiro bs_notimpl_bs_c_1,
145 1.1 ichiro bs_notimpl_bs_c_2,
146 1.1 ichiro bs_notimpl_bs_c_4,
147 1.1 ichiro bs_notimpl_bs_c_8,
148 1.1 ichiro };
149 1.1 ichiro
150 1.1 ichiro void
151 1.1 ichiro ixp425_io_bs_init(bus_space_tag_t bs, void *cookie)
152 1.1 ichiro {
153 1.1 ichiro *bs = ixp425_pci_bs_tag_template;
154 1.1 ichiro bs->bs_cookie = cookie;
155 1.1 ichiro
156 1.1 ichiro bs->bs_map = ixp425_pci_io_bs_map;
157 1.1 ichiro bs->bs_unmap = ixp425_pci_io_bs_unmap;
158 1.1 ichiro bs->bs_alloc = ixp425_pci_io_bs_alloc;
159 1.1 ichiro bs->bs_free = ixp425_pci_io_bs_free;
160 1.1 ichiro bs->bs_vaddr = ixp425_pci_io_bs_vaddr;
161 1.1 ichiro
162 1.2 ichiro /*
163 1.2 ichiro * IXP425 processor does not have PCI I/O windows
164 1.2 ichiro */
165 1.1 ichiro /* read (single) */
166 1.1 ichiro bs->bs_r_1 = _pci_io_bs_r_1;
167 1.1 ichiro bs->bs_r_2 = _pci_io_bs_r_2;
168 1.1 ichiro bs->bs_r_4 = _pci_io_bs_r_4;
169 1.1 ichiro
170 1.1 ichiro /* write (single) */
171 1.1 ichiro bs->bs_w_1 = _pci_io_bs_w_1;
172 1.1 ichiro bs->bs_w_2 = _pci_io_bs_w_2;
173 1.1 ichiro bs->bs_w_4 = _pci_io_bs_w_4;
174 1.1 ichiro }
175 1.1 ichiro
176 1.1 ichiro void
177 1.1 ichiro ixp425_mem_bs_init(bus_space_tag_t bs, void *cookie)
178 1.1 ichiro {
179 1.1 ichiro *bs = ixp425_pci_bs_tag_template;
180 1.1 ichiro bs->bs_cookie = cookie;
181 1.1 ichiro
182 1.1 ichiro bs->bs_map = ixp425_pci_mem_bs_map;
183 1.1 ichiro bs->bs_unmap = ixp425_pci_mem_bs_unmap;
184 1.1 ichiro bs->bs_alloc = ixp425_pci_mem_bs_alloc;
185 1.1 ichiro bs->bs_free = ixp425_pci_mem_bs_free;
186 1.1 ichiro bs->bs_vaddr = ixp425_pci_mem_bs_vaddr;
187 1.1 ichiro
188 1.1 ichiro /* read (single) */
189 1.1 ichiro bs->bs_r_1 = ixp425_pci_mem_bs_r_1;
190 1.1 ichiro bs->bs_r_2 = ixp425_pci_mem_bs_r_2;
191 1.1 ichiro bs->bs_r_4 = ixp425_pci_mem_bs_r_4;
192 1.1 ichiro
193 1.1 ichiro /* write (single) */
194 1.1 ichiro bs->bs_w_1 = ixp425_pci_mem_bs_w_1;
195 1.1 ichiro bs->bs_w_2 = ixp425_pci_mem_bs_w_2;
196 1.1 ichiro bs->bs_w_4 = ixp425_pci_mem_bs_w_4;
197 1.1 ichiro }
198 1.1 ichiro
199 1.1 ichiro /* common routine */
200 1.1 ichiro int
201 1.1 ichiro ixp425_pci_bs_subregion(void *t, bus_space_handle_t bsh, bus_size_t offset,
202 1.1 ichiro bus_size_t size, bus_space_handle_t *nbshp)
203 1.1 ichiro {
204 1.1 ichiro *nbshp = bsh + offset;
205 1.1 ichiro return (0);
206 1.1 ichiro }
207 1.1 ichiro
208 1.1 ichiro void
209 1.1 ichiro ixp425_pci_bs_barrier(void *t, bus_space_handle_t bsh, bus_size_t offset,
210 1.1 ichiro bus_size_t len, int flags)
211 1.1 ichiro {
212 1.1 ichiro /* NULL */
213 1.1 ichiro }
214 1.1 ichiro
215 1.1 ichiro paddr_t
216 1.1 ichiro ixp425_pci_bs_mmap(void *t, bus_addr_t addr, off_t off, int prot, int flags)
217 1.1 ichiro {
218 1.1 ichiro /* Not supported. */
219 1.1 ichiro return (-1);
220 1.1 ichiro }
221 1.1 ichiro
222 1.1 ichiro /* io bs */
223 1.1 ichiro int
224 1.1 ichiro ixp425_pci_io_bs_map(void *t, bus_addr_t bpa, bus_size_t size,
225 1.1 ichiro int cacheable, bus_space_handle_t *bshp)
226 1.1 ichiro {
227 1.1 ichiro *bshp = bpa;
228 1.1 ichiro return (0);
229 1.1 ichiro }
230 1.1 ichiro
231 1.1 ichiro void
232 1.1 ichiro ixp425_pci_io_bs_unmap(void *t, bus_space_handle_t bsh, bus_size_t size)
233 1.1 ichiro {
234 1.1 ichiro /* Nothing to do. */
235 1.1 ichiro }
236 1.1 ichiro
237 1.1 ichiro int
238 1.1 ichiro ixp425_pci_io_bs_alloc(void *t, bus_addr_t rstart, bus_addr_t rend,
239 1.1 ichiro bus_size_t size, bus_size_t alignment, bus_size_t boundary, int cacheable,
240 1.1 ichiro bus_addr_t *bpap, bus_space_handle_t *bshp)
241 1.1 ichiro {
242 1.1 ichiro panic("ixp425_pci_io_bs_alloc(): not implemented\n");
243 1.1 ichiro }
244 1.1 ichiro
245 1.1 ichiro void
246 1.1 ichiro ixp425_pci_io_bs_free(void *t, bus_space_handle_t bsh, bus_size_t size)
247 1.1 ichiro {
248 1.1 ichiro panic("ixp425_pci_io_bs_free(): not implemented\n");
249 1.1 ichiro }
250 1.1 ichiro
251 1.1 ichiro void *
252 1.1 ichiro ixp425_pci_io_bs_vaddr(void *t, bus_space_handle_t bsh)
253 1.1 ichiro {
254 1.1 ichiro /* Not supported. */
255 1.1 ichiro return (NULL);
256 1.1 ichiro }
257 1.1 ichiro
258 1.1 ichiro /* special I/O functions */
259 1.1 ichiro #if 1 /* _pci_io_bs_{rw}_{124} */
260 1.1 ichiro inline u_int8_t
261 1.1 ichiro _pci_io_bs_r_1(void *v, bus_space_handle_t ioh, bus_size_t off)
262 1.1 ichiro {
263 1.1 ichiro u_int32_t data, n, be;
264 1.1 ichiro int s;
265 1.1 ichiro
266 1.1 ichiro n = (ioh + off) % 4;
267 1.1 ichiro be = (0xf & ~(1U << n)) << NP_CBE_SHIFT;
268 1.1 ichiro
269 1.1 ichiro PCI_CONF_LOCK(s);
270 1.1 ichiro CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
271 1.1 ichiro CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_READ);
272 1.1 ichiro data = CSR_READ_4(PCI_NP_RDATA);
273 1.1 ichiro if (CSR_READ_4(PCI_ISR) & ISR_PFE)
274 1.1 ichiro CSR_WRITE_4(PCI_ISR, ISR_PFE);
275 1.1 ichiro PCI_CONF_UNLOCK(s);
276 1.1 ichiro
277 1.1 ichiro return data >> (8 * n);
278 1.1 ichiro }
279 1.1 ichiro
280 1.1 ichiro inline u_int16_t
281 1.1 ichiro _pci_io_bs_r_2(void *v, bus_space_handle_t ioh, bus_size_t off)
282 1.1 ichiro {
283 1.1 ichiro u_int32_t data, n, be;
284 1.1 ichiro int s;
285 1.1 ichiro
286 1.1 ichiro n = (ioh + off) % 4;
287 1.1 ichiro be = (0xf & ~((1U << n) | (1U << (n + 1)))) << NP_CBE_SHIFT;
288 1.1 ichiro
289 1.1 ichiro PCI_CONF_LOCK(s);
290 1.1 ichiro CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
291 1.1 ichiro CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_READ);
292 1.1 ichiro data = CSR_READ_4(PCI_NP_RDATA);
293 1.1 ichiro if (CSR_READ_4(PCI_ISR) & ISR_PFE)
294 1.1 ichiro CSR_WRITE_4(PCI_ISR, ISR_PFE);
295 1.1 ichiro PCI_CONF_UNLOCK(s);
296 1.1 ichiro
297 1.1 ichiro return data >> (8 * n);
298 1.1 ichiro }
299 1.1 ichiro
300 1.1 ichiro inline u_int32_t
301 1.1 ichiro _pci_io_bs_r_4(void *v, bus_space_handle_t ioh, bus_size_t off)
302 1.1 ichiro {
303 1.1 ichiro u_int32_t data;
304 1.1 ichiro int s;
305 1.1 ichiro
306 1.1 ichiro PCI_CONF_LOCK(s);
307 1.1 ichiro CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
308 1.1 ichiro CSR_WRITE_4(PCI_NP_CBE, COMMAND_NP_IO_READ);
309 1.1 ichiro data = CSR_READ_4(PCI_NP_RDATA);
310 1.1 ichiro if (CSR_READ_4(PCI_ISR) & ISR_PFE)
311 1.1 ichiro CSR_WRITE_4(PCI_ISR, ISR_PFE);
312 1.1 ichiro PCI_CONF_UNLOCK(s);
313 1.1 ichiro
314 1.1 ichiro return data;
315 1.1 ichiro }
316 1.1 ichiro
317 1.1 ichiro inline void
318 1.1 ichiro _pci_io_bs_w_1(void *v, bus_space_handle_t ioh, bus_size_t off,
319 1.1 ichiro u_int8_t val)
320 1.1 ichiro {
321 1.1 ichiro u_int32_t data, n, be;
322 1.1 ichiro int s;
323 1.1 ichiro
324 1.1 ichiro n = (ioh + off) % 4;
325 1.1 ichiro be = (0xf & ~(1U << n)) << NP_CBE_SHIFT;
326 1.1 ichiro data = val << (8 * n);
327 1.1 ichiro
328 1.1 ichiro PCI_CONF_LOCK(s);
329 1.1 ichiro CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
330 1.1 ichiro CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_WRITE);
331 1.1 ichiro CSR_WRITE_4(PCI_NP_WDATA, data);
332 1.1 ichiro if (CSR_READ_4(PCI_ISR) & ISR_PFE)
333 1.1 ichiro CSR_WRITE_4(PCI_ISR, ISR_PFE);
334 1.1 ichiro PCI_CONF_UNLOCK(s);
335 1.1 ichiro }
336 1.1 ichiro
337 1.1 ichiro inline void
338 1.1 ichiro _pci_io_bs_w_2(void *v, bus_space_handle_t ioh, bus_size_t off,
339 1.1 ichiro u_int16_t val)
340 1.1 ichiro {
341 1.1 ichiro u_int32_t data, n, be;
342 1.1 ichiro int s;
343 1.1 ichiro
344 1.1 ichiro n = (ioh + off) % 4;
345 1.1 ichiro be = (0xf & ~((1U << n) | (1U << (n + 1)))) << NP_CBE_SHIFT;
346 1.1 ichiro data = val << (8 * n);
347 1.1 ichiro
348 1.1 ichiro PCI_CONF_LOCK(s);
349 1.1 ichiro CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
350 1.1 ichiro CSR_WRITE_4(PCI_NP_CBE, be | COMMAND_NP_IO_WRITE);
351 1.1 ichiro CSR_WRITE_4(PCI_NP_WDATA, data);
352 1.1 ichiro if (CSR_READ_4(PCI_ISR) & ISR_PFE)
353 1.1 ichiro CSR_WRITE_4(PCI_ISR, ISR_PFE);
354 1.1 ichiro PCI_CONF_UNLOCK(s);
355 1.1 ichiro }
356 1.1 ichiro
357 1.1 ichiro inline void
358 1.1 ichiro _pci_io_bs_w_4(void *v, bus_space_handle_t ioh, bus_size_t off,
359 1.1 ichiro u_int32_t val)
360 1.1 ichiro {
361 1.1 ichiro int s;
362 1.1 ichiro
363 1.1 ichiro PCI_CONF_LOCK(s);
364 1.1 ichiro CSR_WRITE_4(PCI_NP_AD, (ioh + off) & ~3);
365 1.1 ichiro CSR_WRITE_4(PCI_NP_CBE, COMMAND_NP_IO_WRITE);
366 1.1 ichiro CSR_WRITE_4(PCI_NP_WDATA, val);
367 1.1 ichiro if (CSR_READ_4(PCI_ISR) & ISR_PFE)
368 1.1 ichiro CSR_WRITE_4(PCI_ISR, ISR_PFE);
369 1.1 ichiro PCI_CONF_UNLOCK(s);
370 1.1 ichiro }
371 1.1 ichiro #endif /* _pci_io_bs_{rw}_{124} */
372 1.1 ichiro
373 1.1 ichiro /* mem bs */
374 1.1 ichiro int
375 1.1 ichiro ixp425_pci_mem_bs_map(void *t, bus_addr_t bpa, bus_size_t size,
376 1.1 ichiro int cacheable, bus_space_handle_t *bshp)
377 1.1 ichiro {
378 1.1 ichiro const struct pmap_devmap *pd;
379 1.1 ichiro
380 1.1 ichiro paddr_t startpa;
381 1.6 simonb paddr_t endpa;
382 1.6 simonb paddr_t pa;
383 1.6 simonb paddr_t offset;
384 1.6 simonb vaddr_t va;
385 1.6 simonb pt_entry_t *pte;
386 1.1 ichiro
387 1.1 ichiro if ((pd = pmap_devmap_find_pa(bpa, size)) != NULL) {
388 1.1 ichiro /* Device was statically mapped. */
389 1.1 ichiro *bshp = pd->pd_va + (bpa - pd->pd_pa);
390 1.1 ichiro return 0;
391 1.1 ichiro }
392 1.1 ichiro
393 1.1 ichiro endpa = round_page(bpa + size);
394 1.1 ichiro offset = bpa & PAGE_MASK;
395 1.1 ichiro startpa = trunc_page(bpa);
396 1.1 ichiro
397 1.1 ichiro /* Get some VM. */
398 1.4 yamt va = uvm_km_alloc(kernel_map, endpa - startpa, 0,
399 1.4 yamt UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
400 1.3 yamt if (va == 0)
401 1.1 ichiro return ENOMEM;
402 1.1 ichiro
403 1.1 ichiro /* Store the bus space handle */
404 1.1 ichiro *bshp = va + offset;
405 1.1 ichiro
406 1.1 ichiro /* Now map the pages */
407 1.1 ichiro for (pa = startpa; pa < endpa; pa += PAGE_SIZE, va += PAGE_SIZE) {
408 1.8 cegger pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE, 0);
409 1.1 ichiro pte = vtopte(va);
410 1.1 ichiro *pte &= ~L2_S_CACHE_MASK;
411 1.1 ichiro PTE_SYNC(pte);
412 1.1 ichiro }
413 1.1 ichiro pmap_update(pmap_kernel());
414 1.1 ichiro
415 1.1 ichiro return(0);
416 1.1 ichiro }
417 1.1 ichiro
418 1.1 ichiro void
419 1.1 ichiro ixp425_pci_mem_bs_unmap(void *t, bus_space_handle_t bsh, bus_size_t size)
420 1.1 ichiro {
421 1.1 ichiro vaddr_t va;
422 1.1 ichiro vaddr_t endva;
423 1.1 ichiro
424 1.1 ichiro if (pmap_devmap_find_va(bsh, size) != NULL) {
425 1.1 ichiro /* Device was statically mapped; nothing to do. */
426 1.1 ichiro return;
427 1.1 ichiro }
428 1.1 ichiro
429 1.1 ichiro endva = round_page(bsh + size);
430 1.1 ichiro va = trunc_page(bsh);
431 1.1 ichiro
432 1.1 ichiro pmap_kremove(va, endva - va);
433 1.3 yamt uvm_km_free(kernel_map, va, endva - va, UVM_KMF_VAONLY);
434 1.1 ichiro }
435 1.1 ichiro
436 1.1 ichiro int
437 1.1 ichiro ixp425_pci_mem_bs_alloc(void *t, bus_addr_t rstart, bus_addr_t rend,
438 1.1 ichiro bus_size_t size, bus_size_t alignment, bus_size_t boundary, int cacheable,
439 1.1 ichiro bus_addr_t *bpap, bus_space_handle_t *bshp)
440 1.1 ichiro {
441 1.1 ichiro panic("ixp425_mem_bs_alloc(): not implemented\n");
442 1.1 ichiro }
443 1.1 ichiro
444 1.1 ichiro void
445 1.1 ichiro ixp425_pci_mem_bs_free(void *t, bus_space_handle_t bsh, bus_size_t size)
446 1.1 ichiro {
447 1.1 ichiro panic("ixp425_mem_bs_free(): not implemented\n");
448 1.1 ichiro }
449 1.1 ichiro
450 1.1 ichiro void *
451 1.1 ichiro ixp425_pci_mem_bs_vaddr(void *t, bus_space_handle_t bsh)
452 1.1 ichiro {
453 1.1 ichiro return ((void *)bsh);
454 1.1 ichiro }
455 1.1 ichiro /* End of ixp425_pci_space.c */
456