1 1.16 skrll /* $NetBSD: ixp425var.h,v 1.16 2012/11/12 18:00:38 skrll Exp $ */ 2 1.1 ichiro 3 1.1 ichiro /* 4 1.1 ichiro * Copyright (c) 2003 5 1.1 ichiro * Ichiro FUKUHARA <ichiro (at) ichiro.org>. 6 1.1 ichiro * All rights reserved. 7 1.1 ichiro * 8 1.1 ichiro * Redistribution and use in source and binary forms, with or without 9 1.1 ichiro * modification, are permitted provided that the following conditions 10 1.1 ichiro * are met: 11 1.1 ichiro * 1. Redistributions of source code must retain the above copyright 12 1.1 ichiro * notice, this list of conditions and the following disclaimer. 13 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 ichiro * notice, this list of conditions and the following disclaimer in the 15 1.1 ichiro * documentation and/or other materials provided with the distribution. 16 1.1 ichiro * 17 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR 18 1.1 ichiro * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 19 1.1 ichiro * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 20 1.1 ichiro * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR 21 1.1 ichiro * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 1.1 ichiro * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 1.1 ichiro * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 1.1 ichiro * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 1.1 ichiro * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 1.1 ichiro * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 1.1 ichiro * SUCH DAMAGE. 28 1.1 ichiro */ 29 1.1 ichiro 30 1.1 ichiro #ifndef _IXP425VAR_H_ 31 1.1 ichiro #define _IXP425VAR_H_ 32 1.1 ichiro 33 1.1 ichiro #include <sys/conf.h> 34 1.1 ichiro #include <sys/device.h> 35 1.1 ichiro #include <sys/queue.h> 36 1.1 ichiro 37 1.13 dyoung #include <sys/bus.h> 38 1.1 ichiro 39 1.1 ichiro #include <dev/pci/pcivar.h> 40 1.1 ichiro 41 1.4 ichiro #define PCI_CSR_WRITE_4(sc, reg, data) \ 42 1.4 ichiro bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh, \ 43 1.5 scw reg, data) 44 1.4 ichiro 45 1.4 ichiro #define PCI_CSR_READ_4(sc, reg) \ 46 1.5 scw bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, reg) 47 1.4 ichiro 48 1.4 ichiro #define GPIO_CONF_WRITE_4(sc, reg, data) \ 49 1.4 ichiro bus_space_write_4(sc->sc_iot, sc->sc_gpio_ioh, \ 50 1.5 scw reg, data) 51 1.4 ichiro 52 1.4 ichiro #define GPIO_CONF_READ_4(sc, reg) \ 53 1.5 scw bus_space_read_4(sc->sc_iot, sc->sc_gpio_ioh, reg) 54 1.4 ichiro 55 1.11 scw #define EXP_BUS_WRITE_4(sc, reg, data) \ 56 1.11 scw bus_space_write_4(sc->sc_iot, sc->sc_exp_ioh, reg, data) 57 1.11 scw 58 1.11 scw #define EXP_BUS_READ_4(sc, reg) \ 59 1.11 scw bus_space_read_4(sc->sc_iot, sc->sc_exp_ioh, reg) 60 1.11 scw 61 1.4 ichiro #define PCI_CONF_LOCK(s) (s) = disable_interrupts(I32_bit) 62 1.4 ichiro #define PCI_CONF_UNLOCK(s) restore_interrupts((s)) 63 1.4 ichiro 64 1.1 ichiro struct ixp425_softc { 65 1.15 msaitoh device_t sc_dev; 66 1.1 ichiro bus_space_tag_t sc_iot; 67 1.1 ichiro bus_space_handle_t sc_ioh; /* IRQ handle */ 68 1.1 ichiro 69 1.16 skrll uint32_t sc_intrmask; 70 1.1 ichiro 71 1.1 ichiro /* Handles for the various subregions. */ 72 1.4 ichiro bus_space_handle_t sc_pci_ioh; /* PCI mem handler */ 73 1.6 scw bus_space_handle_t sc_gpio_ioh; /* GPIOs handler */ 74 1.11 scw bus_space_handle_t sc_exp_ioh; /* Expansion bus handle */ 75 1.1 ichiro 76 1.1 ichiro /* Bus space, DMA, and PCI tags for the PCI bus */ 77 1.4 ichiro struct bus_space sc_pci_iot; 78 1.4 ichiro struct bus_space sc_pci_memt; 79 1.10 simonb struct arm32_bus_dma_tag ia_pci_dmat; 80 1.10 simonb struct arm32_pci_chipset ia_pci_chipset; 81 1.5 scw vaddr_t sc_pci_va; 82 1.1 ichiro 83 1.1 ichiro /* DMA window info for PCI DMA. */ 84 1.1 ichiro struct arm32_dma_range ia_pci_dma_range; 85 1.4 ichiro 86 1.4 ichiro /* GPIO configuration */ 87 1.16 skrll uint32_t sc_gpio_out; 88 1.16 skrll uint32_t sc_gpio_oe; 89 1.16 skrll uint32_t sc_gpio_intr1; 90 1.16 skrll uint32_t sc_gpio_intr2; 91 1.1 ichiro }; 92 1.1 ichiro 93 1.1 ichiro /* 94 1.1 ichiro * There are roughly 32 interrupt sources. 95 1.1 ichiro */ 96 1.1 ichiro #define NIRQ 32 97 1.1 ichiro 98 1.1 ichiro struct intrhand { 99 1.1 ichiro TAILQ_ENTRY(intrhand) ih_list; /* link on intrq list */ 100 1.1 ichiro int (*ih_func)(void *); /* interrupt handler */ 101 1.1 ichiro void *ih_arg; /* arg for handler */ 102 1.1 ichiro int ih_ipl; /* IPL_* */ 103 1.1 ichiro int ih_irq; /* IRQ number */ 104 1.1 ichiro }; 105 1.1 ichiro 106 1.2 ichiro #define IRQNAMESIZE sizeof("ixp425 irq xx") 107 1.1 ichiro 108 1.1 ichiro struct intrq { 109 1.1 ichiro TAILQ_HEAD(, intrhand) iq_list; /* handler list */ 110 1.1 ichiro struct evcnt iq_ev; /* event counter */ 111 1.16 skrll uint32_t iq_mask; /* IRQs to mask while handling */ 112 1.16 skrll uint32_t iq_pci_mask; /* PCI IRQs to mask while handling */ 113 1.16 skrll uint32_t iq_levels; /* IPL_*'s this IRQ has */ 114 1.1 ichiro char iq_name[IRQNAMESIZE]; /* interrupt name */ 115 1.1 ichiro int iq_ist; /* share type */ 116 1.1 ichiro }; 117 1.1 ichiro 118 1.1 ichiro struct pmap_ent { 119 1.1 ichiro const char* msg; 120 1.1 ichiro vaddr_t va; 121 1.1 ichiro paddr_t pa; 122 1.1 ichiro vsize_t sz; 123 1.1 ichiro int prot; 124 1.1 ichiro int cache; 125 1.1 ichiro }; 126 1.1 ichiro 127 1.4 ichiro extern struct ixp425_softc *ixp425_softc; 128 1.4 ichiro 129 1.4 ichiro extern struct bus_space ixpsip_bs_tag; 130 1.4 ichiro extern struct bus_space ixp425_bs_tag; 131 1.5 scw extern struct bus_space ixp425_a4x_bs_tag; 132 1.4 ichiro 133 1.1 ichiro void ixp425_bs_init(bus_space_tag_t, void *); 134 1.5 scw void ixp425_md_pci_init(struct ixp425_softc *); 135 1.5 scw void ixp425_md_pci_conf_interrupt(pci_chipset_tag_t, int, int, int, 136 1.5 scw int, int *); 137 1.5 scw void ixp425_pci_init(struct ixp425_softc *); 138 1.4 ichiro void ixp425_pci_dma_init(struct ixp425_softc *); 139 1.1 ichiro void ixp425_io_bs_init(bus_space_tag_t, void *); 140 1.1 ichiro void ixp425_mem_bs_init(bus_space_tag_t, void *); 141 1.4 ichiro 142 1.4 ichiro void ixp425_pci_conf_reg_write(struct ixp425_softc *, uint32_t, uint32_t); 143 1.4 ichiro uint32_t ixp425_pci_conf_reg_read(struct ixp425_softc *, uint32_t); 144 1.1 ichiro 145 1.15 msaitoh void ixp425_attach(device_t); 146 1.1 ichiro void ixp425_icu_init(void); 147 1.5 scw void ixp425_clk_bootstrap(bus_space_tag_t); 148 1.1 ichiro void ixp425_intr_init(void); 149 1.14 ryo void ixp425_intr_evcnt_attach(void); 150 1.1 ichiro void *ixp425_intr_establish(int, int, int (*)(void *), void *); 151 1.1 ichiro void ixp425_intr_disestablish(void *); 152 1.1 ichiro 153 1.8 scw uint32_t ixp425_sdram_size(void); 154 1.1 ichiro 155 1.1 ichiro #endif /* _IXP425VAR_H_ */ 156