Home | History | Annotate | Line # | Download | only in xscale
ixp425var.h revision 1.10.8.1
      1  1.10.8.1      ad /*	$NetBSD: ixp425var.h,v 1.10.8.1 2007/01/12 01:00:42 ad Exp $ */
      2       1.1  ichiro 
      3       1.1  ichiro /*
      4       1.1  ichiro  * Copyright (c) 2003
      5       1.1  ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      6       1.1  ichiro  * All rights reserved.
      7       1.1  ichiro  *
      8       1.1  ichiro  * Redistribution and use in source and binary forms, with or without
      9       1.1  ichiro  * modification, are permitted provided that the following conditions
     10       1.1  ichiro  * are met:
     11       1.1  ichiro  * 1. Redistributions of source code must retain the above copyright
     12       1.1  ichiro  *    notice, this list of conditions and the following disclaimer.
     13       1.1  ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1  ichiro  *    notice, this list of conditions and the following disclaimer in the
     15       1.1  ichiro  *    documentation and/or other materials provided with the distribution.
     16       1.1  ichiro  * 3. All advertising materials mentioning features or use of this software
     17       1.1  ichiro  *    must display the following acknowledgement:
     18       1.1  ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     19       1.1  ichiro  * 4. The name of the company nor the name of the author may be used to
     20       1.1  ichiro  *    endorse or promote products derived from this software without specific
     21       1.1  ichiro  *    prior written permission.
     22       1.1  ichiro  *
     23       1.1  ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     24       1.1  ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25       1.1  ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26       1.1  ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     27       1.1  ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28       1.1  ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29       1.1  ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30       1.1  ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31       1.1  ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32       1.1  ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33       1.1  ichiro  * SUCH DAMAGE.
     34       1.1  ichiro  */
     35       1.1  ichiro 
     36       1.1  ichiro #ifndef _IXP425VAR_H_
     37       1.1  ichiro #define _IXP425VAR_H_
     38       1.1  ichiro 
     39       1.1  ichiro #include <sys/conf.h>
     40       1.1  ichiro #include <sys/device.h>
     41       1.1  ichiro #include <sys/queue.h>
     42       1.1  ichiro 
     43       1.1  ichiro #include <machine/bus.h>
     44       1.1  ichiro 
     45       1.1  ichiro #include <dev/pci/pcivar.h>
     46       1.1  ichiro 
     47       1.4  ichiro #define	PCI_CSR_WRITE_4(sc, reg, data)	\
     48       1.4  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,	\
     49       1.5     scw 		reg, data)
     50       1.4  ichiro 
     51       1.4  ichiro #define	PCI_CSR_READ_4(sc, reg)	\
     52       1.5     scw 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, reg)
     53       1.4  ichiro 
     54       1.4  ichiro #define	GPIO_CONF_WRITE_4(sc, reg, data)	\
     55       1.4  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_gpio_ioh,  \
     56       1.5     scw 		reg, data)
     57       1.4  ichiro 
     58       1.4  ichiro #define	GPIO_CONF_READ_4(sc, reg) \
     59       1.5     scw 	bus_space_read_4(sc->sc_iot, sc->sc_gpio_ioh, reg)
     60       1.4  ichiro 
     61  1.10.8.1      ad #define	EXP_BUS_WRITE_4(sc, reg, data)	\
     62  1.10.8.1      ad 	bus_space_write_4(sc->sc_iot, sc->sc_exp_ioh, reg, data)
     63  1.10.8.1      ad 
     64  1.10.8.1      ad #define	EXP_BUS_READ_4(sc, reg) \
     65  1.10.8.1      ad 	bus_space_read_4(sc->sc_iot, sc->sc_exp_ioh, reg)
     66  1.10.8.1      ad 
     67       1.4  ichiro #define PCI_CONF_LOCK(s)	(s) = disable_interrupts(I32_bit)
     68       1.4  ichiro #define PCI_CONF_UNLOCK(s)	restore_interrupts((s))
     69       1.4  ichiro 
     70       1.1  ichiro struct ixp425_softc {
     71       1.1  ichiro 	struct device sc_dev;
     72       1.1  ichiro 	bus_space_tag_t sc_iot;
     73       1.1  ichiro 	bus_space_handle_t sc_ioh;		/* IRQ handle */
     74       1.1  ichiro 
     75       1.1  ichiro 	u_int32_t sc_intrmask;
     76       1.1  ichiro 
     77       1.1  ichiro 	/* Handles for the various subregions. */
     78       1.4  ichiro 	bus_space_handle_t sc_pci_ioh;		/* PCI mem handler */
     79       1.6     scw 	bus_space_handle_t sc_gpio_ioh;		/* GPIOs handler */
     80  1.10.8.1      ad 	bus_space_handle_t sc_exp_ioh;		/* Expansion bus handle */
     81       1.1  ichiro 
     82       1.1  ichiro 	/* Bus space, DMA, and PCI tags for the PCI bus */
     83       1.4  ichiro 	struct bus_space sc_pci_iot;
     84       1.4  ichiro 	struct bus_space sc_pci_memt;
     85      1.10  simonb 	struct arm32_bus_dma_tag ia_pci_dmat;
     86      1.10  simonb 	struct arm32_pci_chipset ia_pci_chipset;
     87       1.5     scw 	vaddr_t sc_pci_va;
     88       1.1  ichiro 
     89       1.1  ichiro 	/* DMA window info for PCI DMA. */
     90       1.1  ichiro 	struct arm32_dma_range ia_pci_dma_range;
     91       1.4  ichiro 
     92       1.4  ichiro 	/* GPIO configuration */
     93       1.4  ichiro 	u_int32_t sc_gpio_out;
     94       1.4  ichiro 	u_int32_t sc_gpio_oe;
     95       1.4  ichiro 	u_int32_t sc_gpio_intr1;
     96       1.4  ichiro 	u_int32_t sc_gpio_intr2;
     97       1.1  ichiro };
     98       1.1  ichiro 
     99       1.1  ichiro /*
    100       1.1  ichiro  * There are roughly 32 interrupt sources.
    101       1.1  ichiro  */
    102       1.1  ichiro #define	NIRQ		32
    103       1.1  ichiro 
    104       1.1  ichiro struct intrhand {
    105       1.1  ichiro 	TAILQ_ENTRY(intrhand) ih_list;	/* link on intrq list */
    106       1.1  ichiro 	int (*ih_func)(void *);		/* interrupt handler */
    107       1.1  ichiro 	void *ih_arg;			/* arg for handler */
    108       1.1  ichiro 	int ih_ipl;			/* IPL_* */
    109       1.1  ichiro 	int ih_irq;			/* IRQ number */
    110       1.1  ichiro };
    111       1.1  ichiro 
    112       1.2  ichiro #define	IRQNAMESIZE	sizeof("ixp425 irq xx")
    113       1.1  ichiro 
    114       1.1  ichiro struct intrq {
    115       1.1  ichiro 	TAILQ_HEAD(, intrhand) iq_list;	/* handler list */
    116       1.1  ichiro 	struct evcnt iq_ev;		/* event counter */
    117       1.1  ichiro 	u_int32_t iq_mask;		/* IRQs to mask while handling */
    118       1.1  ichiro 	u_int32_t iq_pci_mask;		/* PCI IRQs to mask while handling */
    119       1.1  ichiro 	u_int32_t iq_levels;		/* IPL_*'s this IRQ has */
    120       1.1  ichiro 	char iq_name[IRQNAMESIZE];	/* interrupt name */
    121       1.1  ichiro 	int iq_ist;			/* share type */
    122       1.1  ichiro };
    123       1.1  ichiro 
    124       1.1  ichiro struct pmap_ent {
    125       1.1  ichiro 	const char*	msg;
    126       1.1  ichiro 	vaddr_t		va;
    127       1.1  ichiro 	paddr_t		pa;
    128       1.1  ichiro 	vsize_t		sz;
    129       1.1  ichiro 	int		prot;
    130       1.1  ichiro 	int		cache;
    131       1.1  ichiro };
    132       1.1  ichiro 
    133       1.4  ichiro extern struct ixp425_softc *ixp425_softc;
    134       1.4  ichiro 
    135       1.4  ichiro extern struct bus_space ixpsip_bs_tag;
    136       1.4  ichiro extern struct bus_space ixp425_bs_tag;
    137       1.5     scw extern struct bus_space ixp425_a4x_bs_tag;
    138       1.4  ichiro 
    139       1.1  ichiro void	ixp425_bs_init(bus_space_tag_t, void *);
    140       1.5     scw void	ixp425_md_pci_init(struct ixp425_softc *);
    141       1.5     scw void	ixp425_md_pci_conf_interrupt(pci_chipset_tag_t, int, int, int,
    142       1.5     scw 	    int, int *);
    143       1.5     scw void	ixp425_pci_init(struct ixp425_softc *);
    144       1.4  ichiro void	ixp425_pci_dma_init(struct ixp425_softc *);
    145       1.1  ichiro void	ixp425_io_bs_init(bus_space_tag_t, void *);
    146       1.1  ichiro void	ixp425_mem_bs_init(bus_space_tag_t, void *);
    147       1.4  ichiro 
    148       1.4  ichiro void	ixp425_pci_conf_reg_write(struct ixp425_softc *, uint32_t, uint32_t);
    149       1.4  ichiro uint32_t ixp425_pci_conf_reg_read(struct ixp425_softc *, uint32_t);
    150       1.1  ichiro 
    151       1.1  ichiro void	ixp425_attach(struct ixp425_softc *);
    152       1.1  ichiro void	ixp425_icu_init(void);
    153       1.5     scw void	ixp425_clk_bootstrap(bus_space_tag_t);
    154       1.1  ichiro void	ixp425_intr_init(void);
    155       1.1  ichiro void	*ixp425_intr_establish(int, int, int (*)(void *), void *);
    156       1.1  ichiro void    ixp425_intr_disestablish(void *);
    157       1.1  ichiro 
    158       1.8     scw uint32_t ixp425_sdram_size(void);
    159       1.1  ichiro 
    160       1.1  ichiro #endif /* _IXP425VAR_H_ */
    161