Home | History | Annotate | Line # | Download | only in xscale
pxa2x0_ac97.c revision 1.8
      1  1.8    nonaka /*	$NetBSD: pxa2x0_ac97.c,v 1.8 2011/06/09 17:29:42 nonaka Exp $	*/
      2  1.1       scw 
      3  1.1       scw /*
      4  1.1       scw  * Copyright (c) 2003, 2005 Wasabi Systems, Inc.
      5  1.1       scw  * All rights reserved.
      6  1.1       scw  *
      7  1.1       scw  * Written by Steve C. Woodford for Wasabi Systems, Inc.
      8  1.1       scw  *
      9  1.1       scw  * Redistribution and use in source and binary forms, with or without
     10  1.1       scw  * modification, are permitted provided that the following conditions
     11  1.1       scw  * are met:
     12  1.1       scw  * 1. Redistributions of source code must retain the above copyright
     13  1.1       scw  *    notice, this list of conditions and the following disclaimer.
     14  1.1       scw  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1       scw  *    notice, this list of conditions and the following disclaimer in the
     16  1.1       scw  *    documentation and/or other materials provided with the distribution.
     17  1.1       scw  * 3. All advertising materials mentioning features or use of this software
     18  1.1       scw  *    must display the following acknowledgement:
     19  1.1       scw  *	This product includes software developed for the NetBSD Project by
     20  1.1       scw  *	Wasabi Systems, Inc.
     21  1.1       scw  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1       scw  *    or promote products derived from this software without specific prior
     23  1.1       scw  *    written permission.
     24  1.1       scw  *
     25  1.1       scw  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1       scw  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1       scw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1       scw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1       scw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1       scw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1       scw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1       scw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1       scw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1       scw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1       scw  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1       scw  */
     37  1.1       scw 
     38  1.1       scw #include <sys/param.h>
     39  1.1       scw #include <sys/systm.h>
     40  1.1       scw #include <sys/device.h>
     41  1.1       scw #include <sys/kernel.h>
     42  1.1       scw #include <sys/malloc.h>
     43  1.1       scw #include <sys/select.h>
     44  1.1       scw #include <sys/audioio.h>
     45  1.1       scw 
     46  1.1       scw #include <machine/intr.h>
     47  1.1       scw #include <machine/bus.h>
     48  1.1       scw 
     49  1.1       scw #include <dev/audio_if.h>
     50  1.1       scw #include <dev/audiovar.h>
     51  1.1       scw #include <dev/mulaw.h>
     52  1.1       scw #include <dev/auconv.h>
     53  1.1       scw #include <dev/ic/ac97reg.h>
     54  1.1       scw #include <dev/ic/ac97var.h>
     55  1.1       scw 
     56  1.6  kiyohara #include <arm/xscale/pxa2x0cpu.h>
     57  1.1       scw #include <arm/xscale/pxa2x0reg.h>
     58  1.1       scw #include <arm/xscale/pxa2x0var.h>
     59  1.1       scw #include <arm/xscale/pxa2x0_gpio.h>
     60  1.1       scw #include <arm/xscale/pxa2x0_dmac.h>
     61  1.1       scw 
     62  1.1       scw #include "locators.h"
     63  1.1       scw 
     64  1.1       scw struct acu_dma {
     65  1.1       scw 	bus_dmamap_t ad_map;
     66  1.5  christos 	void *ad_addr;
     67  1.1       scw #define	ACU_N_SEGS	1	/* XXX: We don't support > 1 */
     68  1.1       scw 	bus_dma_segment_t ad_segs[ACU_N_SEGS];
     69  1.1       scw 	int ad_nsegs;
     70  1.1       scw 	size_t ad_size;
     71  1.1       scw 	struct dmac_xfer *ad_dx;
     72  1.1       scw 	struct acu_dma *ad_next;
     73  1.1       scw };
     74  1.1       scw 
     75  1.1       scw #define KERNADDR(ad) ((void *)((ad)->ad_addr))
     76  1.1       scw 
     77  1.1       scw struct acu_softc {
     78  1.8    nonaka 	device_t sc_dev;
     79  1.1       scw 	bus_space_tag_t sc_bust;
     80  1.1       scw 	bus_dma_tag_t sc_dmat;
     81  1.1       scw 	bus_space_handle_t sc_bush;
     82  1.1       scw 	void *sc_irqcookie;
     83  1.1       scw 	int sc_in_reset;
     84  1.1       scw 	u_int sc_dac_rate;
     85  1.1       scw 	u_int sc_adc_rate;
     86  1.1       scw 
     87  1.1       scw 	/* List of DMA ring-buffers allocated by acu_malloc() */
     88  1.1       scw 	struct acu_dma *sc_dmas;
     89  1.1       scw 
     90  1.1       scw 	/* Dummy DMA segment which points to the AC97 PCM Fifo register */
     91  1.1       scw 	bus_dma_segment_t sc_dr;
     92  1.1       scw 
     93  1.1       scw 	/* PCM Output (Tx) state */
     94  1.1       scw 	dmac_peripheral_t sc_txp;
     95  1.1       scw 	struct acu_dma *sc_txdma;
     96  1.1       scw 	void (*sc_txfunc)(void *);
     97  1.1       scw 	void *sc_txarg;
     98  1.1       scw 
     99  1.1       scw 	/* PCM Input (Rx) state */
    100  1.1       scw 	dmac_peripheral_t sc_rxp;
    101  1.1       scw 	struct acu_dma *sc_rxdma;
    102  1.1       scw 	void (*sc_rxfunc)(void *);
    103  1.1       scw 	void *sc_rxarg;
    104  1.1       scw 
    105  1.1       scw 	/* AC97 Codec State */
    106  1.1       scw 	struct ac97_codec_if *sc_codec_if;
    107  1.1       scw 	struct ac97_host_if sc_host_if;
    108  1.1       scw 
    109  1.1       scw 	/* Child audio(4) device */
    110  1.1       scw 	struct device *sc_audiodev;
    111  1.1       scw 
    112  1.1       scw 	/* auconv encodings */
    113  1.1       scw 	struct audio_encoding_set *sc_encodings;
    114  1.1       scw };
    115  1.1       scw 
    116  1.8    nonaka static int	pxaacu_match(device_t, cfdata_t, void *);
    117  1.8    nonaka static void	pxaacu_attach(device_t, device_t, void *);
    118  1.1       scw 
    119  1.8    nonaka CFATTACH_DECL_NEW(pxaacu, sizeof(struct acu_softc),
    120  1.1       scw     pxaacu_match, pxaacu_attach, NULL, NULL);
    121  1.1       scw 
    122  1.1       scw static int acu_codec_attach(void *, struct ac97_codec_if *);
    123  1.1       scw static int acu_codec_read(void *, u_int8_t, u_int16_t *);
    124  1.1       scw static int acu_codec_write(void *, u_int8_t, u_int16_t);
    125  1.1       scw static int acu_codec_reset(void *);
    126  1.1       scw static int acu_intr(void *);
    127  1.1       scw 
    128  1.1       scw static int acu_open(void *, int);
    129  1.1       scw static void acu_close(void *);
    130  1.1       scw static int acu_query_encoding(void *, struct audio_encoding *);
    131  1.1       scw static int acu_set_params(void *, int, int, audio_params_t *, audio_params_t *,
    132  1.1       scw 	    stream_filter_list_t *, stream_filter_list_t *);
    133  1.1       scw static int acu_round_blocksize(void *, int, int, const audio_params_t *);
    134  1.1       scw static int acu_halt_output(void *);
    135  1.1       scw static int acu_halt_input(void *);
    136  1.1       scw static int acu_trigger_output(void *, void *, void *, int, void (*)(void *),
    137  1.1       scw 	    void *, const audio_params_t *);
    138  1.1       scw static int acu_trigger_input(void *, void *, void *, int, void (*)(void *),
    139  1.1       scw 	    void *, const audio_params_t *);
    140  1.1       scw static void acu_tx_loop_segment(struct dmac_xfer *, int);
    141  1.1       scw static void acu_rx_loop_segment(struct dmac_xfer *, int);
    142  1.1       scw static int acu_getdev(void *, struct audio_device *);
    143  1.1       scw static int acu_mixer_set_port(void *, mixer_ctrl_t *);
    144  1.1       scw static int acu_mixer_get_port(void *, mixer_ctrl_t *);
    145  1.1       scw static int acu_query_devinfo(void *, mixer_devinfo_t *);
    146  1.1       scw static void *acu_malloc(void *, int, size_t, struct malloc_type *, int);
    147  1.1       scw static void acu_free(void *, void *, struct malloc_type *);
    148  1.1       scw static size_t acu_round_buffersize(void *, int, size_t);
    149  1.1       scw static paddr_t acu_mappage(void *, void *, off_t, int);
    150  1.1       scw static int acu_get_props(void *);
    151  1.1       scw 
    152  1.1       scw struct audio_hw_if acu_hw_if = {
    153  1.1       scw 	acu_open,
    154  1.1       scw 	acu_close,
    155  1.1       scw 	NULL,
    156  1.1       scw 	acu_query_encoding,
    157  1.1       scw 	acu_set_params,
    158  1.1       scw 	acu_round_blocksize,
    159  1.1       scw 	NULL,
    160  1.1       scw 	NULL,
    161  1.1       scw 	NULL,
    162  1.1       scw 	NULL,
    163  1.1       scw 	NULL,
    164  1.1       scw 	acu_halt_output,
    165  1.1       scw 	acu_halt_input,
    166  1.1       scw 	NULL,
    167  1.1       scw 	acu_getdev,
    168  1.1       scw 	NULL,
    169  1.1       scw 	acu_mixer_set_port,
    170  1.1       scw 	acu_mixer_get_port,
    171  1.1       scw 	acu_query_devinfo,
    172  1.1       scw 	acu_malloc,
    173  1.1       scw 	acu_free,
    174  1.1       scw 	acu_round_buffersize,
    175  1.1       scw 	acu_mappage,
    176  1.1       scw 	acu_get_props,
    177  1.1       scw 	acu_trigger_output,
    178  1.1       scw 	acu_trigger_input,
    179  1.1       scw 	NULL,
    180  1.1       scw };
    181  1.1       scw 
    182  1.1       scw struct audio_device acu_device = {
    183  1.1       scw 	"PXA250 AC97",
    184  1.1       scw 	"",
    185  1.1       scw 	"acu"
    186  1.1       scw };
    187  1.1       scw 
    188  1.1       scw static const struct audio_format acu_formats[] = {
    189  1.1       scw 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_LE, 16, 16,
    190  1.1       scw 	 2, AUFMT_STEREO, 0, {4000, 48000}}
    191  1.1       scw };
    192  1.1       scw #define	ACU_NFORMATS	(sizeof(acu_formats) / sizeof(struct audio_format))
    193  1.1       scw 
    194  1.3     perry static inline u_int32_t
    195  1.1       scw acu_reg_read(struct acu_softc *sc, int reg)
    196  1.1       scw {
    197  1.1       scw 
    198  1.1       scw 	return (bus_space_read_4(sc->sc_bust, sc->sc_bush, reg));
    199  1.1       scw }
    200  1.1       scw 
    201  1.3     perry static inline void
    202  1.1       scw acu_reg_write(struct acu_softc *sc, int reg, u_int32_t val)
    203  1.1       scw {
    204  1.1       scw 
    205  1.1       scw 	bus_space_write_4(sc->sc_bust, sc->sc_bush, reg, val);
    206  1.1       scw }
    207  1.1       scw 
    208  1.3     perry static inline int
    209  1.1       scw acu_codec_ready(struct acu_softc *sc)
    210  1.1       scw {
    211  1.1       scw 
    212  1.1       scw 	return (acu_reg_read(sc, AC97_GSR) & GSR_PCR);
    213  1.1       scw }
    214  1.1       scw 
    215  1.3     perry static inline int
    216  1.1       scw acu_wait_gsr(struct acu_softc *sc, u_int32_t bit)
    217  1.1       scw {
    218  1.1       scw 	int timeout;
    219  1.1       scw 	u_int32_t rv;
    220  1.1       scw 
    221  1.1       scw 	for (timeout = 5000; timeout; timeout--) {
    222  1.1       scw 		if ((rv = acu_reg_read(sc, AC97_GSR)) & bit) {
    223  1.1       scw 			acu_reg_write(sc, AC97_GSR, rv | bit);
    224  1.1       scw 			return (0);
    225  1.1       scw 		}
    226  1.1       scw 		delay(1);
    227  1.1       scw 	}
    228  1.1       scw 
    229  1.1       scw 	return (1);
    230  1.1       scw }
    231  1.1       scw 
    232  1.1       scw static int
    233  1.8    nonaka pxaacu_match(device_t parent, cfdata_t cf, void *aux)
    234  1.1       scw {
    235  1.1       scw 	struct pxaip_attach_args *pxa = aux;
    236  1.6  kiyohara 	struct pxa2x0_gpioconf *gpioconf;
    237  1.6  kiyohara 	u_int gpio;
    238  1.6  kiyohara 	int i;
    239  1.1       scw 
    240  1.1       scw 	if (pxa->pxa_addr != PXA2X0_AC97_BASE ||
    241  1.1       scw 	    pxa->pxa_intr != PXA2X0_INT_AC97)
    242  1.1       scw 		return (0);
    243  1.1       scw 
    244  1.6  kiyohara 	gpioconf = CPU_IS_PXA250 ? pxa25x_pxaacu_gpioconf :
    245  1.6  kiyohara 	    pxa27x_pxaacu_gpioconf;
    246  1.6  kiyohara 	for (i = 0; gpioconf[i].pin != -1; i++) {
    247  1.6  kiyohara 		gpio = pxa2x0_gpio_get_function(gpioconf[i].pin);
    248  1.6  kiyohara 		if (GPIO_FN(gpio) != GPIO_FN(gpioconf[i].value) ||
    249  1.6  kiyohara 		    GPIO_FN_IS_OUT(gpio) != GPIO_FN_IS_OUT(gpioconf[i].value))
    250  1.6  kiyohara 			return (0);
    251  1.6  kiyohara 	}
    252  1.6  kiyohara 
    253  1.1       scw 	pxa->pxa_size = PXA2X0_AC97_SIZE;
    254  1.1       scw 
    255  1.1       scw 	return (1);
    256  1.1       scw }
    257  1.1       scw 
    258  1.1       scw static void
    259  1.8    nonaka pxaacu_attach(device_t parent, device_t self, void *aux)
    260  1.1       scw {
    261  1.8    nonaka 	struct acu_softc *sc = device_private(self);
    262  1.1       scw 	struct pxaip_attach_args *pxa = aux;
    263  1.1       scw 
    264  1.8    nonaka 	sc->sc_dev = self;
    265  1.1       scw 	sc->sc_bust = pxa->pxa_iot;
    266  1.1       scw 	sc->sc_dmat = pxa->pxa_dmat;
    267  1.1       scw 
    268  1.1       scw 	aprint_naive("\n");
    269  1.1       scw 	aprint_normal(": AC97 Controller\n");
    270  1.1       scw 
    271  1.1       scw 	if (bus_space_map(sc->sc_bust, pxa->pxa_addr, pxa->pxa_size, 0,
    272  1.1       scw 	    &sc->sc_bush)) {
    273  1.8    nonaka 		aprint_error_dev(self, "Can't map registers!\n");
    274  1.1       scw 		return;
    275  1.1       scw 	}
    276  1.1       scw 
    277  1.1       scw 	sc->sc_irqcookie = pxa2x0_intr_establish(pxa->pxa_intr, IPL_AUDIO,
    278  1.1       scw 	    acu_intr, sc);
    279  1.1       scw 	KASSERT(sc->sc_irqcookie != NULL);
    280  1.1       scw 
    281  1.1       scw 	/* Make sure the AC97 clock is enabled */
    282  1.4   thorpej 	pxa2x0_clkman_config(CKEN_AC97, true);
    283  1.1       scw 	delay(100);
    284  1.1       scw 
    285  1.1       scw 	/* Do a cold reset */
    286  1.1       scw 	acu_reg_write(sc, AC97_GCR, 0);
    287  1.1       scw 	delay(100);
    288  1.1       scw 	acu_reg_write(sc, AC97_GCR, GCR_COLD_RST);
    289  1.1       scw 	delay(100);
    290  1.1       scw 	acu_reg_write(sc, AC97_CAR, 0);
    291  1.1       scw 
    292  1.1       scw 	if (acu_wait_gsr(sc, GSR_PCR)) {
    293  1.1       scw 		acu_reg_write(sc, AC97_GCR, 0);
    294  1.1       scw 		delay(100);
    295  1.4   thorpej 		pxa2x0_clkman_config(CKEN_AC97, false);
    296  1.1       scw 		bus_space_unmap(sc->sc_bust, sc->sc_bush, pxa->pxa_size);
    297  1.8    nonaka 		aprint_error_dev(self, "Primary codec not ready\n");
    298  1.1       scw 		return;
    299  1.1       scw 	}
    300  1.1       scw 
    301  1.1       scw 	sc->sc_dr.ds_addr = pxa->pxa_addr + AC97_PCDR;
    302  1.1       scw 	sc->sc_dr.ds_len = 4;
    303  1.1       scw 
    304  1.1       scw 	sc->sc_codec_if = NULL;
    305  1.1       scw 	sc->sc_host_if.arg = sc;
    306  1.1       scw 	sc->sc_host_if.attach = acu_codec_attach;
    307  1.1       scw 	sc->sc_host_if.read = acu_codec_read;
    308  1.1       scw 	sc->sc_host_if.write = acu_codec_write;
    309  1.1       scw 	sc->sc_host_if.reset = acu_codec_reset;
    310  1.1       scw 	sc->sc_host_if.flags = NULL;
    311  1.1       scw 	sc->sc_in_reset = 0;
    312  1.1       scw 	sc->sc_dac_rate = sc->sc_adc_rate = 0;
    313  1.1       scw 
    314  1.8    nonaka 	if (ac97_attach(&sc->sc_host_if, sc->sc_dev)) {
    315  1.8    nonaka 		aprint_error_dev(self, "Failed to attach primary codec\n");
    316  1.1       scw  fail:
    317  1.1       scw 		acu_reg_write(sc, AC97_GCR, 0);
    318  1.1       scw 		delay(100);
    319  1.4   thorpej 		pxa2x0_clkman_config(CKEN_AC97, false);
    320  1.1       scw 		bus_space_unmap(sc->sc_bust, sc->sc_bush, pxa->pxa_size);
    321  1.1       scw 		return;
    322  1.1       scw 	}
    323  1.1       scw 
    324  1.1       scw 	if (auconv_create_encodings(acu_formats, ACU_NFORMATS,
    325  1.1       scw 	    &sc->sc_encodings)) {
    326  1.8    nonaka 		aprint_error_dev(self, "Failed to create encodings\n");
    327  1.1       scw 		if (sc->sc_codec_if != NULL)
    328  1.1       scw 			(sc->sc_codec_if->vtbl->detach)(sc->sc_codec_if);
    329  1.1       scw 		goto fail;
    330  1.1       scw 	}
    331  1.1       scw 
    332  1.8    nonaka 	sc->sc_audiodev = audio_attach_mi(&acu_hw_if, sc, sc->sc_dev);
    333  1.1       scw 
    334  1.1       scw 	/*
    335  1.1       scw 	 * As a work-around for braindamage in the PXA250's AC97 controller
    336  1.1       scw 	 * (see errata #125), we hold the ACUNIT/Codec in Cold Reset until
    337  1.1       scw 	 * acu_open() is called. acu_close() also puts the controller into
    338  1.1       scw 	 * Cold Reset.
    339  1.1       scw 	 *
    340  1.1       scw 	 * While this won't necessarily prevent Rx FIFO overruns, it at least
    341  1.1       scw 	 * allows the user to recover by closing then re-opening the audio
    342  1.1       scw 	 * device.
    343  1.1       scw 	 */
    344  1.1       scw 	acu_reg_write(sc, AC97_GCR, 0);
    345  1.1       scw 	sc->sc_in_reset = 1;
    346  1.1       scw }
    347  1.1       scw 
    348  1.1       scw static int
    349  1.1       scw acu_codec_attach(void *arg, struct ac97_codec_if *aci)
    350  1.1       scw {
    351  1.1       scw 	struct acu_softc *sc = arg;
    352  1.1       scw 
    353  1.1       scw 	sc->sc_codec_if = aci;
    354  1.1       scw 	return (0);
    355  1.1       scw }
    356  1.1       scw 
    357  1.1       scw static int
    358  1.1       scw acu_codec_read(void *arg, u_int8_t codec_reg, u_int16_t *valp)
    359  1.1       scw {
    360  1.1       scw 	struct acu_softc *sc = arg;
    361  1.1       scw 	u_int32_t val;
    362  1.1       scw 	int s, reg, rv = 1;
    363  1.1       scw 
    364  1.1       scw 	/*
    365  1.1       scw 	 * If we're currently closed, return non-zero. The ac97 frontend
    366  1.1       scw 	 * will use its cached copy of the register instead.
    367  1.1       scw 	 */
    368  1.1       scw 	if (sc->sc_in_reset)
    369  1.1       scw 		return (1);
    370  1.1       scw 
    371  1.1       scw 	reg = AC97_CODEC_BASE(0) + codec_reg * 2;
    372  1.1       scw 
    373  1.1       scw 	s = splaudio();
    374  1.1       scw 
    375  1.1       scw 	if (!acu_codec_ready(sc) || (acu_reg_read(sc, AC97_CAR) & CAR_CAIP))
    376  1.1       scw 		goto out_nocar;
    377  1.1       scw 
    378  1.1       scw 	val = acu_reg_read(sc, AC97_GSR);
    379  1.1       scw 	val |= GSR_RDCS | GSR_SDONE;
    380  1.1       scw 	acu_reg_write(sc, AC97_GSR, val);
    381  1.1       scw 
    382  1.1       scw 	/*
    383  1.1       scw 	 * Dummy read to initiate the real read access
    384  1.1       scw 	 */
    385  1.1       scw 	(void) acu_reg_read(sc, reg);
    386  1.1       scw 	if (acu_wait_gsr(sc, GSR_SDONE))
    387  1.1       scw 		goto out;
    388  1.1       scw 
    389  1.1       scw 	(void) acu_reg_read(sc, reg);
    390  1.1       scw 	if (acu_wait_gsr(sc, GSR_SDONE))
    391  1.1       scw 		goto out;
    392  1.1       scw 
    393  1.1       scw 	val = acu_reg_read(sc, AC97_GSR);
    394  1.1       scw 	if (val & GSR_RDCS)
    395  1.1       scw 		goto out;
    396  1.1       scw 
    397  1.1       scw 	*valp = acu_reg_read(sc, reg);
    398  1.1       scw 	if (acu_wait_gsr(sc, GSR_SDONE))
    399  1.1       scw 		goto out;
    400  1.1       scw 
    401  1.1       scw 	rv = 0;
    402  1.1       scw 
    403  1.1       scw out:
    404  1.1       scw 	acu_reg_write(sc, AC97_CAR, 0);
    405  1.1       scw out_nocar:
    406  1.1       scw 	splx(s);
    407  1.1       scw 	delay(10);
    408  1.1       scw 	return (rv);
    409  1.1       scw }
    410  1.1       scw 
    411  1.1       scw static int
    412  1.1       scw acu_codec_write(void *arg, u_int8_t codec_reg, u_int16_t val)
    413  1.1       scw {
    414  1.1       scw 	struct acu_softc *sc = arg;
    415  1.1       scw 	u_int16_t rv;
    416  1.1       scw 	int s;
    417  1.1       scw 
    418  1.1       scw 	/*
    419  1.1       scw 	 * If we're currently closed, chances are the user is just
    420  1.1       scw 	 * tweaking mixer settings. Pretend the write succeeded.
    421  1.1       scw 	 * The ac97 frontend will cache the value anyway, and it'll
    422  1.1       scw 	 * be written correctly when the driver is opened.
    423  1.1       scw 	 */
    424  1.1       scw 	if (sc->sc_in_reset)
    425  1.1       scw 		return (0);
    426  1.1       scw 
    427  1.1       scw 	s = splaudio();
    428  1.1       scw 
    429  1.1       scw 	if (!acu_codec_ready(sc) || (acu_reg_read(sc, AC97_CAR) & CAR_CAIP)) {
    430  1.1       scw 		splx(s);
    431  1.1       scw 		return (1);
    432  1.1       scw 	}
    433  1.1       scw 
    434  1.1       scw 	rv = acu_reg_read(sc, AC97_GSR);
    435  1.1       scw 	rv |= GSR_RDCS | GSR_CDONE;
    436  1.1       scw 	acu_reg_write(sc, AC97_GSR, rv);
    437  1.1       scw 
    438  1.1       scw 	acu_reg_write(sc, AC97_CODEC_BASE(0) + codec_reg * 2, val);
    439  1.1       scw 
    440  1.1       scw 	/*
    441  1.1       scw 	 * Wait for the write to complete
    442  1.1       scw 	 */
    443  1.1       scw 	(void) acu_wait_gsr(sc, GSR_CDONE);
    444  1.1       scw 	acu_reg_write(sc, AC97_CAR, 0);
    445  1.1       scw 
    446  1.1       scw 	splx(s);
    447  1.1       scw 	delay(10);
    448  1.1       scw 	return (0);
    449  1.1       scw }
    450  1.1       scw 
    451  1.1       scw static int
    452  1.1       scw acu_codec_reset(void *arg)
    453  1.1       scw {
    454  1.1       scw 	struct acu_softc *sc = arg;
    455  1.1       scw 	u_int32_t rv;
    456  1.1       scw 
    457  1.1       scw 	rv = acu_reg_read(sc, AC97_GCR);
    458  1.1       scw 	acu_reg_write(sc, AC97_GCR, rv | GCR_WARM_RST);
    459  1.1       scw 	delay(100);
    460  1.1       scw 	acu_reg_write(sc, AC97_GCR, rv);
    461  1.1       scw 	delay(100);
    462  1.1       scw 
    463  1.1       scw 	if (acu_wait_gsr(sc, GSR_PCR)) {
    464  1.8    nonaka 		aprint_error_dev(sc->sc_dev,
    465  1.8    nonaka 		    "acu_codec_reset: failed to ready after reset\n");
    466  1.1       scw 		return (ETIMEDOUT);
    467  1.1       scw 	}
    468  1.1       scw 
    469  1.1       scw 	return (0);
    470  1.1       scw }
    471  1.1       scw 
    472  1.1       scw static int
    473  1.1       scw acu_intr(void *arg)
    474  1.1       scw {
    475  1.1       scw 	struct acu_softc *sc = arg;
    476  1.1       scw 	u_int32_t gsr, reg;
    477  1.1       scw 
    478  1.1       scw 	gsr = acu_reg_read(sc, AC97_GSR);
    479  1.1       scw 
    480  1.1       scw 	/*
    481  1.1       scw 	 * Tx FIFO underruns are no big deal. Just log it and ignore and
    482  1.1       scw 	 * subsequent underruns until the next time acu_trigger_output()
    483  1.1       scw 	 * is called.
    484  1.1       scw 	 */
    485  1.1       scw 	if ((gsr & GSR_POINT) && (acu_reg_read(sc, AC97_POCR) & AC97_FEFIE)) {
    486  1.1       scw 		acu_reg_write(sc, AC97_POCR, 0);
    487  1.1       scw 		reg = acu_reg_read(sc, AC97_POSR);
    488  1.1       scw 		acu_reg_write(sc, AC97_POSR, reg);
    489  1.8    nonaka 		aprint_error_dev(sc->sc_dev, "Tx PCM Fifo underrun\n");
    490  1.1       scw 	}
    491  1.1       scw 
    492  1.1       scw 	/*
    493  1.1       scw 	 * Rx FIFO overruns are a different story. See PAX250 Errata #125
    494  1.1       scw 	 * for the gory details.
    495  1.1       scw 	 * I don't see any way to gracefully recover from this problem,
    496  1.1       scw 	 * other than a issuing a Cold Reset in acu_close().
    497  1.1       scw 	 * The best we can do here is to report the problem on the console.
    498  1.1       scw 	 */
    499  1.1       scw 	if ((gsr & GSR_PIINT) && (acu_reg_read(sc, AC97_PICR) & AC97_FEFIE)) {
    500  1.1       scw 		acu_reg_write(sc, AC97_PICR, 0);
    501  1.1       scw 		reg = acu_reg_read(sc, AC97_PISR);
    502  1.1       scw 		acu_reg_write(sc, AC97_PISR, reg);
    503  1.8    nonaka 		aprint_error_dev(sc->sc_dev, "Rx PCM Fifo overrun\n");
    504  1.1       scw 	}
    505  1.1       scw 
    506  1.1       scw 	return (1);
    507  1.1       scw }
    508  1.1       scw 
    509  1.1       scw static int
    510  1.1       scw acu_open(void *arg, int flags)
    511  1.1       scw {
    512  1.1       scw 	struct acu_softc *sc = arg;
    513  1.1       scw 
    514  1.1       scw 	/*
    515  1.1       scw 	 * Deassert Cold Reset
    516  1.1       scw 	 */
    517  1.1       scw 	acu_reg_write(sc, AC97_GCR, GCR_COLD_RST);
    518  1.1       scw 	delay(100);
    519  1.1       scw 	acu_reg_write(sc, AC97_CAR, 0);
    520  1.1       scw 
    521  1.1       scw 	/*
    522  1.1       scw 	 * Wait for the primary codec to become ready
    523  1.1       scw 	 */
    524  1.1       scw 	if (acu_wait_gsr(sc, GSR_PCR))
    525  1.1       scw 		return (EIO);
    526  1.1       scw 	sc->sc_in_reset = 0;
    527  1.1       scw 
    528  1.1       scw 	/*
    529  1.1       scw 	 * Restore the codec port settings
    530  1.1       scw 	 */
    531  1.1       scw 	sc->sc_codec_if->vtbl->restore_ports(sc->sc_codec_if);
    532  1.1       scw 
    533  1.1       scw 	/*
    534  1.1       scw 	 * Need to reprogram the sample rates, since 'restore_ports'
    535  1.1       scw 	 * doesn't do it.
    536  1.1       scw 	 *
    537  1.1       scw 	 * XXX: These aren't the only two sample rate registers ...
    538  1.1       scw 	 */
    539  1.1       scw 	if (sc->sc_dac_rate)
    540  1.1       scw 		(void) sc->sc_codec_if->vtbl->set_rate(sc->sc_codec_if,
    541  1.1       scw 		    AC97_REG_PCM_FRONT_DAC_RATE, &sc->sc_dac_rate);
    542  1.1       scw 	if (sc->sc_adc_rate)
    543  1.1       scw 		(void) sc->sc_codec_if->vtbl->set_rate(sc->sc_codec_if,
    544  1.1       scw 		    AC97_REG_PCM_LR_ADC_RATE, &sc->sc_adc_rate);
    545  1.1       scw 
    546  1.1       scw 	return (0);
    547  1.1       scw }
    548  1.1       scw 
    549  1.1       scw static void
    550  1.1       scw acu_close(void *arg)
    551  1.1       scw {
    552  1.1       scw 	struct acu_softc *sc = arg;
    553  1.1       scw 
    554  1.1       scw 	/*
    555  1.1       scw 	 * Make sure the hardware is quiescent
    556  1.1       scw 	 */
    557  1.1       scw 	acu_halt_output(sc);
    558  1.1       scw 	acu_halt_input(sc);
    559  1.1       scw 	delay(100);
    560  1.1       scw 
    561  1.1       scw 	/* Assert Cold Reset */
    562  1.1       scw 	acu_reg_write(sc, AC97_GCR, 0);
    563  1.1       scw 	sc->sc_in_reset = 1;
    564  1.1       scw }
    565  1.1       scw 
    566  1.1       scw static int
    567  1.1       scw acu_query_encoding(void *arg, struct audio_encoding *fp)
    568  1.1       scw {
    569  1.1       scw 	struct acu_softc *sc = arg;
    570  1.1       scw 
    571  1.1       scw 	return (auconv_query_encoding(sc->sc_encodings, fp));
    572  1.1       scw }
    573  1.1       scw 
    574  1.1       scw static int
    575  1.1       scw acu_set_params(void *arg, int setmode, int usemode,
    576  1.1       scw     audio_params_t *play, audio_params_t *rec,
    577  1.1       scw     stream_filter_list_t *pfil, stream_filter_list_t *rfil)
    578  1.1       scw {
    579  1.1       scw 	struct acu_softc *sc = arg;
    580  1.1       scw 	struct audio_params *p;
    581  1.1       scw 	stream_filter_list_t *fil;
    582  1.1       scw 	int mode, err;
    583  1.1       scw 
    584  1.1       scw 	for (mode = AUMODE_RECORD; mode != -1;
    585  1.1       scw 	    mode = (mode == AUMODE_RECORD) ? AUMODE_PLAY : -1) {
    586  1.1       scw 		if ((setmode & mode) == 0)
    587  1.1       scw 			continue;
    588  1.1       scw 
    589  1.1       scw 		p = (mode == AUMODE_PLAY) ? play : rec;
    590  1.1       scw 
    591  1.1       scw 		if (p->sample_rate < 4000 || p->sample_rate > 48000 ||
    592  1.1       scw 		    (p->precision != 8 && p->precision != 16) ||
    593  1.1       scw 		    (p->channels != 1 && p->channels != 2)) {
    594  1.1       scw 			printf("acu_set_params: precision/channels botch\n");
    595  1.1       scw 			printf("acu_set_params: rate %d, prec %d, chan %d\n",
    596  1.1       scw 			    p->sample_rate, p->precision, p->channels);
    597  1.1       scw 			return (EINVAL);
    598  1.1       scw 		}
    599  1.1       scw 
    600  1.1       scw 		fil = (mode == AUMODE_PLAY) ? pfil : rfil;
    601  1.1       scw 		err = auconv_set_converter(acu_formats, ACU_NFORMATS,
    602  1.4   thorpej 		    mode, p, true, fil);
    603  1.1       scw 		if (err < 0)
    604  1.1       scw 			return (EINVAL);
    605  1.1       scw 
    606  1.1       scw 		if (mode == AUMODE_PLAY) {
    607  1.1       scw 			err = sc->sc_codec_if->vtbl->set_rate(sc->sc_codec_if,
    608  1.1       scw 			    AC97_REG_PCM_FRONT_DAC_RATE, &play->sample_rate);
    609  1.1       scw 			sc->sc_dac_rate = play->sample_rate;
    610  1.1       scw 		} else {
    611  1.1       scw 			err = sc->sc_codec_if->vtbl->set_rate(sc->sc_codec_if,
    612  1.1       scw 			    AC97_REG_PCM_LR_ADC_RATE, &rec->sample_rate);
    613  1.1       scw 			sc->sc_adc_rate = rec->sample_rate;
    614  1.1       scw 		}
    615  1.1       scw 		if (err)
    616  1.1       scw 			return (EINVAL);
    617  1.1       scw 	}
    618  1.1       scw 
    619  1.1       scw 	return (0);
    620  1.1       scw }
    621  1.1       scw 
    622  1.1       scw static int
    623  1.1       scw acu_round_blocksize(void *arg, int blk, int mode, const audio_params_t *param)
    624  1.1       scw {
    625  1.1       scw 
    626  1.1       scw 	return (blk & ~0x1f);
    627  1.1       scw }
    628  1.1       scw 
    629  1.1       scw static int
    630  1.1       scw acu_getdev(void *addr, struct audio_device *retp)
    631  1.1       scw {
    632  1.1       scw 
    633  1.1       scw 	*retp = acu_device;
    634  1.1       scw 	return (0);
    635  1.1       scw }
    636  1.1       scw 
    637  1.1       scw static int
    638  1.1       scw acu_mixer_set_port(void *arg, mixer_ctrl_t *cp)
    639  1.1       scw {
    640  1.1       scw 	struct acu_softc *sc = arg;
    641  1.1       scw 
    642  1.1       scw 	return (sc->sc_codec_if->vtbl->mixer_set_port(sc->sc_codec_if, cp));
    643  1.1       scw }
    644  1.1       scw 
    645  1.1       scw static int
    646  1.1       scw acu_mixer_get_port(void *arg, mixer_ctrl_t *cp)
    647  1.1       scw {
    648  1.1       scw 	struct acu_softc *sc = arg;
    649  1.1       scw 
    650  1.1       scw 	return (sc->sc_codec_if->vtbl->mixer_get_port(sc->sc_codec_if, cp));
    651  1.1       scw }
    652  1.1       scw 
    653  1.1       scw static int
    654  1.1       scw acu_query_devinfo(void *arg, mixer_devinfo_t *dip)
    655  1.1       scw {
    656  1.1       scw 	struct acu_softc *sc = arg;
    657  1.1       scw 
    658  1.1       scw 	return (sc->sc_codec_if->vtbl->query_devinfo(sc->sc_codec_if, dip));
    659  1.1       scw }
    660  1.1       scw 
    661  1.1       scw static void *
    662  1.1       scw acu_malloc(void *arg, int direction, size_t size,
    663  1.1       scw     struct malloc_type *pool, int flags)
    664  1.1       scw {
    665  1.1       scw 	struct acu_softc *sc = arg;
    666  1.1       scw 	struct acu_dma *ad;
    667  1.1       scw 	int error;
    668  1.1       scw 
    669  1.1       scw 	if ((ad = malloc(sizeof(*ad), pool, flags)) == NULL)
    670  1.1       scw 		return (NULL);
    671  1.1       scw 
    672  1.1       scw 	if ((ad->ad_dx = pxa2x0_dmac_allocate_xfer(M_NOWAIT)) == NULL)
    673  1.1       scw 		goto error;
    674  1.1       scw 
    675  1.1       scw 	ad->ad_size = size;
    676  1.1       scw 
    677  1.1       scw 	error = bus_dmamem_alloc(sc->sc_dmat, size, 16, 0, ad->ad_segs,
    678  1.1       scw 	    ACU_N_SEGS, &ad->ad_nsegs, BUS_DMA_NOWAIT);
    679  1.1       scw 	if (error)
    680  1.1       scw 		goto free_xfer;
    681  1.1       scw 
    682  1.1       scw 	error = bus_dmamem_map(sc->sc_dmat, ad->ad_segs, ad->ad_nsegs, size,
    683  1.1       scw 	    &ad->ad_addr, BUS_DMA_NOWAIT | BUS_DMA_COHERENT | BUS_DMA_NOCACHE);
    684  1.1       scw 	if (error)
    685  1.1       scw 		goto free_dmamem;
    686  1.1       scw 
    687  1.1       scw 	error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
    688  1.1       scw 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &ad->ad_map);
    689  1.1       scw 	if (error)
    690  1.1       scw 		goto unmap_dmamem;
    691  1.1       scw 
    692  1.1       scw 	error = bus_dmamap_load(sc->sc_dmat, ad->ad_map, ad->ad_addr, size,
    693  1.1       scw 	    NULL, BUS_DMA_NOWAIT);
    694  1.1       scw 	if (error) {
    695  1.1       scw 		bus_dmamap_destroy(sc->sc_dmat, ad->ad_map);
    696  1.1       scw unmap_dmamem:	bus_dmamem_unmap(sc->sc_dmat, ad->ad_addr, size);
    697  1.1       scw free_dmamem:	bus_dmamem_free(sc->sc_dmat, ad->ad_segs, ad->ad_nsegs);
    698  1.1       scw free_xfer:	pxa2x0_dmac_free_xfer(ad->ad_dx);
    699  1.1       scw error:		free(ad, pool);
    700  1.1       scw 		return (NULL);
    701  1.1       scw 	}
    702  1.1       scw 
    703  1.1       scw 	ad->ad_dx->dx_cookie = sc;
    704  1.1       scw 	ad->ad_dx->dx_priority = DMAC_PRIORITY_HIGH;
    705  1.1       scw 	ad->ad_dx->dx_dev_width = DMAC_DEV_WIDTH_4;
    706  1.1       scw 	ad->ad_dx->dx_burst_size = DMAC_BURST_SIZE_32;
    707  1.1       scw 
    708  1.1       scw 	ad->ad_next = sc->sc_dmas;
    709  1.1       scw 	sc->sc_dmas = ad;
    710  1.1       scw 	return (KERNADDR(ad));
    711  1.1       scw }
    712  1.1       scw 
    713  1.1       scw static void
    714  1.1       scw acu_free(void *arg, void *ptr, struct malloc_type *pool)
    715  1.1       scw {
    716  1.1       scw 	struct acu_softc *sc = arg;
    717  1.1       scw 	struct acu_dma *ad, **adp;
    718  1.1       scw 
    719  1.1       scw 	for (adp = &sc->sc_dmas; (ad = *adp) != NULL; adp = &ad->ad_next) {
    720  1.1       scw 		if (KERNADDR(ad) == ptr) {
    721  1.1       scw 			pxa2x0_dmac_abort_xfer(ad->ad_dx);
    722  1.1       scw 			pxa2x0_dmac_free_xfer(ad->ad_dx);
    723  1.1       scw 			ad->ad_segs[0].ds_len = ad->ad_size;	/* XXX */
    724  1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ad->ad_map);
    725  1.1       scw 			bus_dmamap_destroy(sc->sc_dmat, ad->ad_map);
    726  1.1       scw 			bus_dmamem_unmap(sc->sc_dmat, ad->ad_addr, ad->ad_size);
    727  1.1       scw 			bus_dmamem_free(sc->sc_dmat, ad->ad_segs, ad->ad_nsegs);
    728  1.1       scw 			*adp = ad->ad_next;
    729  1.1       scw 			free(ad, pool);
    730  1.1       scw 			return;
    731  1.1       scw 		}
    732  1.1       scw 	}
    733  1.1       scw }
    734  1.1       scw 
    735  1.1       scw static size_t
    736  1.1       scw acu_round_buffersize(void *arg, int direction, size_t size)
    737  1.1       scw {
    738  1.1       scw 
    739  1.1       scw 	return (size);
    740  1.1       scw }
    741  1.1       scw 
    742  1.1       scw static paddr_t
    743  1.1       scw acu_mappage(void *arg, void *mem, off_t off, int prot)
    744  1.1       scw {
    745  1.1       scw 	struct acu_softc *sc = arg;
    746  1.1       scw 	struct acu_dma *ad;
    747  1.1       scw 
    748  1.1       scw 	if (off < 0)
    749  1.1       scw 		return (-1);
    750  1.1       scw 	for (ad = sc->sc_dmas; ad && KERNADDR(ad) != mem; ad = ad->ad_next)
    751  1.1       scw 		;
    752  1.1       scw 	if (ad == NULL)
    753  1.1       scw 		return (-1);
    754  1.1       scw 	return (bus_dmamem_mmap(sc->sc_dmat, ad->ad_segs, ad->ad_nsegs,
    755  1.1       scw 	    off, prot, BUS_DMA_WAITOK));
    756  1.1       scw }
    757  1.1       scw 
    758  1.1       scw static int
    759  1.1       scw acu_get_props(void *arg)
    760  1.1       scw {
    761  1.1       scw 
    762  1.1       scw 	return (AUDIO_PROP_MMAP|AUDIO_PROP_INDEPENDENT|AUDIO_PROP_FULLDUPLEX);
    763  1.1       scw }
    764  1.1       scw 
    765  1.1       scw static int
    766  1.1       scw acu_halt_output(void *arg)
    767  1.1       scw {
    768  1.1       scw 	struct acu_softc *sc = arg;
    769  1.1       scw 	int s;
    770  1.1       scw 
    771  1.1       scw 	s = splaudio();
    772  1.1       scw 	if (sc->sc_txdma) {
    773  1.1       scw 		acu_reg_write(sc, AC97_POCR, 0);
    774  1.1       scw 		acu_reg_write(sc, AC97_POSR, AC97_FIFOE);
    775  1.1       scw 		pxa2x0_dmac_abort_xfer(sc->sc_txdma->ad_dx);
    776  1.1       scw 		sc->sc_txdma = NULL;
    777  1.1       scw 	}
    778  1.1       scw 	splx(s);
    779  1.1       scw 	return (0);
    780  1.1       scw }
    781  1.1       scw 
    782  1.1       scw static int
    783  1.1       scw acu_halt_input(void *arg)
    784  1.1       scw {
    785  1.1       scw 	struct acu_softc *sc = arg;
    786  1.1       scw 	int s;
    787  1.1       scw 
    788  1.1       scw 	s = splaudio();
    789  1.1       scw 	if (sc->sc_rxdma) {
    790  1.1       scw 		acu_reg_write(sc, AC97_PICR, 0);
    791  1.1       scw 		acu_reg_write(sc, AC97_PISR, AC97_FIFOE);
    792  1.1       scw 		pxa2x0_dmac_abort_xfer(sc->sc_rxdma->ad_dx);
    793  1.1       scw 		sc->sc_rxdma = NULL;
    794  1.1       scw 	}
    795  1.1       scw 	splx(s);
    796  1.1       scw 	return (0);
    797  1.1       scw }
    798  1.1       scw 
    799  1.1       scw static int
    800  1.1       scw acu_trigger_output(void *arg, void *start, void *end, int blksize,
    801  1.1       scw     void (*tx_func)(void *), void *tx_arg, const audio_params_t *param)
    802  1.1       scw {
    803  1.1       scw 	struct acu_softc *sc = arg;
    804  1.1       scw 	struct dmac_xfer *dx;
    805  1.1       scw 	struct acu_dma *ad;
    806  1.1       scw 	int rv;
    807  1.1       scw 
    808  1.1       scw 	if (sc->sc_txdma)
    809  1.1       scw 		return (EBUSY);
    810  1.1       scw 
    811  1.1       scw 	sc->sc_txfunc = tx_func;
    812  1.1       scw 	sc->sc_txarg = tx_arg;
    813  1.1       scw 
    814  1.1       scw 	for (ad = sc->sc_dmas; ad && KERNADDR(ad) != start; ad = ad->ad_next)
    815  1.1       scw 		;
    816  1.1       scw 	if (ad == NULL) {
    817  1.1       scw 		printf("acu_trigger_output: bad addr %p\n", start);
    818  1.1       scw 		return (EINVAL);
    819  1.1       scw 	}
    820  1.1       scw 
    821  1.1       scw 	sc->sc_txdma = ad;
    822  1.1       scw 	ad->ad_segs[0].ds_addr = ad->ad_map->dm_segs[0].ds_addr;
    823  1.1       scw 	ad->ad_segs[0].ds_len = (uintptr_t)end - (uintptr_t)start;
    824  1.1       scw 
    825  1.1       scw 	/*
    826  1.1       scw 	 * Fix up a looping DMA request.
    827  1.1       scw 	 * The 'done' function will be called for every 'blksize' bytes
    828  1.1       scw 	 * transferred by the DMA engine.
    829  1.1       scw 	 */
    830  1.1       scw 	dx = ad->ad_dx;
    831  1.1       scw 	dx->dx_done = acu_tx_loop_segment;
    832  1.1       scw 	dx->dx_peripheral = DMAC_PERIPH_AC97AUDIOTX;
    833  1.1       scw 	dx->dx_flow = DMAC_FLOW_CTRL_DEST;
    834  1.1       scw 	dx->dx_loop_notify = blksize;
    835  1.4   thorpej 	dx->dx_desc[DMAC_DESC_SRC].xd_addr_hold = false;
    836  1.1       scw 	dx->dx_desc[DMAC_DESC_SRC].xd_nsegs = ad->ad_nsegs;
    837  1.1       scw 	dx->dx_desc[DMAC_DESC_SRC].xd_dma_segs = ad->ad_segs;
    838  1.4   thorpej 	dx->dx_desc[DMAC_DESC_DST].xd_addr_hold = true;
    839  1.1       scw 	dx->dx_desc[DMAC_DESC_DST].xd_nsegs = 1;
    840  1.1       scw 	dx->dx_desc[DMAC_DESC_DST].xd_dma_segs = &sc->sc_dr;
    841  1.1       scw 
    842  1.1       scw 	rv = pxa2x0_dmac_start_xfer(dx);
    843  1.1       scw 	if (rv == 0) {
    844  1.1       scw 		/*
    845  1.1       scw 		 * XXX: We should only do this once the request has been
    846  1.1       scw 		 * loaded into a DMAC channel.
    847  1.1       scw 		 */
    848  1.1       scw 		acu_reg_write(sc, AC97_POSR, AC97_FIFOE);
    849  1.1       scw 		acu_reg_write(sc, AC97_POCR, AC97_FEFIE);
    850  1.1       scw 	}
    851  1.1       scw 
    852  1.1       scw 	return (rv);
    853  1.1       scw }
    854  1.1       scw 
    855  1.1       scw static int
    856  1.1       scw acu_trigger_input(void *arg, void *start, void *end, int blksize,
    857  1.1       scw     void (*rx_func)(void *), void *rx_arg, const audio_params_t *param)
    858  1.1       scw {
    859  1.1       scw 	struct acu_softc *sc = arg;
    860  1.1       scw 	struct dmac_xfer *dx;
    861  1.1       scw 	struct acu_dma *ad;
    862  1.1       scw 	int rv;
    863  1.1       scw 
    864  1.1       scw 	if (sc->sc_rxdma)
    865  1.1       scw 		return (EBUSY);
    866  1.1       scw 
    867  1.1       scw 	sc->sc_rxfunc = rx_func;
    868  1.1       scw 	sc->sc_rxarg = rx_arg;
    869  1.1       scw 
    870  1.1       scw 	for (ad = sc->sc_dmas; ad && KERNADDR(ad) != start; ad = ad->ad_next)
    871  1.1       scw 		;
    872  1.1       scw 	if (ad == NULL) {
    873  1.1       scw 		printf("acu_trigger_input: bad addr %p\n", start);
    874  1.1       scw 		return (EINVAL);
    875  1.1       scw 	}
    876  1.1       scw 
    877  1.1       scw 	sc->sc_rxdma = ad;
    878  1.1       scw 	ad->ad_segs[0].ds_addr = ad->ad_map->dm_segs[0].ds_addr;
    879  1.1       scw 	ad->ad_segs[0].ds_len = (uintptr_t)end - (uintptr_t)start;
    880  1.1       scw 
    881  1.1       scw 	/*
    882  1.1       scw 	 * Fix up a looping DMA request.
    883  1.1       scw 	 * The 'done' function will be called for every 'blksize' bytes
    884  1.1       scw 	 * transferred by the DMA engine.
    885  1.1       scw 	 */
    886  1.1       scw 	dx = ad->ad_dx;
    887  1.1       scw 	dx->dx_done = acu_rx_loop_segment;
    888  1.1       scw 	dx->dx_peripheral = DMAC_PERIPH_AC97AUDIORX;
    889  1.1       scw 	dx->dx_flow = DMAC_FLOW_CTRL_SRC;
    890  1.1       scw 	dx->dx_loop_notify = blksize;
    891  1.4   thorpej 	dx->dx_desc[DMAC_DESC_DST].xd_addr_hold = false;
    892  1.1       scw 	dx->dx_desc[DMAC_DESC_DST].xd_nsegs = ad->ad_nsegs;
    893  1.1       scw 	dx->dx_desc[DMAC_DESC_DST].xd_dma_segs = ad->ad_segs;
    894  1.4   thorpej 	dx->dx_desc[DMAC_DESC_SRC].xd_addr_hold = true;
    895  1.1       scw 	dx->dx_desc[DMAC_DESC_SRC].xd_nsegs = 1;
    896  1.1       scw 	dx->dx_desc[DMAC_DESC_SRC].xd_dma_segs = &sc->sc_dr;
    897  1.1       scw 
    898  1.1       scw 	rv = pxa2x0_dmac_start_xfer(dx);
    899  1.1       scw 
    900  1.1       scw 	if (rv == 0) {
    901  1.1       scw 		/*
    902  1.1       scw 		 * XXX: We should only do this once the request has been
    903  1.1       scw 		 * loaded into a DMAC channel.
    904  1.1       scw 		 */
    905  1.1       scw 		acu_reg_write(sc, AC97_PISR, AC97_FIFOE);
    906  1.1       scw 		acu_reg_write(sc, AC97_PICR, AC97_FEFIE);
    907  1.1       scw 	}
    908  1.1       scw 
    909  1.1       scw 	return (rv);
    910  1.1       scw }
    911  1.1       scw 
    912  1.1       scw static void
    913  1.1       scw acu_tx_loop_segment(struct dmac_xfer *dx, int status)
    914  1.1       scw {
    915  1.1       scw 	struct acu_softc *sc = dx->dx_cookie;
    916  1.1       scw 	struct acu_dma *ad;
    917  1.1       scw 	int s;
    918  1.1       scw 
    919  1.1       scw 	if ((ad = sc->sc_txdma) == NULL)
    920  1.1       scw 		panic("acu_tx_loop_segment: bad TX dma descriptor!");
    921  1.1       scw 
    922  1.1       scw 	if (ad->ad_dx != dx)
    923  1.1       scw 		panic("acu_tx_loop_segment: xfer mismatch!");
    924  1.1       scw 
    925  1.1       scw 	if (status) {
    926  1.8    nonaka 		aprint_error_dev(sc->sc_dev,
    927  1.8    nonaka 		    "acu_tx_loop_segment: non-zero completion status %d\n",
    928  1.8    nonaka 		    status);
    929  1.1       scw 	}
    930  1.1       scw 
    931  1.1       scw 	s = splaudio();
    932  1.1       scw 	(sc->sc_txfunc)(sc->sc_txarg);
    933  1.1       scw 	splx(s);
    934  1.1       scw }
    935  1.1       scw 
    936  1.1       scw static void
    937  1.1       scw acu_rx_loop_segment(struct dmac_xfer *dx, int status)
    938  1.1       scw {
    939  1.1       scw 	struct acu_softc *sc = dx->dx_cookie;
    940  1.1       scw 	struct acu_dma *ad;
    941  1.1       scw 	int s;
    942  1.1       scw 
    943  1.1       scw 	if ((ad = sc->sc_rxdma) == NULL)
    944  1.1       scw 		panic("acu_rx_loop_segment: bad RX dma descriptor!");
    945  1.1       scw 
    946  1.1       scw 	if (ad->ad_dx != dx)
    947  1.1       scw 		panic("acu_rx_loop_segment: xfer mismatch!");
    948  1.1       scw 
    949  1.1       scw 	if (status) {
    950  1.8    nonaka 		aprint_error_dev(sc->sc_dev,
    951  1.8    nonaka 		    "acu_rx_loop_segment: non-zero completion status %d\n",
    952  1.8    nonaka 		    status);
    953  1.1       scw 	}
    954  1.1       scw 
    955  1.1       scw 	s = splaudio();
    956  1.1       scw 	(sc->sc_rxfunc)(sc->sc_rxarg);
    957  1.1       scw 	splx(s);
    958  1.1       scw }
    959