Home | History | Annotate | Line # | Download | only in xscale
      1  1.14  riastrad /*	$NetBSD: pxa2x0_dmac.c,v 1.14 2018/09/03 16:29:24 riastradh Exp $	*/
      2   1.1       scw 
      3   1.1       scw /*
      4   1.1       scw  * Copyright (c) 2003, 2005 Wasabi Systems, Inc.
      5   1.1       scw  * All rights reserved.
      6   1.1       scw  *
      7   1.1       scw  * Written by Steve C. Woodford for Wasabi Systems, Inc.
      8   1.1       scw  *
      9   1.1       scw  * Redistribution and use in source and binary forms, with or without
     10   1.1       scw  * modification, are permitted provided that the following conditions
     11   1.1       scw  * are met:
     12   1.1       scw  * 1. Redistributions of source code must retain the above copyright
     13   1.1       scw  *    notice, this list of conditions and the following disclaimer.
     14   1.1       scw  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1       scw  *    notice, this list of conditions and the following disclaimer in the
     16   1.1       scw  *    documentation and/or other materials provided with the distribution.
     17   1.1       scw  * 3. All advertising materials mentioning features or use of this software
     18   1.1       scw  *    must display the following acknowledgement:
     19   1.1       scw  *	This product includes software developed for the NetBSD Project by
     20   1.1       scw  *	Wasabi Systems, Inc.
     21   1.1       scw  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.1       scw  *    or promote products derived from this software without specific prior
     23   1.1       scw  *    written permission.
     24   1.1       scw  *
     25   1.1       scw  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.1       scw  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1       scw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1       scw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.1       scw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1       scw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1       scw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1       scw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1       scw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1       scw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1       scw  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1       scw  */
     37   1.1       scw 
     38   1.1       scw #include "opt_pxa2x0_dmac.h"
     39   1.1       scw 
     40   1.1       scw #include <sys/param.h>
     41   1.1       scw #include <sys/systm.h>
     42   1.1       scw #include <sys/device.h>
     43   1.1       scw #include <sys/kernel.h>
     44   1.9  jmcneill #include <sys/kmem.h>
     45   1.1       scw #include <sys/queue.h>
     46   1.1       scw 
     47   1.1       scw #include <uvm/uvm_param.h>	/* For PAGE_SIZE */
     48   1.1       scw 
     49   1.1       scw #include <machine/intr.h>
     50   1.8    dyoung #include <sys/bus.h>
     51   1.1       scw 
     52   1.1       scw #include <dev/dmover/dmovervar.h>
     53   1.1       scw 
     54   1.1       scw #include <arm/xscale/pxa2x0reg.h>
     55   1.1       scw #include <arm/xscale/pxa2x0var.h>
     56   1.6    nonaka #include <arm/xscale/pxa2x0cpu.h>
     57   1.1       scw 
     58   1.1       scw #include <arm/xscale/pxa2x0_dmac.h>
     59   1.1       scw 
     60   1.1       scw #include "locators.h"
     61   1.1       scw 
     62   1.1       scw #undef DMAC_N_PRIORITIES
     63   1.1       scw #ifndef PXA2X0_DMAC_FIXED_PRIORITY
     64   1.1       scw #define DMAC_N_PRIORITIES 3
     65   1.1       scw #define DMAC_PRI(p)   (p)
     66   1.1       scw #else
     67   1.1       scw #define DMAC_N_PRIORITIES 1
     68   1.1       scw #define DMAC_PRI(p)   (0)
     69   1.1       scw #endif
     70   1.1       scw 
     71   1.1       scw struct dmac_desc {
     72   1.1       scw 	SLIST_ENTRY(dmac_desc) d_link;
     73   1.1       scw 	struct pxa2x0_dma_desc *d_desc;
     74   1.1       scw 	paddr_t d_desc_pa;
     75   1.1       scw };
     76   1.1       scw 
     77   1.1       scw /*
     78   1.1       scw  * This is used to maintain state for an in-progress transfer.
     79   1.1       scw  * It tracks the current DMA segment, and offset within the segment
     80   1.1       scw  * in the case where we had to split a request into several DMA
     81   1.1       scw  * operations due to a shortage of DMAC descriptors.
     82   1.1       scw  */
     83   1.1       scw struct dmac_desc_segs {
     84   1.1       scw 	bus_dma_segment_t *ds_curseg;		/* Current segment */
     85   1.1       scw 	u_int ds_nsegs;				/* Remaining segments */
     86   1.1       scw 	bus_size_t ds_offset;			/* Offset within current seg */
     87   1.1       scw };
     88   1.1       scw 
     89   1.1       scw SIMPLEQ_HEAD(dmac_xfer_state_head, dmac_xfer_state);
     90   1.1       scw 
     91   1.1       scw struct dmac_xfer_state {
     92   1.1       scw 	struct dmac_xfer dxs_xfer;
     93   1.1       scw #define	dxs_cookie	dxs_xfer.dx_cookie
     94   1.1       scw #define	dxs_done	dxs_xfer.dx_done
     95   1.1       scw #define	dxs_priority	dxs_xfer.dx_priority
     96   1.1       scw #define	dxs_peripheral	dxs_xfer.dx_peripheral
     97   1.1       scw #define	dxs_flow	dxs_xfer.dx_flow
     98   1.1       scw #define	dxs_dev_width	dxs_xfer.dx_dev_width
     99   1.1       scw #define	dxs_burst_size	dxs_xfer.dx_burst_size
    100   1.1       scw #define	dxs_loop_notify	dxs_xfer.dx_loop_notify
    101   1.1       scw #define	dxs_desc	dxs_xfer.dx_desc
    102   1.1       scw 	SIMPLEQ_ENTRY(dmac_xfer_state) dxs_link;
    103   1.1       scw 	SLIST_HEAD(, dmac_desc) dxs_descs;
    104   1.1       scw 	struct dmac_xfer_state_head *dxs_queue;
    105   1.1       scw 	u_int dxs_channel;
    106   1.1       scw #define	DMAC_NO_CHANNEL	(~0)
    107  1.12     skrll 	uint32_t dxs_dcmd;
    108   1.1       scw 	struct dmac_desc_segs dxs_segs[2];
    109   1.6    nonaka 	bool dxs_misaligned_flag;
    110   1.1       scw };
    111   1.1       scw 
    112   1.1       scw 
    113   1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    114   1.1       scw /*
    115   1.1       scw  * This structure is used to maintain state for the dmover(9) backend
    116   1.1       scw  * part of the driver. We can have a number of concurrent dmover
    117   1.1       scw  * requests in progress at any given time. The exact number is given
    118   1.1       scw  * by the PXA2X0_DMAC_DMOVER_CONCURRENCY compile-time constant. One of
    119   1.1       scw  * these structures is allocated for each concurrent request.
    120   1.1       scw  */
    121   1.1       scw struct dmac_dmover_state {
    122   1.1       scw 	LIST_ENTRY(dmac_dmover_state) ds_link;	/* List of idle dmover chans */
    123   1.1       scw 	struct pxadmac_softc *ds_sc;		/* Uplink to pxadmac softc */
    124   1.1       scw 	struct dmover_request *ds_current;	/* Current dmover request */
    125   1.1       scw 	struct dmac_xfer_state ds_xfer;
    126   1.1       scw 	bus_dmamap_t ds_src_dmap;
    127   1.1       scw 	bus_dmamap_t ds_dst_dmap;
    128   1.1       scw /*
    129   1.1       scw  * There is no inherent size limit in the DMA engine.
    130   1.1       scw  * The following limit is somewhat arbitrary.
    131   1.1       scw  */
    132   1.1       scw #define	DMAC_DMOVER_MAX_XFER	(8*1024*1024)
    133   1.1       scw #if 0
    134   1.1       scw /* This would require 16KB * 2 just for segments... */
    135   1.1       scw #define DMAC_DMOVER_NSEGS	((DMAC_DMOVER_MAX_XFER / PAGE_SIZE) + 1)
    136   1.1       scw #else
    137   1.1       scw #define DMAC_DMOVER_NSEGS	512		/* XXX: Only enough for 2MB */
    138   1.1       scw #endif
    139   1.1       scw 	bus_dma_segment_t ds_zero_seg;		/* Used for zero-fill ops */
    140   1.5  christos 	void *ds_zero_va;
    141   1.1       scw 	bus_dma_segment_t ds_fill_seg;		/* Used for fill8 ops */
    142   1.5  christos 	void *ds_fill_va;
    143   1.1       scw 
    144   1.1       scw #define	ds_src_addr_hold	ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_addr_hold
    145   1.1       scw #define	ds_dst_addr_hold	ds_xfer.dxs_desc[DMAC_DESC_DST].xd_addr_hold
    146   1.1       scw #define	ds_src_burst		ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_burst_size
    147   1.1       scw #define	ds_dst_burst		ds_xfer.dxs_desc[DMAC_DESC_DST].xd_burst_size
    148   1.1       scw #define	ds_src_dma_segs		ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_dma_segs
    149   1.1       scw #define	ds_dst_dma_segs		ds_xfer.dxs_desc[DMAC_DESC_DST].xd_dma_segs
    150   1.1       scw #define	ds_src_nsegs		ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_nsegs
    151   1.1       scw #define	ds_dst_nsegs		ds_xfer.dxs_desc[DMAC_DESC_DST].xd_nsegs
    152   1.1       scw };
    153   1.1       scw 
    154   1.1       scw /*
    155   1.1       scw  * Overall dmover(9) backend state
    156   1.1       scw  */
    157   1.1       scw struct dmac_dmover {
    158   1.1       scw 	struct dmover_backend dd_backend;
    159   1.1       scw 	int dd_busy;
    160   1.1       scw 	LIST_HEAD(, dmac_dmover_state) dd_free;
    161   1.1       scw 	struct dmac_dmover_state dd_state[PXA2X0_DMAC_DMOVER_CONCURRENCY];
    162   1.1       scw };
    163   1.1       scw #endif
    164   1.1       scw 
    165   1.1       scw struct pxadmac_softc {
    166   1.7    nonaka 	device_t sc_dev;
    167   1.1       scw 	bus_space_tag_t sc_bust;
    168   1.1       scw 	bus_dma_tag_t sc_dmat;
    169   1.1       scw 	bus_space_handle_t sc_bush;
    170   1.1       scw 	void *sc_irqcookie;
    171   1.1       scw 
    172   1.1       scw 	/*
    173   1.1       scw 	 * Queue of pending requests, per priority
    174   1.1       scw 	 */
    175   1.1       scw 	struct dmac_xfer_state_head sc_queue[DMAC_N_PRIORITIES];
    176   1.1       scw 
    177   1.1       scw 	/*
    178   1.1       scw 	 * Queue of pending requests, per peripheral
    179   1.1       scw 	 */
    180   1.1       scw 	struct {
    181   1.1       scw 		struct dmac_xfer_state_head sp_queue;
    182   1.1       scw 		u_int sp_busy;
    183   1.1       scw 	} sc_periph[DMAC_N_PERIPH];
    184   1.1       scw 
    185   1.1       scw 	/*
    186   1.1       scw 	 * Active requests, per channel.
    187   1.1       scw 	 */
    188   1.1       scw 	struct dmac_xfer_state *sc_active[DMAC_N_CHANNELS];
    189   1.1       scw 
    190   1.1       scw 	/*
    191   1.1       scw 	 * Channel Priority Allocation
    192   1.1       scw 	 */
    193   1.1       scw 	struct {
    194  1.12     skrll 		uint8_t p_first;
    195  1.12     skrll 		uint8_t p_pri[DMAC_N_CHANNELS];
    196   1.1       scw 	} sc_prio[DMAC_N_PRIORITIES];
    197   1.1       scw #define	DMAC_PRIO_END		(~0)
    198  1.12     skrll 	uint8_t sc_channel_priority[DMAC_N_CHANNELS];
    199   1.1       scw 
    200   1.1       scw 	/*
    201   1.1       scw 	 * DMA descriptor management
    202   1.1       scw 	 */
    203   1.1       scw 	bus_dmamap_t sc_desc_map;
    204   1.1       scw 	bus_dma_segment_t sc_segs;
    205   1.1       scw #define	DMAC_N_DESCS	((PAGE_SIZE * 2) / sizeof(struct pxa2x0_dma_desc))
    206   1.1       scw #define	DMAC_DESCS_SIZE	(DMAC_N_DESCS * sizeof(struct pxa2x0_dma_desc))
    207   1.1       scw 	struct dmac_desc sc_all_descs[DMAC_N_DESCS];
    208   1.1       scw 	u_int sc_free_descs;
    209   1.1       scw 	SLIST_HEAD(, dmac_desc) sc_descs;
    210   1.1       scw 
    211   1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    212   1.1       scw 	/*
    213   1.1       scw 	 * dmover(9) backend state
    214   1.1       scw 	 */
    215   1.1       scw 	struct dmac_dmover sc_dmover;
    216   1.1       scw #endif
    217   1.1       scw };
    218   1.1       scw 
    219   1.7    nonaka static int	pxadmac_match(device_t, cfdata_t, void *);
    220   1.7    nonaka static void	pxadmac_attach(device_t, device_t, void *);
    221   1.1       scw 
    222   1.7    nonaka CFATTACH_DECL_NEW(pxadmac, sizeof(struct pxadmac_softc),
    223   1.1       scw     pxadmac_match, pxadmac_attach, NULL, NULL);
    224   1.1       scw 
    225   1.1       scw static struct pxadmac_softc *pxadmac_sc;
    226   1.1       scw 
    227   1.1       scw static void dmac_start(struct pxadmac_softc *, dmac_priority_t);
    228   1.1       scw static int dmac_continue_xfer(struct pxadmac_softc *, struct dmac_xfer_state *);
    229   1.1       scw static u_int dmac_channel_intr(struct pxadmac_softc *, u_int);
    230   1.1       scw static int dmac_intr(void *);
    231   1.1       scw 
    232   1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    233   1.1       scw static void dmac_dmover_attach(struct pxadmac_softc *);
    234   1.1       scw static void dmac_dmover_process(struct dmover_backend *);
    235   1.1       scw static void dmac_dmover_run(struct dmover_backend *);
    236   1.1       scw static void dmac_dmover_done(struct dmac_xfer *, int);
    237   1.1       scw #endif
    238   1.1       scw 
    239  1.12     skrll static inline uint32_t
    240   1.1       scw dmac_reg_read(struct pxadmac_softc *sc, int reg)
    241   1.1       scw {
    242   1.1       scw 
    243   1.1       scw 	return (bus_space_read_4(sc->sc_bust, sc->sc_bush, reg));
    244   1.1       scw }
    245   1.1       scw 
    246   1.3     perry static inline void
    247  1.12     skrll dmac_reg_write(struct pxadmac_softc *sc, int reg, uint32_t val)
    248   1.1       scw {
    249   1.1       scw 
    250   1.1       scw 	bus_space_write_4(sc->sc_bust, sc->sc_bush, reg, val);
    251   1.1       scw }
    252   1.1       scw 
    253   1.3     perry static inline int
    254   1.1       scw dmac_allocate_channel(struct pxadmac_softc *sc, dmac_priority_t priority,
    255   1.1       scw     u_int *chanp)
    256   1.1       scw {
    257   1.1       scw 	u_int channel;
    258   1.1       scw 
    259   1.1       scw 	KDASSERT((u_int)priority < DMAC_N_PRIORITIES);
    260   1.1       scw 
    261   1.1       scw 	if ((channel = sc->sc_prio[priority].p_first) == DMAC_PRIO_END)
    262   1.1       scw 		return (-1);
    263   1.1       scw 	sc->sc_prio[priority].p_first = sc->sc_prio[priority].p_pri[channel];
    264   1.1       scw 
    265   1.1       scw 	*chanp = channel;
    266   1.1       scw 	return (0);
    267   1.1       scw }
    268   1.1       scw 
    269   1.3     perry static inline void
    270   1.1       scw dmac_free_channel(struct pxadmac_softc *sc, dmac_priority_t priority,
    271   1.1       scw     u_int channel)
    272   1.1       scw {
    273   1.1       scw 
    274   1.1       scw 	KDASSERT((u_int)priority < DMAC_N_PRIORITIES);
    275   1.1       scw 
    276   1.1       scw 	sc->sc_prio[priority].p_pri[channel] = sc->sc_prio[priority].p_first;
    277   1.1       scw 	sc->sc_prio[priority].p_first = channel;
    278   1.1       scw }
    279   1.1       scw 
    280   1.1       scw static int
    281   1.7    nonaka pxadmac_match(device_t parent, cfdata_t cf, void *aux)
    282   1.1       scw {
    283   1.1       scw 	struct pxaip_attach_args *pxa = aux;
    284   1.1       scw 
    285   1.1       scw 	if (pxadmac_sc || pxa->pxa_addr != PXA2X0_DMAC_BASE ||
    286   1.1       scw 	    pxa->pxa_intr != PXA2X0_INT_DMA)
    287   1.1       scw 		return (0);
    288   1.1       scw 
    289   1.1       scw 	pxa->pxa_size = PXA2X0_DMAC_SIZE;
    290   1.1       scw 
    291   1.1       scw 	return (1);
    292   1.1       scw }
    293   1.1       scw 
    294   1.1       scw static void
    295   1.7    nonaka pxadmac_attach(device_t parent, device_t self, void *aux)
    296   1.1       scw {
    297   1.7    nonaka 	struct pxadmac_softc *sc = device_private(self);
    298   1.1       scw 	struct pxaip_attach_args *pxa = aux;
    299   1.1       scw 	struct pxa2x0_dma_desc *dd;
    300   1.1       scw 	int i, nsegs;
    301   1.1       scw 
    302   1.7    nonaka 	sc->sc_dev = self;
    303   1.1       scw 	sc->sc_bust = pxa->pxa_iot;
    304   1.1       scw 	sc->sc_dmat = pxa->pxa_dmat;
    305   1.1       scw 
    306   1.1       scw 	aprint_normal(": DMA Controller\n");
    307   1.1       scw 
    308   1.1       scw 	if (bus_space_map(sc->sc_bust, pxa->pxa_addr, pxa->pxa_size, 0,
    309   1.1       scw 	    &sc->sc_bush)) {
    310   1.7    nonaka 		aprint_error_dev(self, "Can't map registers!\n");
    311   1.1       scw 		return;
    312   1.1       scw 	}
    313   1.1       scw 
    314   1.1       scw 	pxadmac_sc = sc;
    315   1.1       scw 
    316   1.1       scw 	/*
    317   1.1       scw 	 * Make sure the DMAC is quiescent
    318   1.1       scw 	 */
    319   1.1       scw 	for (i = 0; i < DMAC_N_CHANNELS; i++) {
    320   1.1       scw 		dmac_reg_write(sc, DMAC_DCSR(i), 0);
    321   1.1       scw 		dmac_reg_write(sc, DMAC_DRCMR(i), 0);
    322   1.1       scw 		sc->sc_active[i] = NULL;
    323   1.1       scw 	}
    324  1.13    nonaka 	if (!CPU_IS_PXA270)
    325  1.13    nonaka 		dmac_reg_write(sc, DMAC_DINT,
    326  1.13    nonaka 		    dmac_reg_read(sc, DMAC_DINT) & DMAC_DINT_MASK);
    327   1.1       scw 
    328   1.1       scw 	/*
    329   1.1       scw 	 * Initialise the request queues
    330   1.1       scw 	 */
    331   1.1       scw 	for (i = 0; i < DMAC_N_PRIORITIES; i++)
    332   1.1       scw 		SIMPLEQ_INIT(&sc->sc_queue[i]);
    333   1.1       scw 
    334   1.1       scw 	/*
    335   1.1       scw 	 * Initialise the request queues
    336   1.1       scw 	 */
    337   1.1       scw 	for (i = 0; i < DMAC_N_PERIPH; i++) {
    338   1.1       scw 		sc->sc_periph[i].sp_busy = 0;
    339   1.1       scw 		SIMPLEQ_INIT(&sc->sc_periph[i].sp_queue);
    340   1.1       scw 	}
    341   1.1       scw 
    342   1.1       scw 	/*
    343   1.1       scw 	 * Initialise the channel priority metadata
    344   1.1       scw 	 */
    345   1.1       scw 	memset(sc->sc_prio, DMAC_PRIO_END, sizeof(sc->sc_prio));
    346   1.1       scw 	for (i = 0; i < DMAC_N_CHANNELS; i++) {
    347   1.1       scw #if (DMAC_N_PRIORITIES > 1)
    348   1.1       scw 		if (i <= 3)
    349   1.1       scw 			dmac_free_channel(sc, DMAC_PRIORITY_HIGH, i);
    350   1.1       scw 		else
    351   1.1       scw 		if (i <= 7)
    352   1.1       scw 			dmac_free_channel(sc, DMAC_PRIORITY_MED, i);
    353   1.1       scw 		else
    354   1.1       scw 			dmac_free_channel(sc, DMAC_PRIORITY_LOW, i);
    355   1.1       scw #else
    356   1.1       scw 		dmac_free_channel(sc, DMAC_PRIORITY_NORMAL, i);
    357   1.1       scw #endif
    358   1.1       scw 	}
    359   1.1       scw 
    360   1.1       scw 	/*
    361   1.1       scw 	 * Initialise DMA descriptors and associated metadata
    362   1.1       scw 	 */
    363   1.1       scw 	if (bus_dmamem_alloc(sc->sc_dmat, DMAC_DESCS_SIZE, DMAC_DESCS_SIZE, 0,
    364   1.1       scw 	    &sc->sc_segs, 1, &nsegs, BUS_DMA_NOWAIT))
    365   1.1       scw 		panic("dmac_pxaip_attach: bus_dmamem_alloc failed");
    366   1.1       scw 
    367   1.1       scw 	if (bus_dmamem_map(sc->sc_dmat, &sc->sc_segs, 1, DMAC_DESCS_SIZE,
    368   1.1       scw 	    (void *)&dd, BUS_DMA_COHERENT|BUS_DMA_NOCACHE))
    369   1.1       scw 		panic("dmac_pxaip_attach: bus_dmamem_map failed");
    370   1.1       scw 
    371   1.1       scw 	if (bus_dmamap_create(sc->sc_dmat, DMAC_DESCS_SIZE, 1,
    372   1.1       scw 	    DMAC_DESCS_SIZE, 0, BUS_DMA_NOWAIT, &sc->sc_desc_map))
    373   1.1       scw 		panic("dmac_pxaip_attach: bus_dmamap_create failed");
    374   1.1       scw 
    375   1.1       scw 	if (bus_dmamap_load(sc->sc_dmat, sc->sc_desc_map, (void *)dd,
    376   1.1       scw 	    DMAC_DESCS_SIZE, NULL, BUS_DMA_NOWAIT))
    377   1.1       scw 		panic("dmac_pxaip_attach: bus_dmamap_load failed");
    378   1.1       scw 
    379   1.1       scw 	SLIST_INIT(&sc->sc_descs);
    380   1.1       scw 	sc->sc_free_descs = DMAC_N_DESCS;
    381   1.1       scw 	for (i = 0; i < DMAC_N_DESCS; i++, dd++) {
    382   1.1       scw 		SLIST_INSERT_HEAD(&sc->sc_descs, &sc->sc_all_descs[i], d_link);
    383   1.1       scw 		sc->sc_all_descs[i].d_desc = dd;
    384   1.1       scw 		sc->sc_all_descs[i].d_desc_pa =
    385   1.1       scw 		    sc->sc_segs.ds_addr + (sizeof(struct pxa2x0_dma_desc) * i);
    386   1.1       scw 	}
    387   1.1       scw 
    388   1.1       scw 	sc->sc_irqcookie = pxa2x0_intr_establish(pxa->pxa_intr, IPL_BIO,
    389   1.1       scw 	    dmac_intr, sc);
    390   1.1       scw 	KASSERT(sc->sc_irqcookie != NULL);
    391   1.1       scw 
    392   1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    393   1.1       scw 	dmac_dmover_attach(sc);
    394   1.1       scw #endif
    395   1.1       scw }
    396   1.1       scw 
    397   1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    398   1.1       scw /*
    399   1.1       scw  * We support the following dmover(9) operations
    400   1.1       scw  */
    401   1.1       scw static const struct dmover_algdesc dmac_dmover_algdescs[] = {
    402   1.1       scw 	{DMOVER_FUNC_ZERO, NULL, 0},	/* Zero-fill */
    403   1.1       scw 	{DMOVER_FUNC_FILL8, NULL, 0},	/* Fill with 8-bit immediate value */
    404   1.1       scw 	{DMOVER_FUNC_COPY, NULL, 1}	/* Copy */
    405   1.1       scw };
    406   1.1       scw #define	DMAC_DMOVER_ALGDESC_COUNT \
    407   1.1       scw 	(sizeof(dmac_dmover_algdescs) / sizeof(dmac_dmover_algdescs[0]))
    408   1.1       scw 
    409   1.1       scw static void
    410   1.1       scw dmac_dmover_attach(struct pxadmac_softc *sc)
    411   1.1       scw {
    412   1.1       scw 	struct dmac_dmover *dd = &sc->sc_dmover;
    413   1.1       scw 	struct dmac_dmover_state *ds;
    414   1.1       scw 	int i, dummy;
    415   1.1       scw 
    416   1.1       scw 	/*
    417   1.1       scw 	 * Describe ourselves to the dmover(9) code
    418   1.1       scw 	 */
    419   1.1       scw 	dd->dd_backend.dmb_name = "pxadmac";
    420   1.1       scw 	dd->dd_backend.dmb_speed = 100*1024*1024;	/* XXX */
    421   1.1       scw 	dd->dd_backend.dmb_cookie = sc;
    422   1.1       scw 	dd->dd_backend.dmb_algdescs = dmac_dmover_algdescs;
    423   1.1       scw 	dd->dd_backend.dmb_nalgdescs = DMAC_DMOVER_ALGDESC_COUNT;
    424   1.1       scw 	dd->dd_backend.dmb_process = dmac_dmover_process;
    425   1.1       scw 	dd->dd_busy = 0;
    426   1.1       scw 	LIST_INIT(&dd->dd_free);
    427   1.1       scw 
    428   1.1       scw 	for (i = 0; i < PXA2X0_DMAC_DMOVER_CONCURRENCY; i++) {
    429   1.1       scw 		ds = &dd->dd_state[i];
    430   1.1       scw 		ds->ds_sc = sc;
    431   1.1       scw 		ds->ds_current = NULL;
    432   1.1       scw 		ds->ds_xfer.dxs_cookie = ds;
    433   1.1       scw 		ds->ds_xfer.dxs_done = dmac_dmover_done;
    434   1.1       scw 		ds->ds_xfer.dxs_priority = DMAC_PRIORITY_NORMAL;
    435   1.1       scw 		ds->ds_xfer.dxs_peripheral = DMAC_PERIPH_NONE;
    436   1.1       scw 		ds->ds_xfer.dxs_flow = DMAC_FLOW_CTRL_NONE;
    437   1.1       scw 		ds->ds_xfer.dxs_dev_width = DMAC_DEV_WIDTH_DEFAULT;
    438   1.1       scw 		ds->ds_xfer.dxs_burst_size = DMAC_BURST_SIZE_8;	/* XXX */
    439   1.1       scw 		ds->ds_xfer.dxs_loop_notify = DMAC_DONT_LOOP;
    440   1.4   thorpej 		ds->ds_src_addr_hold = false;
    441   1.4   thorpej 		ds->ds_dst_addr_hold = false;
    442   1.1       scw 		ds->ds_src_nsegs = 0;
    443   1.1       scw 		ds->ds_dst_nsegs = 0;
    444   1.1       scw 		LIST_INSERT_HEAD(&dd->dd_free, ds, ds_link);
    445   1.1       scw 
    446   1.1       scw 		/*
    447   1.1       scw 		 * Create dma maps for both source and destination buffers.
    448   1.1       scw 		 */
    449   1.1       scw 		if (bus_dmamap_create(sc->sc_dmat, DMAC_DMOVER_MAX_XFER,
    450   1.1       scw 				DMAC_DMOVER_NSEGS, DMAC_DMOVER_MAX_XFER,
    451   1.1       scw 				0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    452   1.1       scw 				&ds->ds_src_dmap) ||
    453   1.1       scw 		    bus_dmamap_create(sc->sc_dmat, DMAC_DMOVER_MAX_XFER,
    454   1.1       scw 				DMAC_DMOVER_NSEGS, DMAC_DMOVER_MAX_XFER,
    455   1.1       scw 				0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    456   1.1       scw 				&ds->ds_dst_dmap)) {
    457   1.1       scw 			panic("dmac_dmover_attach: bus_dmamap_create failed");
    458   1.1       scw 		}
    459   1.1       scw 
    460   1.1       scw 		/*
    461   1.1       scw 		 * Allocate some dma memory to be used as source buffers
    462   1.1       scw 		 * for the zero-fill and fill-8 operations. We only need
    463   1.1       scw 		 * small buffers here, since we set up the DMAC source
    464   1.4   thorpej 		 * descriptor with 'ds_addr_hold' set to true.
    465   1.1       scw 		 */
    466  1.11      matt 		if (bus_dmamem_alloc(sc->sc_dmat, arm_pcache.dcache_line_size,
    467  1.11      matt 				arm_pcache.dcache_line_size, 0,
    468   1.1       scw 				&ds->ds_zero_seg, 1, &dummy, BUS_DMA_NOWAIT) ||
    469  1.11      matt 		    bus_dmamem_alloc(sc->sc_dmat, arm_pcache.dcache_line_size,
    470  1.11      matt 				arm_pcache.dcache_line_size, 0,
    471   1.1       scw 				&ds->ds_fill_seg, 1, &dummy, BUS_DMA_NOWAIT)) {
    472   1.1       scw 			panic("dmac_dmover_attach: bus_dmamem_alloc failed");
    473   1.1       scw 		}
    474   1.1       scw 
    475   1.1       scw 		if (bus_dmamem_map(sc->sc_dmat, &ds->ds_zero_seg, 1,
    476  1.11      matt 				arm_pcache.dcache_line_size, &ds->ds_zero_va,
    477   1.1       scw 				BUS_DMA_NOWAIT) ||
    478   1.1       scw 		    bus_dmamem_map(sc->sc_dmat, &ds->ds_fill_seg, 1,
    479  1.11      matt 				arm_pcache.dcache_line_size, &ds->ds_fill_va,
    480   1.1       scw 				BUS_DMA_NOWAIT)) {
    481   1.1       scw 			panic("dmac_dmover_attach: bus_dmamem_map failed");
    482   1.1       scw 		}
    483   1.1       scw 
    484   1.1       scw 		/*
    485   1.1       scw 		 * Make sure the zero-fill source buffer really is zero filled
    486   1.1       scw 		 */
    487  1.11      matt 		memset(ds->ds_zero_va, 0, arm_pcache.dcache_line_size);
    488   1.1       scw 	}
    489   1.1       scw 
    490   1.1       scw 	dmover_backend_register(&sc->sc_dmover.dd_backend);
    491   1.1       scw }
    492   1.1       scw 
    493   1.1       scw static void
    494   1.1       scw dmac_dmover_process(struct dmover_backend *dmb)
    495   1.1       scw {
    496   1.1       scw 	struct pxadmac_softc *sc = dmb->dmb_cookie;
    497   1.1       scw 	int s = splbio();
    498   1.1       scw 
    499   1.1       scw 	/*
    500   1.1       scw 	 * If the backend is currently idle, go process the queue.
    501   1.1       scw 	 */
    502   1.1       scw 	if (sc->sc_dmover.dd_busy == 0)
    503   1.1       scw 		dmac_dmover_run(&sc->sc_dmover.dd_backend);
    504   1.1       scw 	splx(s);
    505   1.1       scw }
    506   1.1       scw 
    507   1.1       scw static void
    508   1.1       scw dmac_dmover_run(struct dmover_backend *dmb)
    509   1.1       scw {
    510   1.1       scw 	struct dmover_request *dreq;
    511   1.1       scw 	struct pxadmac_softc *sc;
    512   1.1       scw 	struct dmac_dmover *dd;
    513   1.1       scw 	struct dmac_dmover_state *ds;
    514   1.1       scw 	size_t len_src, len_dst;
    515   1.1       scw 	int rv;
    516   1.1       scw 
    517   1.1       scw 	sc = dmb->dmb_cookie;
    518   1.1       scw 	dd = &sc->sc_dmover;
    519   1.1       scw 	sc->sc_dmover.dd_busy = 1;
    520   1.1       scw 
    521   1.1       scw 	/*
    522   1.1       scw 	 * As long as we can queue up dmover requests...
    523   1.1       scw 	 */
    524   1.1       scw 	while ((dreq = TAILQ_FIRST(&dmb->dmb_pendreqs)) != NULL &&
    525   1.1       scw 	    (ds = LIST_FIRST(&dd->dd_free)) != NULL) {
    526   1.1       scw 		/*
    527   1.1       scw 		 * Pull the request off the queue, mark it 'running',
    528   1.1       scw 		 * and make it 'current'.
    529   1.1       scw 		 */
    530   1.1       scw 		dmover_backend_remque(dmb, dreq);
    531   1.1       scw 		dreq->dreq_flags |= DMOVER_REQ_RUNNING;
    532   1.1       scw 		LIST_REMOVE(ds, ds_link);
    533   1.1       scw 		ds->ds_current = dreq;
    534   1.1       scw 
    535   1.1       scw 		switch (dreq->dreq_outbuf_type) {
    536   1.1       scw 		case DMOVER_BUF_LINEAR:
    537   1.1       scw 			len_dst = dreq->dreq_outbuf.dmbuf_linear.l_len;
    538   1.1       scw 			break;
    539   1.1       scw 		case DMOVER_BUF_UIO:
    540   1.1       scw 			len_dst = dreq->dreq_outbuf.dmbuf_uio->uio_resid;
    541   1.1       scw 			break;
    542   1.1       scw 		default:
    543   1.1       scw 			goto error;
    544   1.1       scw 		}
    545   1.1       scw 
    546   1.1       scw 		/*
    547   1.1       scw 		 * Fix up the appropriate DMA 'source' buffer
    548   1.1       scw 		 */
    549   1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_ninputs) {
    550   1.1       scw 			struct uio *uio;
    551   1.1       scw 			/*
    552   1.1       scw 			 * This is a 'copy' operation.
    553   1.1       scw 			 * Load up the specified source buffer
    554   1.1       scw 			 */
    555   1.1       scw 			switch (dreq->dreq_inbuf_type) {
    556   1.1       scw 			case DMOVER_BUF_LINEAR:
    557   1.1       scw 				len_src= dreq->dreq_inbuf[0].dmbuf_linear.l_len;
    558   1.1       scw 				if (len_src != len_dst)
    559   1.1       scw 					goto error;
    560   1.1       scw 				if (bus_dmamap_load(sc->sc_dmat,ds->ds_src_dmap,
    561   1.1       scw 				    dreq->dreq_inbuf[0].dmbuf_linear.l_addr,
    562   1.1       scw 				    len_src, NULL,
    563   1.1       scw 				    BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    564   1.1       scw 				    BUS_DMA_READ))
    565   1.1       scw 					goto error;
    566   1.1       scw 				break;
    567   1.1       scw 
    568   1.1       scw 			case DMOVER_BUF_UIO:
    569   1.1       scw 				uio = dreq->dreq_inbuf[0].dmbuf_uio;
    570   1.1       scw 				len_src = uio->uio_resid;
    571   1.1       scw 				if (uio->uio_rw != UIO_WRITE ||
    572   1.1       scw 				    len_src != len_dst)
    573   1.1       scw 					goto error;
    574   1.1       scw 				if (bus_dmamap_load_uio(sc->sc_dmat,
    575   1.1       scw 				    ds->ds_src_dmap, uio,
    576   1.1       scw 				    BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    577   1.1       scw 				    BUS_DMA_READ))
    578   1.1       scw 					goto error;
    579   1.1       scw 				break;
    580   1.1       scw 
    581   1.1       scw 			default:
    582   1.1       scw 				goto error;
    583   1.1       scw 			}
    584   1.1       scw 
    585   1.4   thorpej 			ds->ds_src_addr_hold = false;
    586   1.1       scw 		} else
    587   1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_name ==
    588   1.1       scw 		    DMOVER_FUNC_ZERO) {
    589   1.1       scw 			/*
    590   1.1       scw 			 * Zero-fill operation.
    591   1.1       scw 			 * Simply load up the pre-zeroed source buffer
    592   1.1       scw 			 */
    593   1.1       scw 			if (bus_dmamap_load(sc->sc_dmat, ds->ds_src_dmap,
    594  1.11      matt 			    ds->ds_zero_va, arm_pcache.dcache_line_size, NULL,
    595   1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_READ))
    596   1.1       scw 				goto error;
    597   1.1       scw 
    598   1.4   thorpej 			ds->ds_src_addr_hold = true;
    599   1.1       scw 		} else
    600   1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_name ==
    601   1.1       scw 		    DMOVER_FUNC_FILL8) {
    602   1.1       scw 			/*
    603   1.1       scw 			 * Fill-8 operation.
    604   1.1       scw 			 * Initialise our fill-8 buffer, and load it up.
    605   1.1       scw 			 *
    606   1.1       scw 			 * XXX: Experiment with exactly how much of the
    607   1.1       scw 			 * source buffer needs to be filled. Particularly WRT
    608   1.1       scw 			 * burst size (which is hardcoded to 8 for dmover).
    609   1.1       scw 			 */
    610   1.1       scw 			memset(ds->ds_fill_va, dreq->dreq_immediate[0],
    611  1.11      matt 			    arm_pcache.dcache_line_size);
    612   1.1       scw 
    613   1.1       scw 			if (bus_dmamap_load(sc->sc_dmat, ds->ds_src_dmap,
    614  1.11      matt 			    ds->ds_fill_va, arm_pcache.dcache_line_size, NULL,
    615   1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_READ))
    616   1.1       scw 				goto error;
    617   1.1       scw 
    618   1.4   thorpej 			ds->ds_src_addr_hold = true;
    619   1.1       scw 		} else {
    620   1.1       scw 			goto error;
    621   1.1       scw 		}
    622   1.1       scw 
    623   1.1       scw 		/*
    624   1.1       scw 		 * Now do the same for the destination buffer
    625   1.1       scw 		 */
    626   1.1       scw 		switch (dreq->dreq_outbuf_type) {
    627   1.1       scw 		case DMOVER_BUF_LINEAR:
    628   1.1       scw 			if (bus_dmamap_load(sc->sc_dmat, ds->ds_dst_dmap,
    629   1.1       scw 			    dreq->dreq_outbuf.dmbuf_linear.l_addr,
    630   1.1       scw 			    len_dst, NULL,
    631   1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_WRITE))
    632   1.1       scw 				goto error_unload_src;
    633   1.1       scw 			break;
    634   1.1       scw 
    635   1.1       scw 		case DMOVER_BUF_UIO:
    636   1.1       scw 			if (dreq->dreq_outbuf.dmbuf_uio->uio_rw != UIO_READ)
    637   1.1       scw 				goto error_unload_src;
    638   1.1       scw 			if (bus_dmamap_load_uio(sc->sc_dmat, ds->ds_dst_dmap,
    639   1.1       scw 			    dreq->dreq_outbuf.dmbuf_uio,
    640   1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_WRITE))
    641   1.1       scw 				goto error_unload_src;
    642   1.1       scw 			break;
    643   1.1       scw 
    644   1.1       scw 		default:
    645   1.1       scw 		error_unload_src:
    646   1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ds->ds_src_dmap);
    647   1.1       scw 		error:
    648   1.1       scw 			dreq->dreq_error = EINVAL;
    649   1.1       scw 			dreq->dreq_flags |= DMOVER_REQ_ERROR;
    650   1.1       scw 			ds->ds_current = NULL;
    651   1.1       scw 			LIST_INSERT_HEAD(&dd->dd_free, ds, ds_link);
    652   1.1       scw 			dmover_done(dreq);
    653   1.1       scw 			continue;
    654   1.1       scw 		}
    655   1.1       scw 
    656   1.1       scw 		/*
    657   1.1       scw 		 * The last step before shipping the request off to the
    658   1.1       scw 		 * DMAC driver is to sync the dma maps.
    659   1.1       scw 		 */
    660   1.1       scw 		bus_dmamap_sync(sc->sc_dmat, ds->ds_src_dmap, 0,
    661   1.1       scw 		    ds->ds_src_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
    662   1.1       scw 		ds->ds_src_dma_segs = ds->ds_src_dmap->dm_segs;
    663   1.1       scw 		ds->ds_src_nsegs = ds->ds_src_dmap->dm_nsegs;
    664   1.1       scw 
    665   1.1       scw 		bus_dmamap_sync(sc->sc_dmat, ds->ds_dst_dmap, 0,
    666   1.1       scw 		    ds->ds_dst_dmap->dm_mapsize, BUS_DMASYNC_PREREAD);
    667   1.1       scw 		ds->ds_dst_dma_segs = ds->ds_dst_dmap->dm_segs;
    668   1.1       scw 		ds->ds_dst_nsegs = ds->ds_dst_dmap->dm_nsegs;
    669   1.1       scw 
    670   1.1       scw 		/*
    671   1.1       scw 		 * Hand the request over to the dmac section of the driver.
    672   1.1       scw 		 */
    673   1.1       scw 		if ((rv = pxa2x0_dmac_start_xfer(&ds->ds_xfer.dxs_xfer)) != 0) {
    674   1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ds->ds_src_dmap);
    675   1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dst_dmap);
    676   1.1       scw 			dreq->dreq_error = rv;
    677   1.1       scw 			dreq->dreq_flags |= DMOVER_REQ_ERROR;
    678   1.1       scw 			ds->ds_current = NULL;
    679   1.1       scw 			LIST_INSERT_HEAD(&dd->dd_free, ds, ds_link);
    680   1.1       scw 			dmover_done(dreq);
    681   1.1       scw 		}
    682   1.1       scw 	}
    683   1.1       scw 
    684   1.1       scw 	/* All done */
    685   1.1       scw 	sc->sc_dmover.dd_busy = 0;
    686   1.1       scw }
    687   1.1       scw 
    688   1.1       scw static void
    689   1.1       scw dmac_dmover_done(struct dmac_xfer *dx, int error)
    690   1.1       scw {
    691   1.1       scw 	struct dmac_dmover_state *ds = dx->dx_cookie;
    692   1.1       scw 	struct pxadmac_softc *sc = ds->ds_sc;
    693   1.1       scw 	struct dmover_request *dreq = ds->ds_current;
    694   1.1       scw 
    695   1.1       scw 	/*
    696   1.1       scw 	 * A dmover(9) request has just completed.
    697   1.1       scw 	 */
    698   1.1       scw 
    699   1.1       scw 	KDASSERT(dreq != NULL);
    700   1.1       scw 
    701   1.1       scw 	/*
    702   1.1       scw 	 * Sync and unload the DMA maps
    703   1.1       scw 	 */
    704   1.1       scw 	bus_dmamap_sync(sc->sc_dmat, ds->ds_src_dmap, 0,
    705   1.1       scw 	    ds->ds_src_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    706   1.1       scw 	bus_dmamap_sync(sc->sc_dmat, ds->ds_dst_dmap, 0,
    707   1.1       scw 	    ds->ds_dst_dmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    708   1.1       scw 
    709   1.1       scw 	bus_dmamap_unload(sc->sc_dmat, ds->ds_src_dmap);
    710   1.1       scw 	bus_dmamap_unload(sc->sc_dmat, ds->ds_dst_dmap);
    711   1.1       scw 
    712   1.1       scw 	ds->ds_current = NULL;
    713   1.1       scw 	LIST_INSERT_HEAD(&sc->sc_dmover.dd_free, ds, ds_link);
    714   1.1       scw 
    715   1.1       scw 	/*
    716   1.1       scw 	 * Record the completion status of the transfer
    717   1.1       scw 	 */
    718   1.1       scw 	if (error) {
    719   1.1       scw 		dreq->dreq_error = error;
    720   1.1       scw 		dreq->dreq_flags |= DMOVER_REQ_ERROR;
    721   1.1       scw 	} else {
    722   1.1       scw 		if (dreq->dreq_outbuf_type == DMOVER_BUF_UIO)
    723   1.1       scw 			dreq->dreq_outbuf.dmbuf_uio->uio_resid = 0;
    724   1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_ninputs &&
    725   1.1       scw 		    dreq->dreq_inbuf_type == DMOVER_BUF_UIO)
    726   1.1       scw 			dreq->dreq_inbuf[0].dmbuf_uio->uio_resid = 0;
    727   1.1       scw 	}
    728   1.1       scw 
    729   1.1       scw 	/*
    730   1.1       scw 	 * Done!
    731   1.1       scw 	 */
    732   1.1       scw 	dmover_done(dreq);
    733   1.1       scw 
    734   1.1       scw 	/*
    735   1.1       scw 	 * See if we can start some more dmover(9) requests.
    736   1.1       scw 	 *
    737   1.1       scw 	 * Note: We're already at splbio() here.
    738   1.1       scw 	 */
    739   1.1       scw 	if (sc->sc_dmover.dd_busy == 0)
    740   1.1       scw 		dmac_dmover_run(&sc->sc_dmover.dd_backend);
    741   1.1       scw }
    742   1.1       scw #endif
    743   1.1       scw 
    744   1.1       scw struct dmac_xfer *
    745   1.9  jmcneill pxa2x0_dmac_allocate_xfer(void)
    746   1.1       scw {
    747   1.1       scw 	struct dmac_xfer_state *dxs;
    748   1.1       scw 
    749   1.9  jmcneill 	dxs = kmem_alloc(sizeof(*dxs), KM_SLEEP);
    750   1.1       scw 
    751   1.1       scw 	return ((struct dmac_xfer *)dxs);
    752   1.1       scw }
    753   1.1       scw 
    754   1.1       scw void
    755   1.1       scw pxa2x0_dmac_free_xfer(struct dmac_xfer *dx)
    756   1.1       scw {
    757   1.9  jmcneill 	struct dmac_xfer_state *dxs = (struct dmac_xfer_state *)dx;
    758   1.1       scw 
    759   1.1       scw 	/*
    760   1.1       scw 	 * XXX: Should verify the DMAC is not actively using this
    761   1.1       scw 	 * structure before freeing...
    762   1.1       scw 	 */
    763   1.9  jmcneill 	kmem_free(dxs, sizeof(*dxs));
    764   1.1       scw }
    765   1.1       scw 
    766   1.3     perry static inline int
    767   1.6    nonaka dmac_validate_desc(struct dmac_xfer_desc *xd, size_t *psize,
    768   1.6    nonaka     bool *misaligned_flag)
    769   1.1       scw {
    770  1.10   tsutsui 	bus_dma_segment_t *dma_segs = xd->xd_dma_segs;
    771  1.10   tsutsui 	bus_addr_t periph_end;
    772  1.10   tsutsui 	bus_size_t align;
    773   1.1       scw 	size_t size;
    774  1.10   tsutsui 	int i, nsegs = xd->xd_nsegs;
    775   1.1       scw 
    776   1.1       scw 	/*
    777   1.1       scw 	 * Make sure the transfer parameters are acceptable.
    778   1.1       scw 	 */
    779   1.1       scw 
    780   1.1       scw 	if (xd->xd_addr_hold &&
    781  1.10   tsutsui 	    (nsegs != 1 || dma_segs[0].ds_len == 0))
    782   1.1       scw 		return (EINVAL);
    783   1.1       scw 
    784  1.10   tsutsui 	periph_end = CPU_IS_PXA270 ? PXA270_PERIPH_END : PXA250_PERIPH_END;
    785  1.10   tsutsui 	for (i = 0, size = 0; i < nsegs; i++) {
    786  1.10   tsutsui 		if (dma_segs[i].ds_addr >= PXA2X0_PERIPH_START &&
    787  1.10   tsutsui 		    dma_segs[i].ds_addr + dma_segs[i].ds_len < periph_end)
    788  1.10   tsutsui 			/* Internal Peripherals. */
    789  1.10   tsutsui 			align = 0x03;
    790  1.10   tsutsui 		else /* Companion-Chip/External Peripherals/External Memory. */
    791  1.10   tsutsui 			align = 0x07;
    792  1.10   tsutsui 		/*
    793  1.10   tsutsui 		 * XXXX:
    794  1.10   tsutsui 		 * Also PXA27x has more constraints by pairs Source/Target.
    795  1.10   tsutsui 		 */
    796  1.10   tsutsui 
    797  1.10   tsutsui 		if (dma_segs[i].ds_addr & align) {
    798   1.6    nonaka 			if (!CPU_IS_PXA270)
    799   1.6    nonaka 				return (EFAULT);
    800   1.6    nonaka 			*misaligned_flag = true;
    801   1.6    nonaka 		}
    802  1.10   tsutsui 		size += dma_segs[i].ds_len;
    803   1.1       scw 	}
    804   1.1       scw 
    805   1.1       scw 	*psize = size;
    806   1.1       scw 	return (0);
    807   1.1       scw }
    808   1.1       scw 
    809   1.3     perry static inline int
    810   1.1       scw dmac_init_desc(struct dmac_desc_segs *ds, struct dmac_xfer_desc *xd,
    811   1.6    nonaka     size_t *psize, bool *misaligned_flag)
    812   1.1       scw {
    813   1.1       scw 	int err;
    814   1.1       scw 
    815   1.6    nonaka 	if ((err = dmac_validate_desc(xd, psize, misaligned_flag)))
    816   1.1       scw 		return (err);
    817   1.1       scw 
    818   1.1       scw 	ds->ds_curseg = xd->xd_dma_segs;
    819   1.1       scw 	ds->ds_nsegs = xd->xd_nsegs;
    820   1.1       scw 	ds->ds_offset = 0;
    821   1.1       scw 	return (0);
    822   1.1       scw }
    823   1.1       scw 
    824   1.1       scw int
    825   1.1       scw pxa2x0_dmac_start_xfer(struct dmac_xfer *dx)
    826   1.1       scw {
    827   1.1       scw 	struct pxadmac_softc *sc = pxadmac_sc;
    828   1.1       scw 	struct dmac_xfer_state *dxs = (struct dmac_xfer_state *)dx;
    829   1.1       scw 	struct dmac_xfer_desc *src, *dst;
    830   1.1       scw 	size_t size;
    831   1.1       scw 	int err, s;
    832   1.1       scw 
    833   1.1       scw 	if (dxs->dxs_peripheral != DMAC_PERIPH_NONE &&
    834   1.1       scw 	    dxs->dxs_peripheral >= DMAC_N_PERIPH)
    835   1.1       scw 		return (EINVAL);
    836   1.1       scw 
    837   1.1       scw 	src = &dxs->dxs_desc[DMAC_DESC_SRC];
    838   1.1       scw 	dst = &dxs->dxs_desc[DMAC_DESC_DST];
    839   1.1       scw 
    840   1.6    nonaka 	dxs->dxs_misaligned_flag = false;
    841   1.6    nonaka 
    842   1.6    nonaka 	if ((err = dmac_init_desc(&dxs->dxs_segs[DMAC_DESC_SRC], src, &size,
    843   1.6    nonaka 	    &dxs->dxs_misaligned_flag)))
    844   1.1       scw 		return (err);
    845   1.4   thorpej 	if (src->xd_addr_hold == false &&
    846   1.1       scw 	    dxs->dxs_loop_notify != DMAC_DONT_LOOP &&
    847   1.1       scw 	    (size % dxs->dxs_loop_notify) != 0)
    848   1.1       scw 		return (EINVAL);
    849   1.1       scw 
    850   1.6    nonaka 	if ((err = dmac_init_desc(&dxs->dxs_segs[DMAC_DESC_DST], dst, &size,
    851   1.6    nonaka 	    &dxs->dxs_misaligned_flag)))
    852   1.1       scw 		return (err);
    853   1.4   thorpej 	if (dst->xd_addr_hold == false &&
    854   1.1       scw 	    dxs->dxs_loop_notify != DMAC_DONT_LOOP &&
    855   1.1       scw 	    (size % dxs->dxs_loop_notify) != 0)
    856   1.1       scw 		return (EINVAL);
    857   1.1       scw 
    858   1.1       scw 	SLIST_INIT(&dxs->dxs_descs);
    859   1.1       scw 	dxs->dxs_channel = DMAC_NO_CHANNEL;
    860  1.12     skrll 	dxs->dxs_dcmd = (((uint32_t)dxs->dxs_dev_width) << DCMD_WIDTH_SHIFT) |
    861  1.12     skrll 	    (((uint32_t)dxs->dxs_burst_size) << DCMD_SIZE_SHIFT);
    862   1.1       scw 
    863   1.1       scw 	switch (dxs->dxs_flow) {
    864   1.1       scw 	case DMAC_FLOW_CTRL_NONE:
    865   1.1       scw 		break;
    866   1.1       scw 	case DMAC_FLOW_CTRL_SRC:
    867   1.1       scw 		dxs->dxs_dcmd |= DCMD_FLOWSRC;
    868   1.1       scw 		break;
    869   1.1       scw 	case DMAC_FLOW_CTRL_DEST:
    870   1.1       scw 		dxs->dxs_dcmd |= DCMD_FLOWTRG;
    871   1.1       scw 		break;
    872   1.1       scw 	}
    873   1.1       scw 
    874   1.4   thorpej 	if (src->xd_addr_hold == false)
    875   1.1       scw 		dxs->dxs_dcmd |= DCMD_INCSRCADDR;
    876   1.4   thorpej 	if (dst->xd_addr_hold == false)
    877   1.1       scw 		dxs->dxs_dcmd |= DCMD_INCTRGADDR;
    878   1.1       scw 
    879   1.1       scw 	s = splbio();
    880   1.1       scw 	if (dxs->dxs_peripheral == DMAC_PERIPH_NONE ||
    881   1.1       scw 	    sc->sc_periph[dxs->dxs_peripheral].sp_busy == 0) {
    882   1.1       scw 		dxs->dxs_queue = &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)];
    883   1.1       scw 		SIMPLEQ_INSERT_TAIL(dxs->dxs_queue, dxs, dxs_link);
    884   1.1       scw 		if (dxs->dxs_peripheral != DMAC_PERIPH_NONE)
    885   1.1       scw 			sc->sc_periph[dxs->dxs_peripheral].sp_busy++;
    886   1.1       scw 		dmac_start(sc, DMAC_PRI(dxs->dxs_priority));
    887   1.1       scw 	} else {
    888   1.1       scw 		dxs->dxs_queue = &sc->sc_periph[dxs->dxs_peripheral].sp_queue;
    889   1.1       scw 		SIMPLEQ_INSERT_TAIL(dxs->dxs_queue, dxs, dxs_link);
    890   1.1       scw 		sc->sc_periph[dxs->dxs_peripheral].sp_busy++;
    891   1.1       scw 	}
    892   1.1       scw 	splx(s);
    893   1.1       scw 
    894   1.1       scw 	return (0);
    895   1.1       scw }
    896   1.1       scw 
    897   1.1       scw void
    898   1.1       scw pxa2x0_dmac_abort_xfer(struct dmac_xfer *dx)
    899   1.1       scw {
    900   1.1       scw 	struct pxadmac_softc *sc = pxadmac_sc;
    901   1.1       scw 	struct dmac_xfer_state *ndxs, *dxs = (struct dmac_xfer_state *)dx;
    902   1.1       scw 	struct dmac_desc *desc, *ndesc;
    903   1.1       scw 	struct dmac_xfer_state_head *queue;
    904  1.12     skrll 	uint32_t rv;
    905   1.1       scw 	int s, timeout, need_start = 0;
    906   1.1       scw 
    907   1.1       scw 	s = splbio();
    908   1.1       scw 
    909   1.1       scw 	queue = dxs->dxs_queue;
    910   1.1       scw 
    911   1.1       scw 	if (dxs->dxs_channel == DMAC_NO_CHANNEL) {
    912   1.1       scw 		/*
    913   1.1       scw 		 * The request has not yet started, or it has already
    914   1.1       scw 		 * completed. If the request is not on a queue, just
    915   1.1       scw 		 * return.
    916   1.1       scw 		 */
    917   1.1       scw 		if (queue == NULL) {
    918   1.1       scw 			splx(s);
    919   1.1       scw 			return;
    920   1.1       scw 		}
    921   1.1       scw 
    922   1.1       scw 		dxs->dxs_queue = NULL;
    923   1.1       scw 		SIMPLEQ_REMOVE(queue, dxs, dmac_xfer_state, dxs_link);
    924   1.1       scw 	} else {
    925   1.1       scw 		/*
    926   1.1       scw 		 * The request is in progress. This is a bit trickier.
    927   1.1       scw 		 */
    928   1.1       scw 		dmac_reg_write(sc, DMAC_DCSR(dxs->dxs_channel), 0);
    929   1.1       scw 
    930   1.1       scw 		for (timeout = 5000; timeout; timeout--) {
    931   1.1       scw 			rv = dmac_reg_read(sc, DMAC_DCSR(dxs->dxs_channel));
    932   1.1       scw 			if (rv & DCSR_STOPSTATE)
    933   1.1       scw 				break;
    934   1.1       scw 			delay(1);
    935   1.1       scw 		}
    936   1.1       scw 
    937   1.1       scw 		if ((rv & DCSR_STOPSTATE) == 0)
    938   1.1       scw 			panic(
    939   1.1       scw 			   "pxa2x0_dmac_abort_xfer: channel %d failed to abort",
    940   1.1       scw 			    dxs->dxs_channel);
    941   1.1       scw 
    942   1.1       scw 		/*
    943   1.1       scw 		 * Free resources allocated to the request
    944   1.1       scw 		 */
    945   1.1       scw 		for (desc = SLIST_FIRST(&dxs->dxs_descs); desc; desc = ndesc) {
    946   1.1       scw 			ndesc = SLIST_NEXT(desc, d_link);
    947   1.1       scw 			SLIST_INSERT_HEAD(&sc->sc_descs, desc, d_link);
    948   1.1       scw 			sc->sc_free_descs++;
    949   1.1       scw 		}
    950   1.1       scw 
    951   1.1       scw 		sc->sc_active[dxs->dxs_channel] = NULL;
    952   1.1       scw 		dmac_free_channel(sc, DMAC_PRI(dxs->dxs_priority),
    953   1.1       scw 		    dxs->dxs_channel);
    954   1.1       scw 
    955   1.1       scw 		if (dxs->dxs_peripheral != DMAC_PERIPH_NONE)
    956   1.1       scw 			dmac_reg_write(sc, DMAC_DRCMR(dxs->dxs_peripheral), 0);
    957   1.1       scw 
    958   1.1       scw 		need_start = 1;
    959   1.1       scw 		dxs->dxs_queue = NULL;
    960   1.1       scw 	}
    961   1.1       scw 
    962   1.1       scw 	if (dxs->dxs_peripheral == DMAC_PERIPH_NONE ||
    963   1.1       scw 	    sc->sc_periph[dxs->dxs_peripheral].sp_busy-- == 1 ||
    964   1.1       scw 	    queue == &sc->sc_periph[dxs->dxs_peripheral].sp_queue)
    965   1.1       scw 		goto out;
    966   1.1       scw 
    967   1.1       scw 	/*
    968   1.1       scw 	 * We've just removed the current item for this
    969   1.1       scw 	 * peripheral, and there is at least one more
    970   1.1       scw 	 * pending item waiting. Make it current.
    971   1.1       scw 	 */
    972   1.1       scw 	ndxs = SIMPLEQ_FIRST(&sc->sc_periph[dxs->dxs_peripheral].sp_queue);
    973   1.1       scw 	dxs = ndxs;
    974   1.1       scw 	KDASSERT(dxs != NULL);
    975   1.1       scw 	SIMPLEQ_REMOVE_HEAD(&sc->sc_periph[dxs->dxs_peripheral].sp_queue,
    976   1.1       scw 	    dxs_link);
    977   1.1       scw 
    978   1.1       scw 	dxs->dxs_queue = &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)];
    979   1.1       scw 	SIMPLEQ_INSERT_TAIL(dxs->dxs_queue, dxs, dxs_link);
    980   1.1       scw 	need_start = 1;
    981   1.1       scw 
    982   1.1       scw 	/*
    983   1.1       scw 	 * Try to start any pending requests with the same
    984   1.1       scw 	 * priority.
    985   1.1       scw 	 */
    986   1.1       scw out:
    987   1.1       scw 	if (need_start)
    988   1.1       scw 		dmac_start(sc, DMAC_PRI(dxs->dxs_priority));
    989   1.1       scw 	splx(s);
    990   1.1       scw }
    991   1.1       scw 
    992   1.1       scw static void
    993   1.1       scw dmac_start(struct pxadmac_softc *sc, dmac_priority_t priority)
    994   1.1       scw {
    995   1.1       scw 	struct dmac_xfer_state *dxs;
    996   1.1       scw 	u_int channel;
    997   1.1       scw 
    998   1.1       scw 	while (sc->sc_free_descs &&
    999   1.1       scw 	    (dxs = SIMPLEQ_FIRST(&sc->sc_queue[priority])) != NULL &&
   1000   1.1       scw 	    dmac_allocate_channel(sc, priority, &channel) == 0) {
   1001   1.1       scw 		/*
   1002   1.1       scw 		 * Yay, got some descriptors, a transfer request, and
   1003   1.1       scw 		 * an available DMA channel.
   1004   1.1       scw 		 */
   1005   1.1       scw 		KDASSERT(sc->sc_active[channel] == NULL);
   1006   1.1       scw 		SIMPLEQ_REMOVE_HEAD(&sc->sc_queue[priority], dxs_link);
   1007   1.1       scw 
   1008   1.6    nonaka 		/* set DMA alignment register */
   1009   1.6    nonaka 		if (CPU_IS_PXA270) {
   1010   1.6    nonaka 			uint32_t dalgn;
   1011   1.6    nonaka 
   1012   1.6    nonaka 			dalgn = dmac_reg_read(sc, DMAC_DALGN);
   1013   1.6    nonaka 			dalgn &= ~(1U << channel);
   1014   1.6    nonaka 			if (dxs->dxs_misaligned_flag)
   1015   1.6    nonaka 				dalgn |= (1U << channel);
   1016   1.6    nonaka 			dmac_reg_write(sc, DMAC_DALGN, dalgn);
   1017   1.6    nonaka 		}
   1018   1.6    nonaka 
   1019   1.1       scw 		dxs->dxs_channel = channel;
   1020   1.1       scw 		sc->sc_active[channel] = dxs;
   1021   1.1       scw 		(void) dmac_continue_xfer(sc, dxs);
   1022   1.1       scw 		/*
   1023   1.1       scw 		 * XXX: Deal with descriptor allocation failure for loops
   1024   1.1       scw 		 */
   1025   1.1       scw 	}
   1026   1.1       scw }
   1027   1.1       scw 
   1028   1.1       scw static int
   1029   1.1       scw dmac_continue_xfer(struct pxadmac_softc *sc, struct dmac_xfer_state *dxs)
   1030   1.1       scw {
   1031   1.1       scw 	struct dmac_desc *desc, *prev_desc;
   1032   1.1       scw 	struct pxa2x0_dma_desc *dd;
   1033   1.1       scw 	struct dmac_desc_segs *src_ds, *dst_ds;
   1034   1.1       scw 	struct dmac_xfer_desc *src_xd, *dst_xd;
   1035   1.1       scw 	bus_dma_segment_t *src_seg, *dst_seg;
   1036   1.1       scw 	bus_addr_t src_mem_addr, dst_mem_addr;
   1037   1.1       scw 	bus_size_t src_size, dst_size, this_size;
   1038   1.1       scw 
   1039   1.1       scw 	desc = NULL;
   1040   1.1       scw 	prev_desc = NULL;
   1041   1.1       scw 	dd = NULL;
   1042   1.1       scw 	src_ds = &dxs->dxs_segs[DMAC_DESC_SRC];
   1043   1.1       scw 	dst_ds = &dxs->dxs_segs[DMAC_DESC_DST];
   1044   1.1       scw 	src_xd = &dxs->dxs_desc[DMAC_DESC_SRC];
   1045   1.1       scw 	dst_xd = &dxs->dxs_desc[DMAC_DESC_DST];
   1046   1.1       scw 	SLIST_INIT(&dxs->dxs_descs);
   1047   1.1       scw 
   1048   1.1       scw 	/*
   1049   1.1       scw 	 * As long as the source/destination buffers have DMA segments,
   1050   1.1       scw 	 * and we have free descriptors, build a DMA chain.
   1051   1.1       scw 	 */
   1052   1.1       scw 	while (src_ds->ds_nsegs && dst_ds->ds_nsegs && sc->sc_free_descs) {
   1053   1.1       scw 		src_seg = src_ds->ds_curseg;
   1054   1.1       scw 		src_mem_addr = src_seg->ds_addr + src_ds->ds_offset;
   1055   1.4   thorpej 		if (src_xd->xd_addr_hold == false &&
   1056   1.1       scw 		    dxs->dxs_loop_notify != DMAC_DONT_LOOP)
   1057   1.1       scw 			src_size = dxs->dxs_loop_notify;
   1058   1.1       scw 		else
   1059   1.1       scw 			src_size = src_seg->ds_len - src_ds->ds_offset;
   1060   1.1       scw 
   1061   1.1       scw 		dst_seg = dst_ds->ds_curseg;
   1062   1.1       scw 		dst_mem_addr = dst_seg->ds_addr + dst_ds->ds_offset;
   1063   1.4   thorpej 		if (dst_xd->xd_addr_hold == false &&
   1064   1.1       scw 		    dxs->dxs_loop_notify != DMAC_DONT_LOOP)
   1065   1.1       scw 			dst_size = dxs->dxs_loop_notify;
   1066   1.1       scw 		else
   1067   1.1       scw 			dst_size = dst_seg->ds_len - dst_ds->ds_offset;
   1068   1.1       scw 
   1069   1.1       scw 		/*
   1070   1.1       scw 		 * We may need to split a source or destination segment
   1071   1.1       scw 		 * across two or more DMAC descriptors.
   1072   1.1       scw 		 */
   1073   1.1       scw 		while (src_size && dst_size &&
   1074   1.1       scw 		    (desc = SLIST_FIRST(&sc->sc_descs)) != NULL) {
   1075   1.1       scw 			SLIST_REMOVE_HEAD(&sc->sc_descs, d_link);
   1076   1.1       scw 			sc->sc_free_descs--;
   1077   1.1       scw 
   1078   1.1       scw 			/*
   1079   1.1       scw 			 * Decide how much data we're going to transfer
   1080   1.1       scw 			 * using this DMAC descriptor.
   1081   1.1       scw 			 */
   1082   1.1       scw 			if (src_xd->xd_addr_hold)
   1083   1.1       scw 				this_size = dst_size;
   1084   1.1       scw 			else
   1085   1.1       scw 			if (dst_xd->xd_addr_hold)
   1086   1.1       scw 				this_size = src_size;
   1087   1.1       scw 			else
   1088  1.14  riastrad 				this_size = uimin(dst_size, src_size);
   1089   1.1       scw 
   1090   1.1       scw 			/*
   1091   1.1       scw 			 * But clamp the transfer size to the DMAC
   1092   1.1       scw 			 * descriptor's maximum.
   1093   1.1       scw 			 */
   1094  1.14  riastrad 			this_size = uimin(this_size, DCMD_LENGTH_MASK & ~0x1f);
   1095   1.1       scw 
   1096   1.1       scw 			/*
   1097   1.1       scw 			 * Fill in the DMAC descriptor
   1098   1.1       scw 			 */
   1099   1.1       scw 			dd = desc->d_desc;
   1100   1.1       scw 			dd->dd_dsadr = src_mem_addr;
   1101   1.1       scw 			dd->dd_dtadr = dst_mem_addr;
   1102   1.1       scw 			dd->dd_dcmd = dxs->dxs_dcmd | this_size;
   1103   1.1       scw 
   1104   1.1       scw 			/*
   1105   1.1       scw 			 * Link it into the chain
   1106   1.1       scw 			 */
   1107   1.1       scw 			if (prev_desc) {
   1108   1.1       scw 				SLIST_INSERT_AFTER(prev_desc, desc, d_link);
   1109   1.1       scw 				prev_desc->d_desc->dd_ddadr = desc->d_desc_pa;
   1110   1.1       scw 			} else {
   1111   1.1       scw 				SLIST_INSERT_HEAD(&dxs->dxs_descs, desc,
   1112   1.1       scw 				    d_link);
   1113   1.1       scw 			}
   1114   1.1       scw 			prev_desc = desc;
   1115   1.1       scw 
   1116   1.1       scw 			/*
   1117   1.1       scw 			 * Update the source/destination pointers
   1118   1.1       scw 			 */
   1119   1.4   thorpej 			if (src_xd->xd_addr_hold == false) {
   1120   1.1       scw 				src_size -= this_size;
   1121   1.1       scw 				src_ds->ds_offset += this_size;
   1122   1.1       scw 				if (src_ds->ds_offset == src_seg->ds_len) {
   1123   1.1       scw 					KDASSERT(src_size == 0);
   1124   1.1       scw 					src_ds->ds_curseg = ++src_seg;
   1125   1.1       scw 					src_ds->ds_offset = 0;
   1126   1.1       scw 					src_ds->ds_nsegs--;
   1127   1.1       scw 				} else
   1128   1.1       scw 					src_mem_addr += this_size;
   1129   1.1       scw 			}
   1130   1.1       scw 
   1131   1.4   thorpej 			if (dst_xd->xd_addr_hold == false) {
   1132   1.1       scw 				dst_size -= this_size;
   1133   1.1       scw 				dst_ds->ds_offset += this_size;
   1134   1.1       scw 				if (dst_ds->ds_offset == dst_seg->ds_len) {
   1135   1.1       scw 					KDASSERT(dst_size == 0);
   1136   1.1       scw 					dst_ds->ds_curseg = ++dst_seg;
   1137   1.1       scw 					dst_ds->ds_offset = 0;
   1138   1.1       scw 					dst_ds->ds_nsegs--;
   1139   1.1       scw 				} else
   1140   1.1       scw 					dst_mem_addr += this_size;
   1141   1.1       scw 			}
   1142   1.1       scw 		}
   1143   1.1       scw 
   1144   1.1       scw 		if (dxs->dxs_loop_notify != DMAC_DONT_LOOP) {
   1145   1.1       scw 			/*
   1146   1.1       scw 			 * We must be able to allocate descriptors for the
   1147   1.1       scw 			 * entire loop. Otherwise, return them to the pool
   1148   1.1       scw 			 * and bail.
   1149   1.1       scw 			 */
   1150   1.1       scw 			if (desc == NULL) {
   1151   1.1       scw 				struct dmac_desc *ndesc;
   1152   1.1       scw 				for (desc = SLIST_FIRST(&dxs->dxs_descs);
   1153   1.1       scw 				    desc; desc = ndesc) {
   1154   1.1       scw 					ndesc = SLIST_NEXT(desc, d_link);
   1155   1.1       scw 					SLIST_INSERT_HEAD(&sc->sc_descs, desc,
   1156   1.1       scw 					    d_link);
   1157   1.1       scw 					sc->sc_free_descs++;
   1158   1.1       scw 				}
   1159   1.1       scw 
   1160   1.1       scw 				return (0);
   1161   1.1       scw 			}
   1162   1.1       scw 
   1163   1.1       scw 			KASSERT(dd != NULL);
   1164   1.1       scw 			dd->dd_dcmd |= DCMD_ENDIRQEN;
   1165   1.1       scw 		}
   1166   1.1       scw 	}
   1167   1.1       scw 
   1168   1.1       scw 	/*
   1169   1.1       scw 	 * Did we manage to build a chain?
   1170   1.1       scw 	 * If not, just return.
   1171   1.1       scw 	 */
   1172   1.1       scw 	if (dd == NULL)
   1173   1.1       scw 		return (0);
   1174   1.1       scw 
   1175   1.1       scw 	if (dxs->dxs_loop_notify == DMAC_DONT_LOOP) {
   1176   1.1       scw 		dd->dd_dcmd |= DCMD_ENDIRQEN;
   1177   1.1       scw 		dd->dd_ddadr = DMAC_DESC_LAST;
   1178   1.1       scw 	} else
   1179   1.1       scw 		dd->dd_ddadr = SLIST_FIRST(&dxs->dxs_descs)->d_desc_pa;
   1180   1.1       scw 
   1181   1.1       scw 	if (dxs->dxs_peripheral != DMAC_PERIPH_NONE) {
   1182   1.1       scw 		dmac_reg_write(sc, DMAC_DRCMR(dxs->dxs_peripheral),
   1183   1.1       scw 		    dxs->dxs_channel | DRCMR_MAPVLD);
   1184   1.1       scw 	}
   1185   1.1       scw 	dmac_reg_write(sc, DMAC_DDADR(dxs->dxs_channel),
   1186   1.1       scw 	    SLIST_FIRST(&dxs->dxs_descs)->d_desc_pa);
   1187   1.1       scw 	dmac_reg_write(sc, DMAC_DCSR(dxs->dxs_channel),
   1188   1.1       scw 	    DCSR_ENDINTR | DCSR_RUN);
   1189   1.1       scw 
   1190   1.1       scw 	return (1);
   1191   1.1       scw }
   1192   1.1       scw 
   1193   1.1       scw static u_int
   1194   1.1       scw dmac_channel_intr(struct pxadmac_softc *sc, u_int channel)
   1195   1.1       scw {
   1196   1.1       scw 	struct dmac_xfer_state *dxs;
   1197   1.1       scw 	struct dmac_desc *desc, *ndesc;
   1198  1.12     skrll 	uint32_t dcsr;
   1199   1.1       scw 	u_int rv = 0;
   1200   1.1       scw 
   1201   1.1       scw 	dcsr = dmac_reg_read(sc, DMAC_DCSR(channel));
   1202   1.1       scw 	dmac_reg_write(sc, DMAC_DCSR(channel), dcsr);
   1203   1.1       scw 	if (dmac_reg_read(sc, DMAC_DCSR(channel)) & DCSR_STOPSTATE)
   1204   1.1       scw 		dmac_reg_write(sc, DMAC_DCSR(channel), dcsr & ~DCSR_RUN);
   1205   1.1       scw 
   1206   1.1       scw 	if ((dxs = sc->sc_active[channel]) == NULL) {
   1207   1.7    nonaka 		aprint_error_dev(sc->sc_dev,
   1208   1.7    nonaka 		    "Stray DMAC interrupt for unallocated channel %d\n",
   1209   1.7    nonaka 		    channel);
   1210   1.1       scw 		return (0);
   1211   1.1       scw 	}
   1212   1.1       scw 
   1213   1.1       scw 	/*
   1214   1.1       scw 	 * Clear down the interrupt in the DMA Interrupt Register
   1215   1.1       scw 	 */
   1216  1.13    nonaka 	if (!CPU_IS_PXA270)
   1217  1.13    nonaka 		dmac_reg_write(sc, DMAC_DINT, (1u << channel));
   1218   1.1       scw 
   1219   1.1       scw 	/*
   1220   1.1       scw 	 * If this is a looping request, invoke the 'done' callback and
   1221   1.1       scw 	 * return immediately.
   1222   1.1       scw 	 */
   1223   1.1       scw 	if (dxs->dxs_loop_notify != DMAC_DONT_LOOP &&
   1224   1.1       scw 	    (dcsr & DCSR_BUSERRINTR) == 0) {
   1225   1.1       scw 		(dxs->dxs_done)(&dxs->dxs_xfer, 0);
   1226   1.1       scw 		return (0);
   1227   1.1       scw 	}
   1228   1.1       scw 
   1229   1.1       scw 	/*
   1230   1.1       scw 	 * Free the descriptors allocated to the completed transfer
   1231   1.1       scw 	 *
   1232   1.1       scw 	 * XXX: If there is more data to transfer in this request,
   1233   1.1       scw 	 * we could simply reuse some or all of the descriptors
   1234   1.1       scw 	 * already allocated for the transfer which just completed.
   1235   1.1       scw 	 */
   1236   1.1       scw 	for (desc = SLIST_FIRST(&dxs->dxs_descs); desc; desc = ndesc) {
   1237   1.1       scw 		ndesc = SLIST_NEXT(desc, d_link);
   1238   1.1       scw 		SLIST_INSERT_HEAD(&sc->sc_descs, desc, d_link);
   1239   1.1       scw 		sc->sc_free_descs++;
   1240   1.1       scw 	}
   1241   1.1       scw 
   1242   1.1       scw 	if ((dcsr & DCSR_BUSERRINTR) || dmac_continue_xfer(sc, dxs) == 0) {
   1243   1.1       scw 		/*
   1244   1.1       scw 		 * The transfer completed (possibly due to an error),
   1245   1.1       scw 		 * -OR- we were unable to continue any remaining
   1246   1.1       scw 		 * segment of the transfer due to a lack of descriptors.
   1247   1.1       scw 		 *
   1248   1.1       scw 		 * In either case, we have to free up DMAC resources
   1249   1.1       scw 		 * allocated to the request.
   1250   1.1       scw 		 */
   1251   1.1       scw 		sc->sc_active[channel] = NULL;
   1252   1.1       scw 		dmac_free_channel(sc, DMAC_PRI(dxs->dxs_priority), channel);
   1253   1.1       scw 		dxs->dxs_channel = DMAC_NO_CHANNEL;
   1254   1.1       scw 		if (dxs->dxs_peripheral != DMAC_PERIPH_NONE)
   1255   1.1       scw 			dmac_reg_write(sc, DMAC_DRCMR(dxs->dxs_peripheral), 0);
   1256   1.1       scw 
   1257   1.1       scw 		if (dxs->dxs_segs[DMAC_DESC_SRC].ds_nsegs == 0 ||
   1258   1.1       scw 		    dxs->dxs_segs[DMAC_DESC_DST].ds_nsegs == 0 ||
   1259   1.1       scw 		    (dcsr & DCSR_BUSERRINTR)) {
   1260   1.1       scw 
   1261   1.1       scw 			/*
   1262   1.1       scw 			 * The transfer is complete.
   1263   1.1       scw 			 */
   1264   1.1       scw 			dxs->dxs_queue = NULL;
   1265   1.1       scw 			rv = 1u << DMAC_PRI(dxs->dxs_priority);
   1266   1.1       scw 
   1267   1.1       scw 			if (dxs->dxs_peripheral != DMAC_PERIPH_NONE &&
   1268   1.1       scw 			    --sc->sc_periph[dxs->dxs_peripheral].sp_busy != 0) {
   1269   1.1       scw 				struct dmac_xfer_state *ndxs;
   1270   1.1       scw 				/*
   1271   1.1       scw 				 * We've just removed the current item for this
   1272   1.1       scw 				 * peripheral, and there is at least one more
   1273   1.1       scw 				 * pending item waiting. Make it current.
   1274   1.1       scw 				 */
   1275   1.1       scw 				ndxs = SIMPLEQ_FIRST(
   1276   1.1       scw 				  &sc->sc_periph[dxs->dxs_peripheral].sp_queue);
   1277   1.1       scw 				KDASSERT(ndxs != NULL);
   1278   1.1       scw 				SIMPLEQ_REMOVE_HEAD(
   1279   1.1       scw 				   &sc->sc_periph[dxs->dxs_peripheral].sp_queue,
   1280   1.1       scw 				    dxs_link);
   1281   1.1       scw 
   1282   1.1       scw 				ndxs->dxs_queue =
   1283   1.1       scw 				    &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)];
   1284   1.1       scw 				SIMPLEQ_INSERT_TAIL(ndxs->dxs_queue, ndxs,
   1285   1.1       scw 				    dxs_link);
   1286   1.1       scw 			}
   1287   1.1       scw 
   1288   1.1       scw 			(dxs->dxs_done)(&dxs->dxs_xfer,
   1289   1.1       scw 			    (dcsr & DCSR_BUSERRINTR) ? EFAULT : 0);
   1290   1.1       scw 		} else {
   1291   1.1       scw 			/*
   1292   1.1       scw 			 * The request is not yet complete, but we were unable
   1293   1.1       scw 			 * to make any headway at this time because there are
   1294   1.1       scw 			 * no free descriptors. Put the request back at the
   1295   1.1       scw 			 * head of the appropriate priority queue. It'll be
   1296   1.1       scw 			 * dealt with as other in-progress transfers complete.
   1297   1.1       scw 			 */
   1298   1.1       scw 			SIMPLEQ_INSERT_HEAD(
   1299   1.1       scw 			    &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)], dxs,
   1300   1.1       scw 			    dxs_link);
   1301   1.1       scw 		}
   1302   1.1       scw 	}
   1303   1.1       scw 
   1304   1.1       scw 	return (rv);
   1305   1.1       scw }
   1306   1.1       scw 
   1307   1.1       scw static int
   1308   1.1       scw dmac_intr(void *arg)
   1309   1.1       scw {
   1310   1.1       scw 	struct pxadmac_softc *sc = arg;
   1311  1.12     skrll 	uint32_t rv, mask;
   1312   1.1       scw 	u_int chan, pri;
   1313   1.1       scw 
   1314   1.1       scw 	rv = dmac_reg_read(sc, DMAC_DINT);
   1315   1.1       scw 	if ((rv & DMAC_DINT_MASK) == 0)
   1316   1.1       scw 		return (0);
   1317   1.1       scw 
   1318   1.1       scw 	/*
   1319   1.1       scw 	 * Deal with completed transfers
   1320   1.1       scw 	 */
   1321   1.1       scw 	for (chan = 0, mask = 1u, pri = 0;
   1322   1.1       scw 	    chan < DMAC_N_CHANNELS; chan++, mask <<= 1) {
   1323   1.1       scw 		if (rv & mask)
   1324   1.1       scw 			pri |= dmac_channel_intr(sc, chan);
   1325   1.1       scw 	}
   1326   1.1       scw 
   1327   1.1       scw 	/*
   1328   1.1       scw 	 * Now try to start any queued transfers
   1329   1.1       scw 	 */
   1330   1.1       scw #if (DMAC_N_PRIORITIES > 1)
   1331   1.1       scw 	if (pri & (1u << DMAC_PRIORITY_HIGH))
   1332   1.1       scw 		dmac_start(sc, DMAC_PRIORITY_HIGH);
   1333   1.1       scw 	if (pri & (1u << DMAC_PRIORITY_MED))
   1334   1.1       scw 		dmac_start(sc, DMAC_PRIORITY_MED);
   1335   1.1       scw 	if (pri & (1u << DMAC_PRIORITY_LOW))
   1336   1.1       scw 		dmac_start(sc, DMAC_PRIORITY_LOW);
   1337   1.1       scw #else
   1338   1.1       scw 	if (pri)
   1339   1.1       scw 		dmac_start(sc, DMAC_PRIORITY_NORMAL);
   1340   1.1       scw #endif
   1341   1.1       scw 
   1342   1.1       scw 	return (1);
   1343   1.1       scw }
   1344