Home | History | Annotate | Line # | Download | only in xscale
pxa2x0_dmac.c revision 1.6.10.1
      1  1.6.10.1    cherry /*	$NetBSD: pxa2x0_dmac.c,v 1.6.10.1 2011/06/23 14:19:01 cherry Exp $	*/
      2       1.1       scw 
      3       1.1       scw /*
      4       1.1       scw  * Copyright (c) 2003, 2005 Wasabi Systems, Inc.
      5       1.1       scw  * All rights reserved.
      6       1.1       scw  *
      7       1.1       scw  * Written by Steve C. Woodford for Wasabi Systems, Inc.
      8       1.1       scw  *
      9       1.1       scw  * Redistribution and use in source and binary forms, with or without
     10       1.1       scw  * modification, are permitted provided that the following conditions
     11       1.1       scw  * are met:
     12       1.1       scw  * 1. Redistributions of source code must retain the above copyright
     13       1.1       scw  *    notice, this list of conditions and the following disclaimer.
     14       1.1       scw  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1       scw  *    notice, this list of conditions and the following disclaimer in the
     16       1.1       scw  *    documentation and/or other materials provided with the distribution.
     17       1.1       scw  * 3. All advertising materials mentioning features or use of this software
     18       1.1       scw  *    must display the following acknowledgement:
     19       1.1       scw  *	This product includes software developed for the NetBSD Project by
     20       1.1       scw  *	Wasabi Systems, Inc.
     21       1.1       scw  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22       1.1       scw  *    or promote products derived from this software without specific prior
     23       1.1       scw  *    written permission.
     24       1.1       scw  *
     25       1.1       scw  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26       1.1       scw  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27       1.1       scw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28       1.1       scw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29       1.1       scw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30       1.1       scw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31       1.1       scw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32       1.1       scw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33       1.1       scw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34       1.1       scw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35       1.1       scw  * POSSIBILITY OF SUCH DAMAGE.
     36       1.1       scw  */
     37       1.1       scw 
     38       1.1       scw #include "opt_pxa2x0_dmac.h"
     39       1.1       scw 
     40       1.1       scw #include <sys/param.h>
     41       1.1       scw #include <sys/systm.h>
     42       1.1       scw #include <sys/device.h>
     43       1.1       scw #include <sys/kernel.h>
     44       1.1       scw #include <sys/malloc.h>
     45       1.1       scw #include <sys/queue.h>
     46       1.1       scw 
     47       1.1       scw #include <uvm/uvm_param.h>	/* For PAGE_SIZE */
     48       1.1       scw 
     49       1.1       scw #include <machine/intr.h>
     50       1.1       scw #include <machine/bus.h>
     51       1.1       scw 
     52       1.1       scw #include <dev/dmover/dmovervar.h>
     53       1.1       scw 
     54       1.1       scw #include <arm/xscale/pxa2x0reg.h>
     55       1.1       scw #include <arm/xscale/pxa2x0var.h>
     56       1.6    nonaka #include <arm/xscale/pxa2x0cpu.h>
     57       1.1       scw 
     58       1.1       scw #include <arm/xscale/pxa2x0_dmac.h>
     59       1.1       scw 
     60       1.1       scw #include "locators.h"
     61       1.1       scw 
     62       1.1       scw #undef DMAC_N_PRIORITIES
     63       1.1       scw #ifndef PXA2X0_DMAC_FIXED_PRIORITY
     64       1.1       scw #define DMAC_N_PRIORITIES 3
     65       1.1       scw #define DMAC_PRI(p)   (p)
     66       1.1       scw #else
     67       1.1       scw #define DMAC_N_PRIORITIES 1
     68       1.1       scw #define DMAC_PRI(p)   (0)
     69       1.1       scw #endif
     70       1.1       scw 
     71       1.1       scw struct dmac_desc {
     72       1.1       scw 	SLIST_ENTRY(dmac_desc) d_link;
     73       1.1       scw 	struct pxa2x0_dma_desc *d_desc;
     74       1.1       scw 	paddr_t d_desc_pa;
     75       1.1       scw };
     76       1.1       scw 
     77       1.1       scw /*
     78       1.1       scw  * This is used to maintain state for an in-progress transfer.
     79       1.1       scw  * It tracks the current DMA segment, and offset within the segment
     80       1.1       scw  * in the case where we had to split a request into several DMA
     81       1.1       scw  * operations due to a shortage of DMAC descriptors.
     82       1.1       scw  */
     83       1.1       scw struct dmac_desc_segs {
     84       1.1       scw 	bus_dma_segment_t *ds_curseg;		/* Current segment */
     85       1.1       scw 	u_int ds_nsegs;				/* Remaining segments */
     86       1.1       scw 	bus_size_t ds_offset;			/* Offset within current seg */
     87       1.1       scw };
     88       1.1       scw 
     89       1.1       scw SIMPLEQ_HEAD(dmac_xfer_state_head, dmac_xfer_state);
     90       1.1       scw 
     91       1.1       scw struct dmac_xfer_state {
     92       1.1       scw 	struct dmac_xfer dxs_xfer;
     93       1.1       scw #define	dxs_cookie	dxs_xfer.dx_cookie
     94       1.1       scw #define	dxs_done	dxs_xfer.dx_done
     95       1.1       scw #define	dxs_priority	dxs_xfer.dx_priority
     96       1.1       scw #define	dxs_peripheral	dxs_xfer.dx_peripheral
     97       1.1       scw #define	dxs_flow	dxs_xfer.dx_flow
     98       1.1       scw #define	dxs_dev_width	dxs_xfer.dx_dev_width
     99       1.1       scw #define	dxs_burst_size	dxs_xfer.dx_burst_size
    100       1.1       scw #define	dxs_loop_notify	dxs_xfer.dx_loop_notify
    101       1.1       scw #define	dxs_desc	dxs_xfer.dx_desc
    102       1.1       scw 	SIMPLEQ_ENTRY(dmac_xfer_state) dxs_link;
    103       1.1       scw 	SLIST_HEAD(, dmac_desc) dxs_descs;
    104       1.1       scw 	struct dmac_xfer_state_head *dxs_queue;
    105       1.1       scw 	u_int dxs_channel;
    106       1.1       scw #define	DMAC_NO_CHANNEL	(~0)
    107       1.1       scw 	u_int32_t dxs_dcmd;
    108       1.1       scw 	struct dmac_desc_segs dxs_segs[2];
    109       1.6    nonaka 	bool dxs_misaligned_flag;
    110       1.1       scw };
    111       1.1       scw 
    112       1.1       scw 
    113       1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    114       1.1       scw /*
    115       1.1       scw  * This structure is used to maintain state for the dmover(9) backend
    116       1.1       scw  * part of the driver. We can have a number of concurrent dmover
    117       1.1       scw  * requests in progress at any given time. The exact number is given
    118       1.1       scw  * by the PXA2X0_DMAC_DMOVER_CONCURRENCY compile-time constant. One of
    119       1.1       scw  * these structures is allocated for each concurrent request.
    120       1.1       scw  */
    121       1.1       scw struct dmac_dmover_state {
    122       1.1       scw 	LIST_ENTRY(dmac_dmover_state) ds_link;	/* List of idle dmover chans */
    123       1.1       scw 	struct pxadmac_softc *ds_sc;		/* Uplink to pxadmac softc */
    124       1.1       scw 	struct dmover_request *ds_current;	/* Current dmover request */
    125       1.1       scw 	struct dmac_xfer_state ds_xfer;
    126       1.1       scw 	bus_dmamap_t ds_src_dmap;
    127       1.1       scw 	bus_dmamap_t ds_dst_dmap;
    128       1.1       scw /*
    129       1.1       scw  * There is no inherent size limit in the DMA engine.
    130       1.1       scw  * The following limit is somewhat arbitrary.
    131       1.1       scw  */
    132       1.1       scw #define	DMAC_DMOVER_MAX_XFER	(8*1024*1024)
    133       1.1       scw #if 0
    134       1.1       scw /* This would require 16KB * 2 just for segments... */
    135       1.1       scw #define DMAC_DMOVER_NSEGS	((DMAC_DMOVER_MAX_XFER / PAGE_SIZE) + 1)
    136       1.1       scw #else
    137       1.1       scw #define DMAC_DMOVER_NSEGS	512		/* XXX: Only enough for 2MB */
    138       1.1       scw #endif
    139       1.1       scw 	bus_dma_segment_t ds_zero_seg;		/* Used for zero-fill ops */
    140       1.5  christos 	void *ds_zero_va;
    141       1.1       scw 	bus_dma_segment_t ds_fill_seg;		/* Used for fill8 ops */
    142       1.5  christos 	void *ds_fill_va;
    143       1.1       scw 
    144       1.1       scw #define	ds_src_addr_hold	ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_addr_hold
    145       1.1       scw #define	ds_dst_addr_hold	ds_xfer.dxs_desc[DMAC_DESC_DST].xd_addr_hold
    146       1.1       scw #define	ds_src_burst		ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_burst_size
    147       1.1       scw #define	ds_dst_burst		ds_xfer.dxs_desc[DMAC_DESC_DST].xd_burst_size
    148       1.1       scw #define	ds_src_dma_segs		ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_dma_segs
    149       1.1       scw #define	ds_dst_dma_segs		ds_xfer.dxs_desc[DMAC_DESC_DST].xd_dma_segs
    150       1.1       scw #define	ds_src_nsegs		ds_xfer.dxs_desc[DMAC_DESC_SRC].xd_nsegs
    151       1.1       scw #define	ds_dst_nsegs		ds_xfer.dxs_desc[DMAC_DESC_DST].xd_nsegs
    152       1.1       scw };
    153       1.1       scw 
    154       1.1       scw /*
    155       1.1       scw  * Overall dmover(9) backend state
    156       1.1       scw  */
    157       1.1       scw struct dmac_dmover {
    158       1.1       scw 	struct dmover_backend dd_backend;
    159       1.1       scw 	int dd_busy;
    160       1.1       scw 	LIST_HEAD(, dmac_dmover_state) dd_free;
    161       1.1       scw 	struct dmac_dmover_state dd_state[PXA2X0_DMAC_DMOVER_CONCURRENCY];
    162       1.1       scw };
    163       1.1       scw #endif
    164       1.1       scw 
    165       1.1       scw struct pxadmac_softc {
    166  1.6.10.1    cherry 	device_t sc_dev;
    167       1.1       scw 	bus_space_tag_t sc_bust;
    168       1.1       scw 	bus_dma_tag_t sc_dmat;
    169       1.1       scw 	bus_space_handle_t sc_bush;
    170       1.1       scw 	void *sc_irqcookie;
    171       1.1       scw 
    172       1.1       scw 	/*
    173       1.1       scw 	 * Queue of pending requests, per priority
    174       1.1       scw 	 */
    175       1.1       scw 	struct dmac_xfer_state_head sc_queue[DMAC_N_PRIORITIES];
    176       1.1       scw 
    177       1.1       scw 	/*
    178       1.1       scw 	 * Queue of pending requests, per peripheral
    179       1.1       scw 	 */
    180       1.1       scw 	struct {
    181       1.1       scw 		struct dmac_xfer_state_head sp_queue;
    182       1.1       scw 		u_int sp_busy;
    183       1.1       scw 	} sc_periph[DMAC_N_PERIPH];
    184       1.1       scw 
    185       1.1       scw 	/*
    186       1.1       scw 	 * Active requests, per channel.
    187       1.1       scw 	 */
    188       1.1       scw 	struct dmac_xfer_state *sc_active[DMAC_N_CHANNELS];
    189       1.1       scw 
    190       1.1       scw 	/*
    191       1.1       scw 	 * Channel Priority Allocation
    192       1.1       scw 	 */
    193       1.1       scw 	struct {
    194       1.1       scw 		u_int8_t p_first;
    195       1.1       scw 		u_int8_t p_pri[DMAC_N_CHANNELS];
    196       1.1       scw 	} sc_prio[DMAC_N_PRIORITIES];
    197       1.1       scw #define	DMAC_PRIO_END		(~0)
    198       1.1       scw 	u_int8_t sc_channel_priority[DMAC_N_CHANNELS];
    199       1.1       scw 
    200       1.1       scw 	/*
    201       1.1       scw 	 * DMA descriptor management
    202       1.1       scw 	 */
    203       1.1       scw 	bus_dmamap_t sc_desc_map;
    204       1.1       scw 	bus_dma_segment_t sc_segs;
    205       1.1       scw #define	DMAC_N_DESCS	((PAGE_SIZE * 2) / sizeof(struct pxa2x0_dma_desc))
    206       1.1       scw #define	DMAC_DESCS_SIZE	(DMAC_N_DESCS * sizeof(struct pxa2x0_dma_desc))
    207       1.1       scw 	struct dmac_desc sc_all_descs[DMAC_N_DESCS];
    208       1.1       scw 	u_int sc_free_descs;
    209       1.1       scw 	SLIST_HEAD(, dmac_desc) sc_descs;
    210       1.1       scw 
    211       1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    212       1.1       scw 	/*
    213       1.1       scw 	 * dmover(9) backend state
    214       1.1       scw 	 */
    215       1.1       scw 	struct dmac_dmover sc_dmover;
    216       1.1       scw #endif
    217       1.1       scw };
    218       1.1       scw 
    219  1.6.10.1    cherry static int	pxadmac_match(device_t, cfdata_t, void *);
    220  1.6.10.1    cherry static void	pxadmac_attach(device_t, device_t, void *);
    221       1.1       scw 
    222  1.6.10.1    cherry CFATTACH_DECL_NEW(pxadmac, sizeof(struct pxadmac_softc),
    223       1.1       scw     pxadmac_match, pxadmac_attach, NULL, NULL);
    224       1.1       scw 
    225       1.1       scw static struct pxadmac_softc *pxadmac_sc;
    226       1.1       scw 
    227       1.1       scw static void dmac_start(struct pxadmac_softc *, dmac_priority_t);
    228       1.1       scw static int dmac_continue_xfer(struct pxadmac_softc *, struct dmac_xfer_state *);
    229       1.1       scw static u_int dmac_channel_intr(struct pxadmac_softc *, u_int);
    230       1.1       scw static int dmac_intr(void *);
    231       1.1       scw 
    232       1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    233       1.1       scw static void dmac_dmover_attach(struct pxadmac_softc *);
    234       1.1       scw static void dmac_dmover_process(struct dmover_backend *);
    235       1.1       scw static void dmac_dmover_run(struct dmover_backend *);
    236       1.1       scw static void dmac_dmover_done(struct dmac_xfer *, int);
    237       1.1       scw #endif
    238       1.1       scw 
    239       1.3     perry static inline u_int32_t
    240       1.1       scw dmac_reg_read(struct pxadmac_softc *sc, int reg)
    241       1.1       scw {
    242       1.1       scw 
    243       1.1       scw 	return (bus_space_read_4(sc->sc_bust, sc->sc_bush, reg));
    244       1.1       scw }
    245       1.1       scw 
    246       1.3     perry static inline void
    247       1.1       scw dmac_reg_write(struct pxadmac_softc *sc, int reg, u_int32_t val)
    248       1.1       scw {
    249       1.1       scw 
    250       1.1       scw 	bus_space_write_4(sc->sc_bust, sc->sc_bush, reg, val);
    251       1.1       scw }
    252       1.1       scw 
    253       1.3     perry static inline int
    254       1.1       scw dmac_allocate_channel(struct pxadmac_softc *sc, dmac_priority_t priority,
    255       1.1       scw     u_int *chanp)
    256       1.1       scw {
    257       1.1       scw 	u_int channel;
    258       1.1       scw 
    259       1.1       scw 	KDASSERT((u_int)priority < DMAC_N_PRIORITIES);
    260       1.1       scw 
    261       1.1       scw 	if ((channel = sc->sc_prio[priority].p_first) == DMAC_PRIO_END)
    262       1.1       scw 		return (-1);
    263       1.1       scw 	sc->sc_prio[priority].p_first = sc->sc_prio[priority].p_pri[channel];
    264       1.1       scw 
    265       1.1       scw 	*chanp = channel;
    266       1.1       scw 	return (0);
    267       1.1       scw }
    268       1.1       scw 
    269       1.3     perry static inline void
    270       1.1       scw dmac_free_channel(struct pxadmac_softc *sc, dmac_priority_t priority,
    271       1.1       scw     u_int channel)
    272       1.1       scw {
    273       1.1       scw 
    274       1.1       scw 	KDASSERT((u_int)priority < DMAC_N_PRIORITIES);
    275       1.1       scw 
    276       1.1       scw 	sc->sc_prio[priority].p_pri[channel] = sc->sc_prio[priority].p_first;
    277       1.1       scw 	sc->sc_prio[priority].p_first = channel;
    278       1.1       scw }
    279       1.1       scw 
    280       1.1       scw static int
    281  1.6.10.1    cherry pxadmac_match(device_t parent, cfdata_t cf, void *aux)
    282       1.1       scw {
    283       1.1       scw 	struct pxaip_attach_args *pxa = aux;
    284       1.1       scw 
    285       1.1       scw 	if (pxadmac_sc || pxa->pxa_addr != PXA2X0_DMAC_BASE ||
    286       1.1       scw 	    pxa->pxa_intr != PXA2X0_INT_DMA)
    287       1.1       scw 		return (0);
    288       1.1       scw 
    289       1.1       scw 	pxa->pxa_size = PXA2X0_DMAC_SIZE;
    290       1.1       scw 
    291       1.1       scw 	return (1);
    292       1.1       scw }
    293       1.1       scw 
    294       1.1       scw static void
    295  1.6.10.1    cherry pxadmac_attach(device_t parent, device_t self, void *aux)
    296       1.1       scw {
    297  1.6.10.1    cherry 	struct pxadmac_softc *sc = device_private(self);
    298       1.1       scw 	struct pxaip_attach_args *pxa = aux;
    299       1.1       scw 	struct pxa2x0_dma_desc *dd;
    300       1.1       scw 	int i, nsegs;
    301       1.1       scw 
    302  1.6.10.1    cherry 	sc->sc_dev = self;
    303       1.1       scw 	sc->sc_bust = pxa->pxa_iot;
    304       1.1       scw 	sc->sc_dmat = pxa->pxa_dmat;
    305       1.1       scw 
    306       1.1       scw 	aprint_normal(": DMA Controller\n");
    307       1.1       scw 
    308       1.1       scw 	if (bus_space_map(sc->sc_bust, pxa->pxa_addr, pxa->pxa_size, 0,
    309       1.1       scw 	    &sc->sc_bush)) {
    310  1.6.10.1    cherry 		aprint_error_dev(self, "Can't map registers!\n");
    311       1.1       scw 		return;
    312       1.1       scw 	}
    313       1.1       scw 
    314       1.1       scw 	pxadmac_sc = sc;
    315       1.1       scw 
    316       1.1       scw 	/*
    317       1.1       scw 	 * Make sure the DMAC is quiescent
    318       1.1       scw 	 */
    319       1.1       scw 	for (i = 0; i < DMAC_N_CHANNELS; i++) {
    320       1.1       scw 		dmac_reg_write(sc, DMAC_DCSR(i), 0);
    321       1.1       scw 		dmac_reg_write(sc, DMAC_DRCMR(i), 0);
    322       1.1       scw 		sc->sc_active[i] = NULL;
    323       1.1       scw 	}
    324       1.1       scw 	dmac_reg_write(sc, DMAC_DINT,
    325       1.1       scw 	    dmac_reg_read(sc, DMAC_DINT) & DMAC_DINT_MASK);
    326       1.1       scw 
    327       1.1       scw 	/*
    328       1.1       scw 	 * Initialise the request queues
    329       1.1       scw 	 */
    330       1.1       scw 	for (i = 0; i < DMAC_N_PRIORITIES; i++)
    331       1.1       scw 		SIMPLEQ_INIT(&sc->sc_queue[i]);
    332       1.1       scw 
    333       1.1       scw 	/*
    334       1.1       scw 	 * Initialise the request queues
    335       1.1       scw 	 */
    336       1.1       scw 	for (i = 0; i < DMAC_N_PERIPH; i++) {
    337       1.1       scw 		sc->sc_periph[i].sp_busy = 0;
    338       1.1       scw 		SIMPLEQ_INIT(&sc->sc_periph[i].sp_queue);
    339       1.1       scw 	}
    340       1.1       scw 
    341       1.1       scw 	/*
    342       1.1       scw 	 * Initialise the channel priority metadata
    343       1.1       scw 	 */
    344       1.1       scw 	memset(sc->sc_prio, DMAC_PRIO_END, sizeof(sc->sc_prio));
    345       1.1       scw 	for (i = 0; i < DMAC_N_CHANNELS; i++) {
    346       1.1       scw #if (DMAC_N_PRIORITIES > 1)
    347       1.1       scw 		if (i <= 3)
    348       1.1       scw 			dmac_free_channel(sc, DMAC_PRIORITY_HIGH, i);
    349       1.1       scw 		else
    350       1.1       scw 		if (i <= 7)
    351       1.1       scw 			dmac_free_channel(sc, DMAC_PRIORITY_MED, i);
    352       1.1       scw 		else
    353       1.1       scw 			dmac_free_channel(sc, DMAC_PRIORITY_LOW, i);
    354       1.1       scw #else
    355       1.1       scw 		dmac_free_channel(sc, DMAC_PRIORITY_NORMAL, i);
    356       1.1       scw #endif
    357       1.1       scw 	}
    358       1.1       scw 
    359       1.1       scw 	/*
    360       1.1       scw 	 * Initialise DMA descriptors and associated metadata
    361       1.1       scw 	 */
    362       1.1       scw 	if (bus_dmamem_alloc(sc->sc_dmat, DMAC_DESCS_SIZE, DMAC_DESCS_SIZE, 0,
    363       1.1       scw 	    &sc->sc_segs, 1, &nsegs, BUS_DMA_NOWAIT))
    364       1.1       scw 		panic("dmac_pxaip_attach: bus_dmamem_alloc failed");
    365       1.1       scw 
    366       1.1       scw 	if (bus_dmamem_map(sc->sc_dmat, &sc->sc_segs, 1, DMAC_DESCS_SIZE,
    367       1.1       scw 	    (void *)&dd, BUS_DMA_COHERENT|BUS_DMA_NOCACHE))
    368       1.1       scw 		panic("dmac_pxaip_attach: bus_dmamem_map failed");
    369       1.1       scw 
    370       1.1       scw 	if (bus_dmamap_create(sc->sc_dmat, DMAC_DESCS_SIZE, 1,
    371       1.1       scw 	    DMAC_DESCS_SIZE, 0, BUS_DMA_NOWAIT, &sc->sc_desc_map))
    372       1.1       scw 		panic("dmac_pxaip_attach: bus_dmamap_create failed");
    373       1.1       scw 
    374       1.1       scw 	if (bus_dmamap_load(sc->sc_dmat, sc->sc_desc_map, (void *)dd,
    375       1.1       scw 	    DMAC_DESCS_SIZE, NULL, BUS_DMA_NOWAIT))
    376       1.1       scw 		panic("dmac_pxaip_attach: bus_dmamap_load failed");
    377       1.1       scw 
    378       1.1       scw 	SLIST_INIT(&sc->sc_descs);
    379       1.1       scw 	sc->sc_free_descs = DMAC_N_DESCS;
    380       1.1       scw 	for (i = 0; i < DMAC_N_DESCS; i++, dd++) {
    381       1.1       scw 		SLIST_INSERT_HEAD(&sc->sc_descs, &sc->sc_all_descs[i], d_link);
    382       1.1       scw 		sc->sc_all_descs[i].d_desc = dd;
    383       1.1       scw 		sc->sc_all_descs[i].d_desc_pa =
    384       1.1       scw 		    sc->sc_segs.ds_addr + (sizeof(struct pxa2x0_dma_desc) * i);
    385       1.1       scw 	}
    386       1.1       scw 
    387       1.1       scw 	sc->sc_irqcookie = pxa2x0_intr_establish(pxa->pxa_intr, IPL_BIO,
    388       1.1       scw 	    dmac_intr, sc);
    389       1.1       scw 	KASSERT(sc->sc_irqcookie != NULL);
    390       1.1       scw 
    391       1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    392       1.1       scw 	dmac_dmover_attach(sc);
    393       1.1       scw #endif
    394       1.1       scw }
    395       1.1       scw 
    396       1.1       scw #if (PXA2X0_DMAC_DMOVER_CONCURRENCY > 0)
    397       1.1       scw /*
    398       1.1       scw  * We support the following dmover(9) operations
    399       1.1       scw  */
    400       1.1       scw static const struct dmover_algdesc dmac_dmover_algdescs[] = {
    401       1.1       scw 	{DMOVER_FUNC_ZERO, NULL, 0},	/* Zero-fill */
    402       1.1       scw 	{DMOVER_FUNC_FILL8, NULL, 0},	/* Fill with 8-bit immediate value */
    403       1.1       scw 	{DMOVER_FUNC_COPY, NULL, 1}	/* Copy */
    404       1.1       scw };
    405       1.1       scw #define	DMAC_DMOVER_ALGDESC_COUNT \
    406       1.1       scw 	(sizeof(dmac_dmover_algdescs) / sizeof(dmac_dmover_algdescs[0]))
    407       1.1       scw 
    408       1.1       scw static void
    409       1.1       scw dmac_dmover_attach(struct pxadmac_softc *sc)
    410       1.1       scw {
    411       1.1       scw 	struct dmac_dmover *dd = &sc->sc_dmover;
    412       1.1       scw 	struct dmac_dmover_state *ds;
    413       1.1       scw 	int i, dummy;
    414       1.1       scw 
    415       1.1       scw 	/*
    416       1.1       scw 	 * Describe ourselves to the dmover(9) code
    417       1.1       scw 	 */
    418       1.1       scw 	dd->dd_backend.dmb_name = "pxadmac";
    419       1.1       scw 	dd->dd_backend.dmb_speed = 100*1024*1024;	/* XXX */
    420       1.1       scw 	dd->dd_backend.dmb_cookie = sc;
    421       1.1       scw 	dd->dd_backend.dmb_algdescs = dmac_dmover_algdescs;
    422       1.1       scw 	dd->dd_backend.dmb_nalgdescs = DMAC_DMOVER_ALGDESC_COUNT;
    423       1.1       scw 	dd->dd_backend.dmb_process = dmac_dmover_process;
    424       1.1       scw 	dd->dd_busy = 0;
    425       1.1       scw 	LIST_INIT(&dd->dd_free);
    426       1.1       scw 
    427       1.1       scw 	for (i = 0; i < PXA2X0_DMAC_DMOVER_CONCURRENCY; i++) {
    428       1.1       scw 		ds = &dd->dd_state[i];
    429       1.1       scw 		ds->ds_sc = sc;
    430       1.1       scw 		ds->ds_current = NULL;
    431       1.1       scw 		ds->ds_xfer.dxs_cookie = ds;
    432       1.1       scw 		ds->ds_xfer.dxs_done = dmac_dmover_done;
    433       1.1       scw 		ds->ds_xfer.dxs_priority = DMAC_PRIORITY_NORMAL;
    434       1.1       scw 		ds->ds_xfer.dxs_peripheral = DMAC_PERIPH_NONE;
    435       1.1       scw 		ds->ds_xfer.dxs_flow = DMAC_FLOW_CTRL_NONE;
    436       1.1       scw 		ds->ds_xfer.dxs_dev_width = DMAC_DEV_WIDTH_DEFAULT;
    437       1.1       scw 		ds->ds_xfer.dxs_burst_size = DMAC_BURST_SIZE_8;	/* XXX */
    438       1.1       scw 		ds->ds_xfer.dxs_loop_notify = DMAC_DONT_LOOP;
    439       1.4   thorpej 		ds->ds_src_addr_hold = false;
    440       1.4   thorpej 		ds->ds_dst_addr_hold = false;
    441       1.1       scw 		ds->ds_src_nsegs = 0;
    442       1.1       scw 		ds->ds_dst_nsegs = 0;
    443       1.1       scw 		LIST_INSERT_HEAD(&dd->dd_free, ds, ds_link);
    444       1.1       scw 
    445       1.1       scw 		/*
    446       1.1       scw 		 * Create dma maps for both source and destination buffers.
    447       1.1       scw 		 */
    448       1.1       scw 		if (bus_dmamap_create(sc->sc_dmat, DMAC_DMOVER_MAX_XFER,
    449       1.1       scw 				DMAC_DMOVER_NSEGS, DMAC_DMOVER_MAX_XFER,
    450       1.1       scw 				0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    451       1.1       scw 				&ds->ds_src_dmap) ||
    452       1.1       scw 		    bus_dmamap_create(sc->sc_dmat, DMAC_DMOVER_MAX_XFER,
    453       1.1       scw 				DMAC_DMOVER_NSEGS, DMAC_DMOVER_MAX_XFER,
    454       1.1       scw 				0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    455       1.1       scw 				&ds->ds_dst_dmap)) {
    456       1.1       scw 			panic("dmac_dmover_attach: bus_dmamap_create failed");
    457       1.1       scw 		}
    458       1.1       scw 
    459       1.1       scw 		/*
    460       1.1       scw 		 * Allocate some dma memory to be used as source buffers
    461       1.1       scw 		 * for the zero-fill and fill-8 operations. We only need
    462       1.1       scw 		 * small buffers here, since we set up the DMAC source
    463       1.4   thorpej 		 * descriptor with 'ds_addr_hold' set to true.
    464       1.1       scw 		 */
    465       1.1       scw 		if (bus_dmamem_alloc(sc->sc_dmat,
    466       1.1       scw 				arm_pdcache_line_size, arm_pdcache_line_size, 0,
    467       1.1       scw 				&ds->ds_zero_seg, 1, &dummy, BUS_DMA_NOWAIT) ||
    468       1.1       scw 		    bus_dmamem_alloc(sc->sc_dmat,
    469       1.1       scw 				arm_pdcache_line_size, arm_pdcache_line_size, 0,
    470       1.1       scw 				&ds->ds_fill_seg, 1, &dummy, BUS_DMA_NOWAIT)) {
    471       1.1       scw 			panic("dmac_dmover_attach: bus_dmamem_alloc failed");
    472       1.1       scw 		}
    473       1.1       scw 
    474       1.1       scw 		if (bus_dmamem_map(sc->sc_dmat, &ds->ds_zero_seg, 1,
    475       1.1       scw 				arm_pdcache_line_size, &ds->ds_zero_va,
    476       1.1       scw 				BUS_DMA_NOWAIT) ||
    477       1.1       scw 		    bus_dmamem_map(sc->sc_dmat, &ds->ds_fill_seg, 1,
    478       1.1       scw 				arm_pdcache_line_size, &ds->ds_fill_va,
    479       1.1       scw 				BUS_DMA_NOWAIT)) {
    480       1.1       scw 			panic("dmac_dmover_attach: bus_dmamem_map failed");
    481       1.1       scw 		}
    482       1.1       scw 
    483       1.1       scw 		/*
    484       1.1       scw 		 * Make sure the zero-fill source buffer really is zero filled
    485       1.1       scw 		 */
    486       1.1       scw 		memset(ds->ds_zero_va, 0, arm_pdcache_line_size);
    487       1.1       scw 	}
    488       1.1       scw 
    489       1.1       scw 	dmover_backend_register(&sc->sc_dmover.dd_backend);
    490       1.1       scw }
    491       1.1       scw 
    492       1.1       scw static void
    493       1.1       scw dmac_dmover_process(struct dmover_backend *dmb)
    494       1.1       scw {
    495       1.1       scw 	struct pxadmac_softc *sc = dmb->dmb_cookie;
    496       1.1       scw 	int s = splbio();
    497       1.1       scw 
    498       1.1       scw 	/*
    499       1.1       scw 	 * If the backend is currently idle, go process the queue.
    500       1.1       scw 	 */
    501       1.1       scw 	if (sc->sc_dmover.dd_busy == 0)
    502       1.1       scw 		dmac_dmover_run(&sc->sc_dmover.dd_backend);
    503       1.1       scw 	splx(s);
    504       1.1       scw }
    505       1.1       scw 
    506       1.1       scw static void
    507       1.1       scw dmac_dmover_run(struct dmover_backend *dmb)
    508       1.1       scw {
    509       1.1       scw 	struct dmover_request *dreq;
    510       1.1       scw 	struct pxadmac_softc *sc;
    511       1.1       scw 	struct dmac_dmover *dd;
    512       1.1       scw 	struct dmac_dmover_state *ds;
    513       1.1       scw 	size_t len_src, len_dst;
    514       1.1       scw 	int rv;
    515       1.1       scw 
    516       1.1       scw 	sc = dmb->dmb_cookie;
    517       1.1       scw 	dd = &sc->sc_dmover;
    518       1.1       scw 	sc->sc_dmover.dd_busy = 1;
    519       1.1       scw 
    520       1.1       scw 	/*
    521       1.1       scw 	 * As long as we can queue up dmover requests...
    522       1.1       scw 	 */
    523       1.1       scw 	while ((dreq = TAILQ_FIRST(&dmb->dmb_pendreqs)) != NULL &&
    524       1.1       scw 	    (ds = LIST_FIRST(&dd->dd_free)) != NULL) {
    525       1.1       scw 		/*
    526       1.1       scw 		 * Pull the request off the queue, mark it 'running',
    527       1.1       scw 		 * and make it 'current'.
    528       1.1       scw 		 */
    529       1.1       scw 		dmover_backend_remque(dmb, dreq);
    530       1.1       scw 		dreq->dreq_flags |= DMOVER_REQ_RUNNING;
    531       1.1       scw 		LIST_REMOVE(ds, ds_link);
    532       1.1       scw 		ds->ds_current = dreq;
    533       1.1       scw 
    534       1.1       scw 		switch (dreq->dreq_outbuf_type) {
    535       1.1       scw 		case DMOVER_BUF_LINEAR:
    536       1.1       scw 			len_dst = dreq->dreq_outbuf.dmbuf_linear.l_len;
    537       1.1       scw 			break;
    538       1.1       scw 		case DMOVER_BUF_UIO:
    539       1.1       scw 			len_dst = dreq->dreq_outbuf.dmbuf_uio->uio_resid;
    540       1.1       scw 			break;
    541       1.1       scw 		default:
    542       1.1       scw 			goto error;
    543       1.1       scw 		}
    544       1.1       scw 
    545       1.1       scw 		/*
    546       1.1       scw 		 * Fix up the appropriate DMA 'source' buffer
    547       1.1       scw 		 */
    548       1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_ninputs) {
    549       1.1       scw 			struct uio *uio;
    550       1.1       scw 			/*
    551       1.1       scw 			 * This is a 'copy' operation.
    552       1.1       scw 			 * Load up the specified source buffer
    553       1.1       scw 			 */
    554       1.1       scw 			switch (dreq->dreq_inbuf_type) {
    555       1.1       scw 			case DMOVER_BUF_LINEAR:
    556       1.1       scw 				len_src= dreq->dreq_inbuf[0].dmbuf_linear.l_len;
    557       1.1       scw 				if (len_src != len_dst)
    558       1.1       scw 					goto error;
    559       1.1       scw 				if (bus_dmamap_load(sc->sc_dmat,ds->ds_src_dmap,
    560       1.1       scw 				    dreq->dreq_inbuf[0].dmbuf_linear.l_addr,
    561       1.1       scw 				    len_src, NULL,
    562       1.1       scw 				    BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    563       1.1       scw 				    BUS_DMA_READ))
    564       1.1       scw 					goto error;
    565       1.1       scw 				break;
    566       1.1       scw 
    567       1.1       scw 			case DMOVER_BUF_UIO:
    568       1.1       scw 				uio = dreq->dreq_inbuf[0].dmbuf_uio;
    569       1.1       scw 				len_src = uio->uio_resid;
    570       1.1       scw 				if (uio->uio_rw != UIO_WRITE ||
    571       1.1       scw 				    len_src != len_dst)
    572       1.1       scw 					goto error;
    573       1.1       scw 				if (bus_dmamap_load_uio(sc->sc_dmat,
    574       1.1       scw 				    ds->ds_src_dmap, uio,
    575       1.1       scw 				    BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    576       1.1       scw 				    BUS_DMA_READ))
    577       1.1       scw 					goto error;
    578       1.1       scw 				break;
    579       1.1       scw 
    580       1.1       scw 			default:
    581       1.1       scw 				goto error;
    582       1.1       scw 			}
    583       1.1       scw 
    584       1.4   thorpej 			ds->ds_src_addr_hold = false;
    585       1.1       scw 		} else
    586       1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_name ==
    587       1.1       scw 		    DMOVER_FUNC_ZERO) {
    588       1.1       scw 			/*
    589       1.1       scw 			 * Zero-fill operation.
    590       1.1       scw 			 * Simply load up the pre-zeroed source buffer
    591       1.1       scw 			 */
    592       1.1       scw 			if (bus_dmamap_load(sc->sc_dmat, ds->ds_src_dmap,
    593       1.1       scw 			    ds->ds_zero_va, arm_pdcache_line_size, NULL,
    594       1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_READ))
    595       1.1       scw 				goto error;
    596       1.1       scw 
    597       1.4   thorpej 			ds->ds_src_addr_hold = true;
    598       1.1       scw 		} else
    599       1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_name ==
    600       1.1       scw 		    DMOVER_FUNC_FILL8) {
    601       1.1       scw 			/*
    602       1.1       scw 			 * Fill-8 operation.
    603       1.1       scw 			 * Initialise our fill-8 buffer, and load it up.
    604       1.1       scw 			 *
    605       1.1       scw 			 * XXX: Experiment with exactly how much of the
    606       1.1       scw 			 * source buffer needs to be filled. Particularly WRT
    607       1.1       scw 			 * burst size (which is hardcoded to 8 for dmover).
    608       1.1       scw 			 */
    609       1.1       scw 			memset(ds->ds_fill_va, dreq->dreq_immediate[0],
    610       1.1       scw 			    arm_pdcache_line_size);
    611       1.1       scw 
    612       1.1       scw 			if (bus_dmamap_load(sc->sc_dmat, ds->ds_src_dmap,
    613       1.1       scw 			    ds->ds_fill_va, arm_pdcache_line_size, NULL,
    614       1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_READ))
    615       1.1       scw 				goto error;
    616       1.1       scw 
    617       1.4   thorpej 			ds->ds_src_addr_hold = true;
    618       1.1       scw 		} else {
    619       1.1       scw 			goto error;
    620       1.1       scw 		}
    621       1.1       scw 
    622       1.1       scw 		/*
    623       1.1       scw 		 * Now do the same for the destination buffer
    624       1.1       scw 		 */
    625       1.1       scw 		switch (dreq->dreq_outbuf_type) {
    626       1.1       scw 		case DMOVER_BUF_LINEAR:
    627       1.1       scw 			if (bus_dmamap_load(sc->sc_dmat, ds->ds_dst_dmap,
    628       1.1       scw 			    dreq->dreq_outbuf.dmbuf_linear.l_addr,
    629       1.1       scw 			    len_dst, NULL,
    630       1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_WRITE))
    631       1.1       scw 				goto error_unload_src;
    632       1.1       scw 			break;
    633       1.1       scw 
    634       1.1       scw 		case DMOVER_BUF_UIO:
    635       1.1       scw 			if (dreq->dreq_outbuf.dmbuf_uio->uio_rw != UIO_READ)
    636       1.1       scw 				goto error_unload_src;
    637       1.1       scw 			if (bus_dmamap_load_uio(sc->sc_dmat, ds->ds_dst_dmap,
    638       1.1       scw 			    dreq->dreq_outbuf.dmbuf_uio,
    639       1.1       scw 			    BUS_DMA_NOWAIT | BUS_DMA_STREAMING | BUS_DMA_WRITE))
    640       1.1       scw 				goto error_unload_src;
    641       1.1       scw 			break;
    642       1.1       scw 
    643       1.1       scw 		default:
    644       1.1       scw 		error_unload_src:
    645       1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ds->ds_src_dmap);
    646       1.1       scw 		error:
    647       1.1       scw 			dreq->dreq_error = EINVAL;
    648       1.1       scw 			dreq->dreq_flags |= DMOVER_REQ_ERROR;
    649       1.1       scw 			ds->ds_current = NULL;
    650       1.1       scw 			LIST_INSERT_HEAD(&dd->dd_free, ds, ds_link);
    651       1.1       scw 			dmover_done(dreq);
    652       1.1       scw 			continue;
    653       1.1       scw 		}
    654       1.1       scw 
    655       1.1       scw 		/*
    656       1.1       scw 		 * The last step before shipping the request off to the
    657       1.1       scw 		 * DMAC driver is to sync the dma maps.
    658       1.1       scw 		 */
    659       1.1       scw 		bus_dmamap_sync(sc->sc_dmat, ds->ds_src_dmap, 0,
    660       1.1       scw 		    ds->ds_src_dmap->dm_mapsize, BUS_DMASYNC_PREWRITE);
    661       1.1       scw 		ds->ds_src_dma_segs = ds->ds_src_dmap->dm_segs;
    662       1.1       scw 		ds->ds_src_nsegs = ds->ds_src_dmap->dm_nsegs;
    663       1.1       scw 
    664       1.1       scw 		bus_dmamap_sync(sc->sc_dmat, ds->ds_dst_dmap, 0,
    665       1.1       scw 		    ds->ds_dst_dmap->dm_mapsize, BUS_DMASYNC_PREREAD);
    666       1.1       scw 		ds->ds_dst_dma_segs = ds->ds_dst_dmap->dm_segs;
    667       1.1       scw 		ds->ds_dst_nsegs = ds->ds_dst_dmap->dm_nsegs;
    668       1.1       scw 
    669       1.1       scw 		/*
    670       1.1       scw 		 * Hand the request over to the dmac section of the driver.
    671       1.1       scw 		 */
    672       1.1       scw 		if ((rv = pxa2x0_dmac_start_xfer(&ds->ds_xfer.dxs_xfer)) != 0) {
    673       1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ds->ds_src_dmap);
    674       1.1       scw 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dst_dmap);
    675       1.1       scw 			dreq->dreq_error = rv;
    676       1.1       scw 			dreq->dreq_flags |= DMOVER_REQ_ERROR;
    677       1.1       scw 			ds->ds_current = NULL;
    678       1.1       scw 			LIST_INSERT_HEAD(&dd->dd_free, ds, ds_link);
    679       1.1       scw 			dmover_done(dreq);
    680       1.1       scw 		}
    681       1.1       scw 	}
    682       1.1       scw 
    683       1.1       scw 	/* All done */
    684       1.1       scw 	sc->sc_dmover.dd_busy = 0;
    685       1.1       scw }
    686       1.1       scw 
    687       1.1       scw static void
    688       1.1       scw dmac_dmover_done(struct dmac_xfer *dx, int error)
    689       1.1       scw {
    690       1.1       scw 	struct dmac_dmover_state *ds = dx->dx_cookie;
    691       1.1       scw 	struct pxadmac_softc *sc = ds->ds_sc;
    692       1.1       scw 	struct dmover_request *dreq = ds->ds_current;
    693       1.1       scw 
    694       1.1       scw 	/*
    695       1.1       scw 	 * A dmover(9) request has just completed.
    696       1.1       scw 	 */
    697       1.1       scw 
    698       1.1       scw 	KDASSERT(dreq != NULL);
    699       1.1       scw 
    700       1.1       scw 	/*
    701       1.1       scw 	 * Sync and unload the DMA maps
    702       1.1       scw 	 */
    703       1.1       scw 	bus_dmamap_sync(sc->sc_dmat, ds->ds_src_dmap, 0,
    704       1.1       scw 	    ds->ds_src_dmap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    705       1.1       scw 	bus_dmamap_sync(sc->sc_dmat, ds->ds_dst_dmap, 0,
    706       1.1       scw 	    ds->ds_dst_dmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    707       1.1       scw 
    708       1.1       scw 	bus_dmamap_unload(sc->sc_dmat, ds->ds_src_dmap);
    709       1.1       scw 	bus_dmamap_unload(sc->sc_dmat, ds->ds_dst_dmap);
    710       1.1       scw 
    711       1.1       scw 	ds->ds_current = NULL;
    712       1.1       scw 	LIST_INSERT_HEAD(&sc->sc_dmover.dd_free, ds, ds_link);
    713       1.1       scw 
    714       1.1       scw 	/*
    715       1.1       scw 	 * Record the completion status of the transfer
    716       1.1       scw 	 */
    717       1.1       scw 	if (error) {
    718       1.1       scw 		dreq->dreq_error = error;
    719       1.1       scw 		dreq->dreq_flags |= DMOVER_REQ_ERROR;
    720       1.1       scw 	} else {
    721       1.1       scw 		if (dreq->dreq_outbuf_type == DMOVER_BUF_UIO)
    722       1.1       scw 			dreq->dreq_outbuf.dmbuf_uio->uio_resid = 0;
    723       1.1       scw 		if (dreq->dreq_assignment->das_algdesc->dad_ninputs &&
    724       1.1       scw 		    dreq->dreq_inbuf_type == DMOVER_BUF_UIO)
    725       1.1       scw 			dreq->dreq_inbuf[0].dmbuf_uio->uio_resid = 0;
    726       1.1       scw 	}
    727       1.1       scw 
    728       1.1       scw 	/*
    729       1.1       scw 	 * Done!
    730       1.1       scw 	 */
    731       1.1       scw 	dmover_done(dreq);
    732       1.1       scw 
    733       1.1       scw 	/*
    734       1.1       scw 	 * See if we can start some more dmover(9) requests.
    735       1.1       scw 	 *
    736       1.1       scw 	 * Note: We're already at splbio() here.
    737       1.1       scw 	 */
    738       1.1       scw 	if (sc->sc_dmover.dd_busy == 0)
    739       1.1       scw 		dmac_dmover_run(&sc->sc_dmover.dd_backend);
    740       1.1       scw }
    741       1.1       scw #endif
    742       1.1       scw 
    743       1.1       scw struct dmac_xfer *
    744       1.1       scw pxa2x0_dmac_allocate_xfer(int flags)
    745       1.1       scw {
    746       1.1       scw 	struct dmac_xfer_state *dxs;
    747       1.1       scw 
    748       1.1       scw 	dxs = malloc(sizeof(struct dmac_xfer_state), M_DEVBUF, flags);
    749       1.1       scw 
    750       1.1       scw 	return ((struct dmac_xfer *)dxs);
    751       1.1       scw }
    752       1.1       scw 
    753       1.1       scw void
    754       1.1       scw pxa2x0_dmac_free_xfer(struct dmac_xfer *dx)
    755       1.1       scw {
    756       1.1       scw 
    757       1.1       scw 	/*
    758       1.1       scw 	 * XXX: Should verify the DMAC is not actively using this
    759       1.1       scw 	 * structure before freeing...
    760       1.1       scw 	 */
    761       1.1       scw 	free(dx, M_DEVBUF);
    762       1.1       scw }
    763       1.1       scw 
    764       1.3     perry static inline int
    765       1.6    nonaka dmac_validate_desc(struct dmac_xfer_desc *xd, size_t *psize,
    766       1.6    nonaka     bool *misaligned_flag)
    767       1.1       scw {
    768       1.1       scw 	size_t size;
    769       1.1       scw 	int i;
    770       1.1       scw 
    771       1.1       scw 	/*
    772       1.1       scw 	 * Make sure the transfer parameters are acceptable.
    773       1.1       scw 	 */
    774       1.1       scw 
    775       1.1       scw 	if (xd->xd_addr_hold &&
    776       1.1       scw 	    (xd->xd_nsegs != 1 || xd->xd_dma_segs[0].ds_len == 0))
    777       1.1       scw 		return (EINVAL);
    778       1.1       scw 
    779       1.1       scw 	for (i = 0, size = 0; i < xd->xd_nsegs; i++) {
    780       1.6    nonaka 		if (xd->xd_dma_segs[i].ds_addr & 0x7) {
    781       1.6    nonaka 			if (!CPU_IS_PXA270)
    782       1.6    nonaka 				return (EFAULT);
    783       1.6    nonaka 			*misaligned_flag = true;
    784       1.6    nonaka 		}
    785       1.1       scw 		size += xd->xd_dma_segs[i].ds_len;
    786       1.1       scw 	}
    787       1.1       scw 
    788       1.1       scw 	*psize = size;
    789       1.1       scw 	return (0);
    790       1.1       scw }
    791       1.1       scw 
    792       1.3     perry static inline int
    793       1.1       scw dmac_init_desc(struct dmac_desc_segs *ds, struct dmac_xfer_desc *xd,
    794       1.6    nonaka     size_t *psize, bool *misaligned_flag)
    795       1.1       scw {
    796       1.1       scw 	int err;
    797       1.1       scw 
    798       1.6    nonaka 	if ((err = dmac_validate_desc(xd, psize, misaligned_flag)))
    799       1.1       scw 		return (err);
    800       1.1       scw 
    801       1.1       scw 	ds->ds_curseg = xd->xd_dma_segs;
    802       1.1       scw 	ds->ds_nsegs = xd->xd_nsegs;
    803       1.1       scw 	ds->ds_offset = 0;
    804       1.1       scw 	return (0);
    805       1.1       scw }
    806       1.1       scw 
    807       1.1       scw int
    808       1.1       scw pxa2x0_dmac_start_xfer(struct dmac_xfer *dx)
    809       1.1       scw {
    810       1.1       scw 	struct pxadmac_softc *sc = pxadmac_sc;
    811       1.1       scw 	struct dmac_xfer_state *dxs = (struct dmac_xfer_state *)dx;
    812       1.1       scw 	struct dmac_xfer_desc *src, *dst;
    813       1.1       scw 	size_t size;
    814       1.1       scw 	int err, s;
    815       1.1       scw 
    816       1.1       scw 	if (dxs->dxs_peripheral != DMAC_PERIPH_NONE &&
    817       1.1       scw 	    dxs->dxs_peripheral >= DMAC_N_PERIPH)
    818       1.1       scw 		return (EINVAL);
    819       1.1       scw 
    820       1.1       scw 	src = &dxs->dxs_desc[DMAC_DESC_SRC];
    821       1.1       scw 	dst = &dxs->dxs_desc[DMAC_DESC_DST];
    822       1.1       scw 
    823       1.6    nonaka 	dxs->dxs_misaligned_flag = false;
    824       1.6    nonaka 
    825       1.6    nonaka 	if ((err = dmac_init_desc(&dxs->dxs_segs[DMAC_DESC_SRC], src, &size,
    826       1.6    nonaka 	    &dxs->dxs_misaligned_flag)))
    827       1.1       scw 		return (err);
    828       1.4   thorpej 	if (src->xd_addr_hold == false &&
    829       1.1       scw 	    dxs->dxs_loop_notify != DMAC_DONT_LOOP &&
    830       1.1       scw 	    (size % dxs->dxs_loop_notify) != 0)
    831       1.1       scw 		return (EINVAL);
    832       1.1       scw 
    833       1.6    nonaka 	if ((err = dmac_init_desc(&dxs->dxs_segs[DMAC_DESC_DST], dst, &size,
    834       1.6    nonaka 	    &dxs->dxs_misaligned_flag)))
    835       1.1       scw 		return (err);
    836       1.4   thorpej 	if (dst->xd_addr_hold == false &&
    837       1.1       scw 	    dxs->dxs_loop_notify != DMAC_DONT_LOOP &&
    838       1.1       scw 	    (size % dxs->dxs_loop_notify) != 0)
    839       1.1       scw 		return (EINVAL);
    840       1.1       scw 
    841       1.1       scw 	SLIST_INIT(&dxs->dxs_descs);
    842       1.1       scw 	dxs->dxs_channel = DMAC_NO_CHANNEL;
    843       1.1       scw 	dxs->dxs_dcmd = (((u_int32_t)dxs->dxs_dev_width) << DCMD_WIDTH_SHIFT) |
    844       1.1       scw 	    (((u_int32_t)dxs->dxs_burst_size) << DCMD_SIZE_SHIFT);
    845       1.1       scw 
    846       1.1       scw 	switch (dxs->dxs_flow) {
    847       1.1       scw 	case DMAC_FLOW_CTRL_NONE:
    848       1.1       scw 		break;
    849       1.1       scw 	case DMAC_FLOW_CTRL_SRC:
    850       1.1       scw 		dxs->dxs_dcmd |= DCMD_FLOWSRC;
    851       1.1       scw 		break;
    852       1.1       scw 	case DMAC_FLOW_CTRL_DEST:
    853       1.1       scw 		dxs->dxs_dcmd |= DCMD_FLOWTRG;
    854       1.1       scw 		break;
    855       1.1       scw 	}
    856       1.1       scw 
    857       1.4   thorpej 	if (src->xd_addr_hold == false)
    858       1.1       scw 		dxs->dxs_dcmd |= DCMD_INCSRCADDR;
    859       1.4   thorpej 	if (dst->xd_addr_hold == false)
    860       1.1       scw 		dxs->dxs_dcmd |= DCMD_INCTRGADDR;
    861       1.1       scw 
    862       1.1       scw 	s = splbio();
    863       1.1       scw 	if (dxs->dxs_peripheral == DMAC_PERIPH_NONE ||
    864       1.1       scw 	    sc->sc_periph[dxs->dxs_peripheral].sp_busy == 0) {
    865       1.1       scw 		dxs->dxs_queue = &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)];
    866       1.1       scw 		SIMPLEQ_INSERT_TAIL(dxs->dxs_queue, dxs, dxs_link);
    867       1.1       scw 		if (dxs->dxs_peripheral != DMAC_PERIPH_NONE)
    868       1.1       scw 			sc->sc_periph[dxs->dxs_peripheral].sp_busy++;
    869       1.1       scw 		dmac_start(sc, DMAC_PRI(dxs->dxs_priority));
    870       1.1       scw 	} else {
    871       1.1       scw 		dxs->dxs_queue = &sc->sc_periph[dxs->dxs_peripheral].sp_queue;
    872       1.1       scw 		SIMPLEQ_INSERT_TAIL(dxs->dxs_queue, dxs, dxs_link);
    873       1.1       scw 		sc->sc_periph[dxs->dxs_peripheral].sp_busy++;
    874       1.1       scw 	}
    875       1.1       scw 	splx(s);
    876       1.1       scw 
    877       1.1       scw 	return (0);
    878       1.1       scw }
    879       1.1       scw 
    880       1.1       scw void
    881       1.1       scw pxa2x0_dmac_abort_xfer(struct dmac_xfer *dx)
    882       1.1       scw {
    883       1.1       scw 	struct pxadmac_softc *sc = pxadmac_sc;
    884       1.1       scw 	struct dmac_xfer_state *ndxs, *dxs = (struct dmac_xfer_state *)dx;
    885       1.1       scw 	struct dmac_desc *desc, *ndesc;
    886       1.1       scw 	struct dmac_xfer_state_head *queue;
    887       1.1       scw 	u_int32_t rv;
    888       1.1       scw 	int s, timeout, need_start = 0;
    889       1.1       scw 
    890       1.1       scw 	s = splbio();
    891       1.1       scw 
    892       1.1       scw 	queue = dxs->dxs_queue;
    893       1.1       scw 
    894       1.1       scw 	if (dxs->dxs_channel == DMAC_NO_CHANNEL) {
    895       1.1       scw 		/*
    896       1.1       scw 		 * The request has not yet started, or it has already
    897       1.1       scw 		 * completed. If the request is not on a queue, just
    898       1.1       scw 		 * return.
    899       1.1       scw 		 */
    900       1.1       scw 		if (queue == NULL) {
    901       1.1       scw 			splx(s);
    902       1.1       scw 			return;
    903       1.1       scw 		}
    904       1.1       scw 
    905       1.1       scw 		dxs->dxs_queue = NULL;
    906       1.1       scw 		SIMPLEQ_REMOVE(queue, dxs, dmac_xfer_state, dxs_link);
    907       1.1       scw 	} else {
    908       1.1       scw 		/*
    909       1.1       scw 		 * The request is in progress. This is a bit trickier.
    910       1.1       scw 		 */
    911       1.1       scw 		dmac_reg_write(sc, DMAC_DCSR(dxs->dxs_channel), 0);
    912       1.1       scw 
    913       1.1       scw 		for (timeout = 5000; timeout; timeout--) {
    914       1.1       scw 			rv = dmac_reg_read(sc, DMAC_DCSR(dxs->dxs_channel));
    915       1.1       scw 			if (rv & DCSR_STOPSTATE)
    916       1.1       scw 				break;
    917       1.1       scw 			delay(1);
    918       1.1       scw 		}
    919       1.1       scw 
    920       1.1       scw 		if ((rv & DCSR_STOPSTATE) == 0)
    921       1.1       scw 			panic(
    922       1.1       scw 			   "pxa2x0_dmac_abort_xfer: channel %d failed to abort",
    923       1.1       scw 			    dxs->dxs_channel);
    924       1.1       scw 
    925       1.1       scw 		/*
    926       1.1       scw 		 * Free resources allocated to the request
    927       1.1       scw 		 */
    928       1.1       scw 		for (desc = SLIST_FIRST(&dxs->dxs_descs); desc; desc = ndesc) {
    929       1.1       scw 			ndesc = SLIST_NEXT(desc, d_link);
    930       1.1       scw 			SLIST_INSERT_HEAD(&sc->sc_descs, desc, d_link);
    931       1.1       scw 			sc->sc_free_descs++;
    932       1.1       scw 		}
    933       1.1       scw 
    934       1.1       scw 		sc->sc_active[dxs->dxs_channel] = NULL;
    935       1.1       scw 		dmac_free_channel(sc, DMAC_PRI(dxs->dxs_priority),
    936       1.1       scw 		    dxs->dxs_channel);
    937       1.1       scw 
    938       1.1       scw 		if (dxs->dxs_peripheral != DMAC_PERIPH_NONE)
    939       1.1       scw 			dmac_reg_write(sc, DMAC_DRCMR(dxs->dxs_peripheral), 0);
    940       1.1       scw 
    941       1.1       scw 		need_start = 1;
    942       1.1       scw 		dxs->dxs_queue = NULL;
    943       1.1       scw 	}
    944       1.1       scw 
    945       1.1       scw 	if (dxs->dxs_peripheral == DMAC_PERIPH_NONE ||
    946       1.1       scw 	    sc->sc_periph[dxs->dxs_peripheral].sp_busy-- == 1 ||
    947       1.1       scw 	    queue == &sc->sc_periph[dxs->dxs_peripheral].sp_queue)
    948       1.1       scw 		goto out;
    949       1.1       scw 
    950       1.1       scw 	/*
    951       1.1       scw 	 * We've just removed the current item for this
    952       1.1       scw 	 * peripheral, and there is at least one more
    953       1.1       scw 	 * pending item waiting. Make it current.
    954       1.1       scw 	 */
    955       1.1       scw 	ndxs = SIMPLEQ_FIRST(&sc->sc_periph[dxs->dxs_peripheral].sp_queue);
    956       1.1       scw 	dxs = ndxs;
    957       1.1       scw 	KDASSERT(dxs != NULL);
    958       1.1       scw 	SIMPLEQ_REMOVE_HEAD(&sc->sc_periph[dxs->dxs_peripheral].sp_queue,
    959       1.1       scw 	    dxs_link);
    960       1.1       scw 
    961       1.1       scw 	dxs->dxs_queue = &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)];
    962       1.1       scw 	SIMPLEQ_INSERT_TAIL(dxs->dxs_queue, dxs, dxs_link);
    963       1.1       scw 	need_start = 1;
    964       1.1       scw 
    965       1.1       scw 	/*
    966       1.1       scw 	 * Try to start any pending requests with the same
    967       1.1       scw 	 * priority.
    968       1.1       scw 	 */
    969       1.1       scw out:
    970       1.1       scw 	if (need_start)
    971       1.1       scw 		dmac_start(sc, DMAC_PRI(dxs->dxs_priority));
    972       1.1       scw 	splx(s);
    973       1.1       scw }
    974       1.1       scw 
    975       1.1       scw static void
    976       1.1       scw dmac_start(struct pxadmac_softc *sc, dmac_priority_t priority)
    977       1.1       scw {
    978       1.1       scw 	struct dmac_xfer_state *dxs;
    979       1.1       scw 	u_int channel;
    980       1.1       scw 
    981       1.1       scw 	while (sc->sc_free_descs &&
    982       1.1       scw 	    (dxs = SIMPLEQ_FIRST(&sc->sc_queue[priority])) != NULL &&
    983       1.1       scw 	    dmac_allocate_channel(sc, priority, &channel) == 0) {
    984       1.1       scw 		/*
    985       1.1       scw 		 * Yay, got some descriptors, a transfer request, and
    986       1.1       scw 		 * an available DMA channel.
    987       1.1       scw 		 */
    988       1.1       scw 		KDASSERT(sc->sc_active[channel] == NULL);
    989       1.1       scw 		SIMPLEQ_REMOVE_HEAD(&sc->sc_queue[priority], dxs_link);
    990       1.1       scw 
    991       1.6    nonaka 		/* set DMA alignment register */
    992       1.6    nonaka 		if (CPU_IS_PXA270) {
    993       1.6    nonaka 			uint32_t dalgn;
    994       1.6    nonaka 
    995       1.6    nonaka 			dalgn = dmac_reg_read(sc, DMAC_DALGN);
    996       1.6    nonaka 			dalgn &= ~(1U << channel);
    997       1.6    nonaka 			if (dxs->dxs_misaligned_flag)
    998       1.6    nonaka 				dalgn |= (1U << channel);
    999       1.6    nonaka 			dmac_reg_write(sc, DMAC_DALGN, dalgn);
   1000       1.6    nonaka 		}
   1001       1.6    nonaka 
   1002       1.1       scw 		dxs->dxs_channel = channel;
   1003       1.1       scw 		sc->sc_active[channel] = dxs;
   1004       1.1       scw 		(void) dmac_continue_xfer(sc, dxs);
   1005       1.1       scw 		/*
   1006       1.1       scw 		 * XXX: Deal with descriptor allocation failure for loops
   1007       1.1       scw 		 */
   1008       1.1       scw 	}
   1009       1.1       scw }
   1010       1.1       scw 
   1011       1.1       scw static int
   1012       1.1       scw dmac_continue_xfer(struct pxadmac_softc *sc, struct dmac_xfer_state *dxs)
   1013       1.1       scw {
   1014       1.1       scw 	struct dmac_desc *desc, *prev_desc;
   1015       1.1       scw 	struct pxa2x0_dma_desc *dd;
   1016       1.1       scw 	struct dmac_desc_segs *src_ds, *dst_ds;
   1017       1.1       scw 	struct dmac_xfer_desc *src_xd, *dst_xd;
   1018       1.1       scw 	bus_dma_segment_t *src_seg, *dst_seg;
   1019       1.1       scw 	bus_addr_t src_mem_addr, dst_mem_addr;
   1020       1.1       scw 	bus_size_t src_size, dst_size, this_size;
   1021       1.1       scw 
   1022       1.1       scw 	desc = NULL;
   1023       1.1       scw 	prev_desc = NULL;
   1024       1.1       scw 	dd = NULL;
   1025       1.1       scw 	src_ds = &dxs->dxs_segs[DMAC_DESC_SRC];
   1026       1.1       scw 	dst_ds = &dxs->dxs_segs[DMAC_DESC_DST];
   1027       1.1       scw 	src_xd = &dxs->dxs_desc[DMAC_DESC_SRC];
   1028       1.1       scw 	dst_xd = &dxs->dxs_desc[DMAC_DESC_DST];
   1029       1.1       scw 	SLIST_INIT(&dxs->dxs_descs);
   1030       1.1       scw 
   1031       1.1       scw 	/*
   1032       1.1       scw 	 * As long as the source/destination buffers have DMA segments,
   1033       1.1       scw 	 * and we have free descriptors, build a DMA chain.
   1034       1.1       scw 	 */
   1035       1.1       scw 	while (src_ds->ds_nsegs && dst_ds->ds_nsegs && sc->sc_free_descs) {
   1036       1.1       scw 		src_seg = src_ds->ds_curseg;
   1037       1.1       scw 		src_mem_addr = src_seg->ds_addr + src_ds->ds_offset;
   1038       1.4   thorpej 		if (src_xd->xd_addr_hold == false &&
   1039       1.1       scw 		    dxs->dxs_loop_notify != DMAC_DONT_LOOP)
   1040       1.1       scw 			src_size = dxs->dxs_loop_notify;
   1041       1.1       scw 		else
   1042       1.1       scw 			src_size = src_seg->ds_len - src_ds->ds_offset;
   1043       1.1       scw 
   1044       1.1       scw 		dst_seg = dst_ds->ds_curseg;
   1045       1.1       scw 		dst_mem_addr = dst_seg->ds_addr + dst_ds->ds_offset;
   1046       1.4   thorpej 		if (dst_xd->xd_addr_hold == false &&
   1047       1.1       scw 		    dxs->dxs_loop_notify != DMAC_DONT_LOOP)
   1048       1.1       scw 			dst_size = dxs->dxs_loop_notify;
   1049       1.1       scw 		else
   1050       1.1       scw 			dst_size = dst_seg->ds_len - dst_ds->ds_offset;
   1051       1.1       scw 
   1052       1.1       scw 		/*
   1053       1.1       scw 		 * We may need to split a source or destination segment
   1054       1.1       scw 		 * across two or more DMAC descriptors.
   1055       1.1       scw 		 */
   1056       1.1       scw 		while (src_size && dst_size &&
   1057       1.1       scw 		    (desc = SLIST_FIRST(&sc->sc_descs)) != NULL) {
   1058       1.1       scw 			SLIST_REMOVE_HEAD(&sc->sc_descs, d_link);
   1059       1.1       scw 			sc->sc_free_descs--;
   1060       1.1       scw 
   1061       1.1       scw 			/*
   1062       1.1       scw 			 * Decide how much data we're going to transfer
   1063       1.1       scw 			 * using this DMAC descriptor.
   1064       1.1       scw 			 */
   1065       1.1       scw 			if (src_xd->xd_addr_hold)
   1066       1.1       scw 				this_size = dst_size;
   1067       1.1       scw 			else
   1068       1.1       scw 			if (dst_xd->xd_addr_hold)
   1069       1.1       scw 				this_size = src_size;
   1070       1.1       scw 			else
   1071       1.1       scw 				this_size = min(dst_size, src_size);
   1072       1.1       scw 
   1073       1.1       scw 			/*
   1074       1.1       scw 			 * But clamp the transfer size to the DMAC
   1075       1.1       scw 			 * descriptor's maximum.
   1076       1.1       scw 			 */
   1077       1.1       scw 			this_size = min(this_size, DCMD_LENGTH_MASK & ~0x1f);
   1078       1.1       scw 
   1079       1.1       scw 			/*
   1080       1.1       scw 			 * Fill in the DMAC descriptor
   1081       1.1       scw 			 */
   1082       1.1       scw 			dd = desc->d_desc;
   1083       1.1       scw 			dd->dd_dsadr = src_mem_addr;
   1084       1.1       scw 			dd->dd_dtadr = dst_mem_addr;
   1085       1.1       scw 			dd->dd_dcmd = dxs->dxs_dcmd | this_size;
   1086       1.1       scw 
   1087       1.1       scw 			/*
   1088       1.1       scw 			 * Link it into the chain
   1089       1.1       scw 			 */
   1090       1.1       scw 			if (prev_desc) {
   1091       1.1       scw 				SLIST_INSERT_AFTER(prev_desc, desc, d_link);
   1092       1.1       scw 				prev_desc->d_desc->dd_ddadr = desc->d_desc_pa;
   1093       1.1       scw 			} else {
   1094       1.1       scw 				SLIST_INSERT_HEAD(&dxs->dxs_descs, desc,
   1095       1.1       scw 				    d_link);
   1096       1.1       scw 			}
   1097       1.1       scw 			prev_desc = desc;
   1098       1.1       scw 
   1099       1.1       scw 			/*
   1100       1.1       scw 			 * Update the source/destination pointers
   1101       1.1       scw 			 */
   1102       1.4   thorpej 			if (src_xd->xd_addr_hold == false) {
   1103       1.1       scw 				src_size -= this_size;
   1104       1.1       scw 				src_ds->ds_offset += this_size;
   1105       1.1       scw 				if (src_ds->ds_offset == src_seg->ds_len) {
   1106       1.1       scw 					KDASSERT(src_size == 0);
   1107       1.1       scw 					src_ds->ds_curseg = ++src_seg;
   1108       1.1       scw 					src_ds->ds_offset = 0;
   1109       1.1       scw 					src_ds->ds_nsegs--;
   1110       1.1       scw 				} else
   1111       1.1       scw 					src_mem_addr += this_size;
   1112       1.1       scw 			}
   1113       1.1       scw 
   1114       1.4   thorpej 			if (dst_xd->xd_addr_hold == false) {
   1115       1.1       scw 				dst_size -= this_size;
   1116       1.1       scw 				dst_ds->ds_offset += this_size;
   1117       1.1       scw 				if (dst_ds->ds_offset == dst_seg->ds_len) {
   1118       1.1       scw 					KDASSERT(dst_size == 0);
   1119       1.1       scw 					dst_ds->ds_curseg = ++dst_seg;
   1120       1.1       scw 					dst_ds->ds_offset = 0;
   1121       1.1       scw 					dst_ds->ds_nsegs--;
   1122       1.1       scw 				} else
   1123       1.1       scw 					dst_mem_addr += this_size;
   1124       1.1       scw 			}
   1125       1.1       scw 		}
   1126       1.1       scw 
   1127       1.1       scw 		if (dxs->dxs_loop_notify != DMAC_DONT_LOOP) {
   1128       1.1       scw 			/*
   1129       1.1       scw 			 * We must be able to allocate descriptors for the
   1130       1.1       scw 			 * entire loop. Otherwise, return them to the pool
   1131       1.1       scw 			 * and bail.
   1132       1.1       scw 			 */
   1133       1.1       scw 			if (desc == NULL) {
   1134       1.1       scw 				struct dmac_desc *ndesc;
   1135       1.1       scw 				for (desc = SLIST_FIRST(&dxs->dxs_descs);
   1136       1.1       scw 				    desc; desc = ndesc) {
   1137       1.1       scw 					ndesc = SLIST_NEXT(desc, d_link);
   1138       1.1       scw 					SLIST_INSERT_HEAD(&sc->sc_descs, desc,
   1139       1.1       scw 					    d_link);
   1140       1.1       scw 					sc->sc_free_descs++;
   1141       1.1       scw 				}
   1142       1.1       scw 
   1143       1.1       scw 				return (0);
   1144       1.1       scw 			}
   1145       1.1       scw 
   1146       1.1       scw 			KASSERT(dd != NULL);
   1147       1.1       scw 			dd->dd_dcmd |= DCMD_ENDIRQEN;
   1148       1.1       scw 		}
   1149       1.1       scw 	}
   1150       1.1       scw 
   1151       1.1       scw 	/*
   1152       1.1       scw 	 * Did we manage to build a chain?
   1153       1.1       scw 	 * If not, just return.
   1154       1.1       scw 	 */
   1155       1.1       scw 	if (dd == NULL)
   1156       1.1       scw 		return (0);
   1157       1.1       scw 
   1158       1.1       scw 	if (dxs->dxs_loop_notify == DMAC_DONT_LOOP) {
   1159       1.1       scw 		dd->dd_dcmd |= DCMD_ENDIRQEN;
   1160       1.1       scw 		dd->dd_ddadr = DMAC_DESC_LAST;
   1161       1.1       scw 	} else
   1162       1.1       scw 		dd->dd_ddadr = SLIST_FIRST(&dxs->dxs_descs)->d_desc_pa;
   1163       1.1       scw 
   1164       1.1       scw 	if (dxs->dxs_peripheral != DMAC_PERIPH_NONE) {
   1165       1.1       scw 		dmac_reg_write(sc, DMAC_DRCMR(dxs->dxs_peripheral),
   1166       1.1       scw 		    dxs->dxs_channel | DRCMR_MAPVLD);
   1167       1.1       scw 	}
   1168       1.1       scw 	dmac_reg_write(sc, DMAC_DDADR(dxs->dxs_channel),
   1169       1.1       scw 	    SLIST_FIRST(&dxs->dxs_descs)->d_desc_pa);
   1170       1.1       scw 	dmac_reg_write(sc, DMAC_DCSR(dxs->dxs_channel),
   1171       1.1       scw 	    DCSR_ENDINTR | DCSR_RUN);
   1172       1.1       scw 
   1173       1.1       scw 	return (1);
   1174       1.1       scw }
   1175       1.1       scw 
   1176       1.1       scw static u_int
   1177       1.1       scw dmac_channel_intr(struct pxadmac_softc *sc, u_int channel)
   1178       1.1       scw {
   1179       1.1       scw 	struct dmac_xfer_state *dxs;
   1180       1.1       scw 	struct dmac_desc *desc, *ndesc;
   1181       1.1       scw 	u_int32_t dcsr;
   1182       1.1       scw 	u_int rv = 0;
   1183       1.1       scw 
   1184       1.1       scw 	dcsr = dmac_reg_read(sc, DMAC_DCSR(channel));
   1185       1.1       scw 	dmac_reg_write(sc, DMAC_DCSR(channel), dcsr);
   1186       1.1       scw 	if (dmac_reg_read(sc, DMAC_DCSR(channel)) & DCSR_STOPSTATE)
   1187       1.1       scw 		dmac_reg_write(sc, DMAC_DCSR(channel), dcsr & ~DCSR_RUN);
   1188       1.1       scw 
   1189       1.1       scw 	if ((dxs = sc->sc_active[channel]) == NULL) {
   1190  1.6.10.1    cherry 		aprint_error_dev(sc->sc_dev,
   1191  1.6.10.1    cherry 		    "Stray DMAC interrupt for unallocated channel %d\n",
   1192  1.6.10.1    cherry 		    channel);
   1193       1.1       scw 		return (0);
   1194       1.1       scw 	}
   1195       1.1       scw 
   1196       1.1       scw 	/*
   1197       1.1       scw 	 * Clear down the interrupt in the DMA Interrupt Register
   1198       1.1       scw 	 */
   1199       1.1       scw 	dmac_reg_write(sc, DMAC_DINT, (1u << channel));
   1200       1.1       scw 
   1201       1.1       scw 	/*
   1202       1.1       scw 	 * If this is a looping request, invoke the 'done' callback and
   1203       1.1       scw 	 * return immediately.
   1204       1.1       scw 	 */
   1205       1.1       scw 	if (dxs->dxs_loop_notify != DMAC_DONT_LOOP &&
   1206       1.1       scw 	    (dcsr & DCSR_BUSERRINTR) == 0) {
   1207       1.1       scw 		(dxs->dxs_done)(&dxs->dxs_xfer, 0);
   1208       1.1       scw 		return (0);
   1209       1.1       scw 	}
   1210       1.1       scw 
   1211       1.1       scw 	/*
   1212       1.1       scw 	 * Free the descriptors allocated to the completed transfer
   1213       1.1       scw 	 *
   1214       1.1       scw 	 * XXX: If there is more data to transfer in this request,
   1215       1.1       scw 	 * we could simply reuse some or all of the descriptors
   1216       1.1       scw 	 * already allocated for the transfer which just completed.
   1217       1.1       scw 	 */
   1218       1.1       scw 	for (desc = SLIST_FIRST(&dxs->dxs_descs); desc; desc = ndesc) {
   1219       1.1       scw 		ndesc = SLIST_NEXT(desc, d_link);
   1220       1.1       scw 		SLIST_INSERT_HEAD(&sc->sc_descs, desc, d_link);
   1221       1.1       scw 		sc->sc_free_descs++;
   1222       1.1       scw 	}
   1223       1.1       scw 
   1224       1.1       scw 	if ((dcsr & DCSR_BUSERRINTR) || dmac_continue_xfer(sc, dxs) == 0) {
   1225       1.1       scw 		/*
   1226       1.1       scw 		 * The transfer completed (possibly due to an error),
   1227       1.1       scw 		 * -OR- we were unable to continue any remaining
   1228       1.1       scw 		 * segment of the transfer due to a lack of descriptors.
   1229       1.1       scw 		 *
   1230       1.1       scw 		 * In either case, we have to free up DMAC resources
   1231       1.1       scw 		 * allocated to the request.
   1232       1.1       scw 		 */
   1233       1.1       scw 		sc->sc_active[channel] = NULL;
   1234       1.1       scw 		dmac_free_channel(sc, DMAC_PRI(dxs->dxs_priority), channel);
   1235       1.1       scw 		dxs->dxs_channel = DMAC_NO_CHANNEL;
   1236       1.1       scw 		if (dxs->dxs_peripheral != DMAC_PERIPH_NONE)
   1237       1.1       scw 			dmac_reg_write(sc, DMAC_DRCMR(dxs->dxs_peripheral), 0);
   1238       1.1       scw 
   1239       1.1       scw 		if (dxs->dxs_segs[DMAC_DESC_SRC].ds_nsegs == 0 ||
   1240       1.1       scw 		    dxs->dxs_segs[DMAC_DESC_DST].ds_nsegs == 0 ||
   1241       1.1       scw 		    (dcsr & DCSR_BUSERRINTR)) {
   1242       1.1       scw 
   1243       1.1       scw 			/*
   1244       1.1       scw 			 * The transfer is complete.
   1245       1.1       scw 			 */
   1246       1.1       scw 			dxs->dxs_queue = NULL;
   1247       1.1       scw 			rv = 1u << DMAC_PRI(dxs->dxs_priority);
   1248       1.1       scw 
   1249       1.1       scw 			if (dxs->dxs_peripheral != DMAC_PERIPH_NONE &&
   1250       1.1       scw 			    --sc->sc_periph[dxs->dxs_peripheral].sp_busy != 0) {
   1251       1.1       scw 				struct dmac_xfer_state *ndxs;
   1252       1.1       scw 				/*
   1253       1.1       scw 				 * We've just removed the current item for this
   1254       1.1       scw 				 * peripheral, and there is at least one more
   1255       1.1       scw 				 * pending item waiting. Make it current.
   1256       1.1       scw 				 */
   1257       1.1       scw 				ndxs = SIMPLEQ_FIRST(
   1258       1.1       scw 				  &sc->sc_periph[dxs->dxs_peripheral].sp_queue);
   1259       1.1       scw 				KDASSERT(ndxs != NULL);
   1260       1.1       scw 				SIMPLEQ_REMOVE_HEAD(
   1261       1.1       scw 				   &sc->sc_periph[dxs->dxs_peripheral].sp_queue,
   1262       1.1       scw 				    dxs_link);
   1263       1.1       scw 
   1264       1.1       scw 				ndxs->dxs_queue =
   1265       1.1       scw 				    &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)];
   1266       1.1       scw 				SIMPLEQ_INSERT_TAIL(ndxs->dxs_queue, ndxs,
   1267       1.1       scw 				    dxs_link);
   1268       1.1       scw 			}
   1269       1.1       scw 
   1270       1.1       scw 			(dxs->dxs_done)(&dxs->dxs_xfer,
   1271       1.1       scw 			    (dcsr & DCSR_BUSERRINTR) ? EFAULT : 0);
   1272       1.1       scw 		} else {
   1273       1.1       scw 			/*
   1274       1.1       scw 			 * The request is not yet complete, but we were unable
   1275       1.1       scw 			 * to make any headway at this time because there are
   1276       1.1       scw 			 * no free descriptors. Put the request back at the
   1277       1.1       scw 			 * head of the appropriate priority queue. It'll be
   1278       1.1       scw 			 * dealt with as other in-progress transfers complete.
   1279       1.1       scw 			 */
   1280       1.1       scw 			SIMPLEQ_INSERT_HEAD(
   1281       1.1       scw 			    &sc->sc_queue[DMAC_PRI(dxs->dxs_priority)], dxs,
   1282       1.1       scw 			    dxs_link);
   1283       1.1       scw 		}
   1284       1.1       scw 	}
   1285       1.1       scw 
   1286       1.1       scw 	return (rv);
   1287       1.1       scw }
   1288       1.1       scw 
   1289       1.1       scw static int
   1290       1.1       scw dmac_intr(void *arg)
   1291       1.1       scw {
   1292       1.1       scw 	struct pxadmac_softc *sc = arg;
   1293       1.1       scw 	u_int32_t rv, mask;
   1294       1.1       scw 	u_int chan, pri;
   1295       1.1       scw 
   1296       1.1       scw 	rv = dmac_reg_read(sc, DMAC_DINT);
   1297       1.1       scw 	if ((rv & DMAC_DINT_MASK) == 0)
   1298       1.1       scw 		return (0);
   1299       1.1       scw 
   1300       1.1       scw 	/*
   1301       1.1       scw 	 * Deal with completed transfers
   1302       1.1       scw 	 */
   1303       1.1       scw 	for (chan = 0, mask = 1u, pri = 0;
   1304       1.1       scw 	    chan < DMAC_N_CHANNELS; chan++, mask <<= 1) {
   1305       1.1       scw 		if (rv & mask)
   1306       1.1       scw 			pri |= dmac_channel_intr(sc, chan);
   1307       1.1       scw 	}
   1308       1.1       scw 
   1309       1.1       scw 	/*
   1310       1.1       scw 	 * Now try to start any queued transfers
   1311       1.1       scw 	 */
   1312       1.1       scw #if (DMAC_N_PRIORITIES > 1)
   1313       1.1       scw 	if (pri & (1u << DMAC_PRIORITY_HIGH))
   1314       1.1       scw 		dmac_start(sc, DMAC_PRIORITY_HIGH);
   1315       1.1       scw 	if (pri & (1u << DMAC_PRIORITY_MED))
   1316       1.1       scw 		dmac_start(sc, DMAC_PRIORITY_MED);
   1317       1.1       scw 	if (pri & (1u << DMAC_PRIORITY_LOW))
   1318       1.1       scw 		dmac_start(sc, DMAC_PRIORITY_LOW);
   1319       1.1       scw #else
   1320       1.1       scw 	if (pri)
   1321       1.1       scw 		dmac_start(sc, DMAC_PRIORITY_NORMAL);
   1322       1.1       scw #endif
   1323       1.1       scw 
   1324       1.1       scw 	return (1);
   1325       1.1       scw }
   1326