Home | History | Annotate | Line # | Download | only in xscale
pxa2x0_intr.c revision 1.4
      1  1.4  thorpej /*	$NetBSD: pxa2x0_intr.c,v 1.4 2003/06/16 20:00:58 thorpej Exp $	*/
      2  1.1      bsh 
      3  1.1      bsh /*
      4  1.1      bsh  * Copyright (c) 2002  Genetec Corporation.  All rights reserved.
      5  1.1      bsh  * Written by Hiroyuki Bessho for Genetec Corporation.
      6  1.1      bsh  *
      7  1.1      bsh  * Redistribution and use in source and binary forms, with or without
      8  1.1      bsh  * modification, are permitted provided that the following conditions
      9  1.1      bsh  * are met:
     10  1.1      bsh  * 1. Redistributions of source code must retain the above copyright
     11  1.1      bsh  *    notice, this list of conditions and the following disclaimer.
     12  1.1      bsh  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1      bsh  *    notice, this list of conditions and the following disclaimer in the
     14  1.1      bsh  *    documentation and/or other materials provided with the distribution.
     15  1.1      bsh  * 3. All advertising materials mentioning features or use of this software
     16  1.1      bsh  *    must display the following acknowledgement:
     17  1.1      bsh  *	This product includes software developed for the NetBSD Project by
     18  1.1      bsh  *	Genetec Corporation.
     19  1.1      bsh  * 4. The name of Genetec Corporation may not be used to endorse or
     20  1.1      bsh  *    promote products derived from this software without specific prior
     21  1.1      bsh  *    written permission.
     22  1.1      bsh  *
     23  1.1      bsh  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     24  1.1      bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25  1.1      bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26  1.1      bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     27  1.1      bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28  1.1      bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29  1.1      bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30  1.1      bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31  1.1      bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32  1.1      bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33  1.1      bsh  * POSSIBILITY OF SUCH DAMAGE.
     34  1.1      bsh  */
     35  1.1      bsh 
     36  1.1      bsh /*
     37  1.1      bsh  * IRQ handler for the Intel PXA2X0 processor.
     38  1.1      bsh  * It has integrated interrupt controller.
     39  1.1      bsh  */
     40  1.1      bsh #include <sys/param.h>
     41  1.1      bsh #include <sys/systm.h>
     42  1.1      bsh #include <sys/malloc.h>
     43  1.3      scw 
     44  1.1      bsh #include <machine/bus.h>
     45  1.1      bsh #include <machine/intr.h>
     46  1.3      scw #include <machine/lock.h>
     47  1.1      bsh 
     48  1.1      bsh #include <arm/xscale/pxa2x0reg.h>
     49  1.1      bsh #include <arm/xscale/pxa2x0var.h>
     50  1.3      scw #include <arm/xscale/pxa2x0_intr.h>
     51  1.1      bsh #include <arm/sa11x0/sa11x0_var.h>
     52  1.3      scw 
     53  1.3      scw /*
     54  1.3      scw  * INTC autoconf glue
     55  1.3      scw  */
     56  1.3      scw static int	pxaintc_match(struct device *, struct cfdata *, void *);
     57  1.3      scw static void	pxaintc_attach(struct device *, struct device *, void *);
     58  1.3      scw 
     59  1.3      scw CFATTACH_DECL(pxaintc, sizeof(struct device),
     60  1.3      scw     pxaintc_match, pxaintc_attach, NULL, NULL);
     61  1.3      scw 
     62  1.3      scw static int pxaintc_attached;
     63  1.3      scw 
     64  1.3      scw static int stray_interrupt(void *);
     65  1.3      scw static void init_interrupt_masks(void);
     66  1.1      bsh 
     67  1.1      bsh /*
     68  1.1      bsh  * interrupt dispatch table.
     69  1.1      bsh  */
     70  1.1      bsh #ifdef MULTIPLE_HANDLERS_ON_ONE_IRQ
     71  1.1      bsh struct intrhand {
     72  1.1      bsh 	TAILQ_ENTRY(intrhand) ih_list;	/* link on intrq list */
     73  1.1      bsh 	int (*ih_func)(void *);		/* handler */
     74  1.1      bsh 	void *ih_arg;			/* arg for handler */
     75  1.1      bsh };
     76  1.1      bsh #endif
     77  1.1      bsh 
     78  1.1      bsh static struct {
     79  1.1      bsh #ifdef MULTIPLE_HANDLERS_ON_ONE_IRQ
     80  1.1      bsh 	TAILQ_HEAD(,intrhand) list;
     81  1.1      bsh #else
     82  1.1      bsh 	pxa2x0_irq_handler_t func;
     83  1.1      bsh #endif
     84  1.1      bsh 	void *cookie;		/* NULL for stackframe */
     85  1.1      bsh 	/* struct evbnt ev; */
     86  1.1      bsh } handler[ICU_LEN];
     87  1.1      bsh 
     88  1.1      bsh __volatile int softint_pending;
     89  1.1      bsh __volatile int current_spl_level;
     90  1.1      bsh __volatile int intr_mask;
     91  1.1      bsh /* interrupt masks for each level */
     92  1.1      bsh int pxa2x0_imask[NIPL];
     93  1.1      bsh static int extirq_level[ICU_LEN];
     94  1.1      bsh 
     95  1.3      scw 
     96  1.3      scw static int
     97  1.3      scw pxaintc_match(struct device *parent, struct cfdata *cf, void *aux)
     98  1.3      scw {
     99  1.3      scw 	struct pxaip_attach_args *pxa = aux;
    100  1.3      scw 
    101  1.3      scw 	if (pxaintc_attached || pxa->pxa_addr != PXA2X0_INTCTL_BASE)
    102  1.3      scw 		return (0);
    103  1.3      scw 
    104  1.3      scw 	return (1);
    105  1.3      scw }
    106  1.3      scw 
    107  1.3      scw void
    108  1.3      scw pxaintc_attach(struct device *parent, struct device *self, void *args)
    109  1.3      scw {
    110  1.3      scw 	int i;
    111  1.3      scw 
    112  1.3      scw 	pxaintc_attached = 1;
    113  1.3      scw 
    114  1.3      scw 	aprint_normal(": Interrupt Controller\n");
    115  1.3      scw 
    116  1.3      scw #define	SAIPIC_ICCR	0x14
    117  1.3      scw 
    118  1.3      scw 	write_icu(SAIPIC_ICCR, 1);
    119  1.3      scw 	write_icu(SAIPIC_MR, 0);
    120  1.3      scw 
    121  1.3      scw 	for(i = 0; i < sizeof handler / sizeof handler[0]; ++i){
    122  1.3      scw 		handler[i].func = stray_interrupt;
    123  1.3      scw 		handler[i].cookie = (void *)(intptr_t) i;
    124  1.3      scw 		extirq_level[i] = IPL_SERIAL;
    125  1.3      scw 	}
    126  1.3      scw 
    127  1.3      scw 	init_interrupt_masks();
    128  1.3      scw 
    129  1.3      scw 	_splraise(IPL_SERIAL);
    130  1.3      scw 	enable_interrupts(I32_bit);
    131  1.3      scw }
    132  1.3      scw 
    133  1.3      scw /*
    134  1.3      scw  * Invoked very early on from the board-specific initarm(), in order to
    135  1.3      scw  * inform us the virtual address of the interrupt controller's registers.
    136  1.3      scw  */
    137  1.3      scw void
    138  1.3      scw pxa2x0_intr_bootstrap(vaddr_t addr)
    139  1.3      scw {
    140  1.3      scw 
    141  1.3      scw 	pxaic_base = addr;
    142  1.3      scw }
    143  1.3      scw 
    144  1.1      bsh static __inline void
    145  1.1      bsh __raise(int ipl)
    146  1.1      bsh {
    147  1.3      scw 
    148  1.3      scw 	if (current_spl_level < ipl)
    149  1.1      bsh 		pxa2x0_setipl(ipl);
    150  1.1      bsh }
    151  1.1      bsh 
    152  1.1      bsh 
    153  1.1      bsh /*
    154  1.1      bsh  * Map a software interrupt queue to an interrupt priority level.
    155  1.1      bsh  */
    156  1.1      bsh static const int si_to_ipl[SI_NQUEUES] = {
    157  1.1      bsh 	IPL_SOFT,		/* SI_SOFT */
    158  1.1      bsh 	IPL_SOFTCLOCK,		/* SI_SOFTCLOCK */
    159  1.1      bsh 	IPL_SOFTNET,		/* SI_SOFTNET */
    160  1.1      bsh 	IPL_SOFTSERIAL,		/* SI_SOFTSERIAL */
    161  1.1      bsh };
    162  1.1      bsh 
    163  1.1      bsh /*
    164  1.1      bsh  * called from irq_entry.
    165  1.1      bsh  */
    166  1.1      bsh void
    167  1.3      scw pxa2x0_irq_handler(void *arg)
    168  1.1      bsh {
    169  1.3      scw 	struct clockframe *frame = arg;
    170  1.1      bsh 	uint32_t irqbits;
    171  1.1      bsh 	int irqno;
    172  1.1      bsh 	int saved_spl_level;
    173  1.1      bsh 
    174  1.1      bsh 	saved_spl_level = current_spl_level;
    175  1.1      bsh 
    176  1.1      bsh 	/* get pending IRQs */
    177  1.1      bsh 	irqbits = read_icu(SAIPIC_IP);
    178  1.1      bsh 
    179  1.3      scw 	while ((irqno = find_first_bit(irqbits)) >= 0) {
    180  1.1      bsh 		/* XXX: Shuould we handle IRQs in priority order? */
    181  1.1      bsh 
    182  1.1      bsh 		/* raise spl to stop interrupts of lower priorities */
    183  1.3      scw 		if (saved_spl_level < extirq_level[irqno])
    184  1.1      bsh 			pxa2x0_setipl(extirq_level[irqno]);
    185  1.1      bsh 
    186  1.1      bsh #ifdef notyet
    187  1.1      bsh 		/* Enable interrupt */
    188  1.1      bsh #endif
    189  1.1      bsh #ifndef MULTIPLE_HANDLERS_ON_ONE_IRQ
    190  1.1      bsh 		(* handler[irqno].func)(
    191  1.1      bsh 			handler[irqno].cookie == 0
    192  1.1      bsh 			? frame : handler[irqno].cookie );
    193  1.1      bsh #else
    194  1.1      bsh 		/* process all handlers for this interrupt.
    195  1.1      bsh 		   XXX not yet */
    196  1.1      bsh #endif
    197  1.1      bsh 
    198  1.1      bsh #ifdef notyet
    199  1.1      bsh 		/* Disable interrupt */
    200  1.1      bsh #endif
    201  1.1      bsh 
    202  1.1      bsh 		irqbits &= ~(1<<irqno);
    203  1.1      bsh 	}
    204  1.1      bsh 
    205  1.1      bsh 	/* restore spl to that was when this interrupt happen */
    206  1.1      bsh 	pxa2x0_setipl(saved_spl_level);
    207  1.1      bsh 
    208  1.3      scw 	if(softint_pending & intr_mask)
    209  1.1      bsh 		pxa2x0_do_pending();
    210  1.1      bsh }
    211  1.1      bsh 
    212  1.1      bsh static int
    213  1.3      scw stray_interrupt(void *cookie)
    214  1.1      bsh {
    215  1.1      bsh 	int irqno = (int)cookie;
    216  1.3      scw 	printf("stray interrupt %d\n", irqno);
    217  1.1      bsh 
    218  1.3      scw 	if (PXA2X0_IRQ_MIN <= irqno && irqno < ICU_LEN){
    219  1.1      bsh 		int save = disable_interrupts(I32_bit);
    220  1.3      scw 		write_icu(SAIPIC_MR,
    221  1.3      scw 		    read_icu(SAIPIC_MR) & ~(1U<<irqno));
    222  1.1      bsh 		restore_interrupts(save);
    223  1.1      bsh 	}
    224  1.1      bsh 
    225  1.1      bsh 	return 0;
    226  1.1      bsh }
    227  1.1      bsh 
    228  1.1      bsh 
    229  1.1      bsh 
    230  1.1      bsh /*
    231  1.1      bsh  * Interrupt Mask Handling
    232  1.1      bsh  */
    233  1.1      bsh 
    234  1.1      bsh void
    235  1.3      scw pxa2x0_update_intr_masks(int irqno, int level)
    236  1.1      bsh {
    237  1.1      bsh 	int mask = 1U<<irqno;
    238  1.1      bsh 	int psw = disable_interrupts(I32_bit);
    239  1.1      bsh 	int i;
    240  1.1      bsh 
    241  1.3      scw 	for(i = 0; i < level; ++i)
    242  1.3      scw 		pxa2x0_imask[i] |= mask; /* Enable interrupt at lower level */
    243  1.1      bsh 
    244  1.3      scw 	for( ; i < NIPL-1; ++i)
    245  1.1      bsh 		pxa2x0_imask[i] &= ~mask; /* Disable itnerrupt at upper level */
    246  1.1      bsh 
    247  1.1      bsh 	/*
    248  1.1      bsh 	 * Enforce a heirarchy that gives "slow" device (or devices with
    249  1.1      bsh 	 * limited input buffer space/"real-time" requirements) a better
    250  1.1      bsh 	 * chance at not dropping data.
    251  1.1      bsh 	 */
    252  1.1      bsh 	pxa2x0_imask[IPL_BIO] &= pxa2x0_imask[IPL_SOFTNET];
    253  1.1      bsh 	pxa2x0_imask[IPL_NET] &= pxa2x0_imask[IPL_BIO];
    254  1.1      bsh 	pxa2x0_imask[IPL_SOFTSERIAL] &= pxa2x0_imask[IPL_NET];
    255  1.1      bsh 	pxa2x0_imask[IPL_TTY] &= pxa2x0_imask[IPL_SOFTSERIAL];
    256  1.1      bsh 
    257  1.1      bsh 	/*
    258  1.1      bsh 	 * splvm() blocks all interrupts that use the kernel memory
    259  1.1      bsh 	 * allocation facilities.
    260  1.1      bsh 	 */
    261  1.4  thorpej 	pxa2x0_imask[IPL_VM] &= pxa2x0_imask[IPL_TTY];
    262  1.1      bsh 
    263  1.1      bsh 	/*
    264  1.1      bsh 	 * Audio devices are not allowed to perform memory allocation
    265  1.1      bsh 	 * in their interrupt routines, and they have fairly "real-time"
    266  1.1      bsh 	 * requirements, so give them a high interrupt priority.
    267  1.1      bsh 	 */
    268  1.4  thorpej 	pxa2x0_imask[IPL_AUDIO] &= pxa2x0_imask[IPL_VM];
    269  1.1      bsh 
    270  1.1      bsh 	/*
    271  1.1      bsh 	 * splclock() must block anything that uses the scheduler.
    272  1.1      bsh 	 */
    273  1.1      bsh 	pxa2x0_imask[IPL_CLOCK] &= pxa2x0_imask[IPL_AUDIO];
    274  1.1      bsh 
    275  1.1      bsh 	/*
    276  1.1      bsh 	 * splhigh() must block "everything".
    277  1.1      bsh 	 */
    278  1.1      bsh 	pxa2x0_imask[IPL_HIGH] &= pxa2x0_imask[IPL_STATCLOCK];
    279  1.1      bsh 
    280  1.1      bsh 	/*
    281  1.1      bsh 	 * XXX We need serial drivers to run at the absolute highest priority
    282  1.1      bsh 	 * in order to avoid overruns, so serial > high.
    283  1.1      bsh 	 */
    284  1.1      bsh 	pxa2x0_imask[IPL_SERIAL] &= pxa2x0_imask[IPL_HIGH];
    285  1.1      bsh 
    286  1.3      scw 	write_icu(SAIPIC_MR, pxa2x0_imask[current_spl_level]);
    287  1.1      bsh 
    288  1.1      bsh 	restore_interrupts(psw);
    289  1.1      bsh }
    290  1.1      bsh 
    291  1.1      bsh 
    292  1.1      bsh static void
    293  1.1      bsh init_interrupt_masks(void)
    294  1.1      bsh {
    295  1.1      bsh 
    296  1.3      scw 	memset(pxa2x0_imask, 0, sizeof(pxa2x0_imask));
    297  1.3      scw 
    298  1.3      scw 	/*
    299  1.3      scw 	 * IPL_NONE has soft interrupts enabled only, at least until
    300  1.3      scw 	 * hardware handlers are installed.
    301  1.3      scw 	 */
    302  1.3      scw 	pxa2x0_imask[IPL_NONE] =
    303  1.3      scw 	    SI_TO_IRQBIT(SI_SOFT) |
    304  1.3      scw 	    SI_TO_IRQBIT(SI_SOFTCLOCK) |
    305  1.3      scw 	    SI_TO_IRQBIT(SI_SOFTNET) |
    306  1.3      scw 	    SI_TO_IRQBIT(SI_SOFTSERIAL);
    307  1.1      bsh 
    308  1.1      bsh 	/*
    309  1.1      bsh 	 * Initialize the soft interrupt masks to block themselves.
    310  1.1      bsh 	 */
    311  1.1      bsh 	pxa2x0_imask[IPL_SOFT] = ~SI_TO_IRQBIT(SI_SOFT);
    312  1.1      bsh 	pxa2x0_imask[IPL_SOFTCLOCK] = ~SI_TO_IRQBIT(SI_SOFTCLOCK);
    313  1.1      bsh 	pxa2x0_imask[IPL_SOFTNET] = ~SI_TO_IRQBIT(SI_SOFTNET);
    314  1.1      bsh 	pxa2x0_imask[IPL_SOFTSERIAL] = ~SI_TO_IRQBIT(SI_SOFTSERIAL);
    315  1.1      bsh 
    316  1.3      scw 	pxa2x0_imask[IPL_SOFT] &= pxa2x0_imask[IPL_NONE];
    317  1.3      scw 
    318  1.1      bsh 	/*
    319  1.1      bsh 	 * splsoftclock() is the only interface that users of the
    320  1.1      bsh 	 * generic software interrupt facility have to block their
    321  1.1      bsh 	 * soft intrs, so splsoftclock() must also block IPL_SOFT.
    322  1.1      bsh 	 */
    323  1.1      bsh 	pxa2x0_imask[IPL_SOFTCLOCK] &= pxa2x0_imask[IPL_SOFT];
    324  1.1      bsh 
    325  1.1      bsh 	/*
    326  1.1      bsh 	 * splsoftnet() must also block splsoftclock(), since we don't
    327  1.1      bsh 	 * want timer-driven network events to occur while we're
    328  1.1      bsh 	 * processing incoming packets.
    329  1.1      bsh 	 */
    330  1.1      bsh 	pxa2x0_imask[IPL_SOFTNET] &= pxa2x0_imask[IPL_SOFTCLOCK];
    331  1.1      bsh }
    332  1.1      bsh 
    333  1.1      bsh void
    334  1.1      bsh pxa2x0_do_pending(void)
    335  1.1      bsh {
    336  1.1      bsh 	static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
    337  1.1      bsh 	int oldirqstate, spl_save;
    338  1.1      bsh 
    339  1.1      bsh 	if (__cpu_simple_lock_try(&processing) == 0)
    340  1.1      bsh 		return;
    341  1.1      bsh 
    342  1.1      bsh 	spl_save = current_spl_level;
    343  1.1      bsh 
    344  1.1      bsh 	oldirqstate = disable_interrupts(I32_bit);
    345  1.1      bsh 
    346  1.1      bsh #if 1
    347  1.1      bsh #define	DO_SOFTINT(si,ipl)						\
    348  1.1      bsh 	if ((softint_pending & intr_mask) & SI_TO_IRQBIT(si)) {	\
    349  1.1      bsh 		softint_pending &= ~SI_TO_IRQBIT(si);			\
    350  1.1      bsh                 __raise(ipl);                                           \
    351  1.1      bsh 		restore_interrupts(oldirqstate);			\
    352  1.1      bsh 		softintr_dispatch(si);					\
    353  1.1      bsh 		oldirqstate = disable_interrupts(I32_bit);		\
    354  1.1      bsh 		pxa2x0_setipl(spl_save);					\
    355  1.1      bsh 	}
    356  1.1      bsh 
    357  1.1      bsh 	do {
    358  1.1      bsh 		DO_SOFTINT(SI_SOFTSERIAL,IPL_SOFTSERIAL);
    359  1.1      bsh 		DO_SOFTINT(SI_SOFTNET, IPL_SOFTNET);
    360  1.1      bsh 		DO_SOFTINT(SI_SOFTCLOCK, IPL_SOFTCLOCK);
    361  1.1      bsh 		DO_SOFTINT(SI_SOFT, IPL_SOFT);
    362  1.1      bsh 	} while( softint_pending & intr_mask );
    363  1.1      bsh #else
    364  1.1      bsh 	while( (si = find_first_bit(softint_pending & intr_mask)) >= 0 ){
    365  1.1      bsh 		softint_pending &= ~SI_TO_IRQBIT(si);
    366  1.1      bsh 		__raise(si_to_ipl(si));
    367  1.1      bsh 		restore_interrupts(oldirqstate);
    368  1.1      bsh 		softintr_dispatch(si);
    369  1.1      bsh 		oldirqstate = disable_interrupts(I32_bit);
    370  1.1      bsh 		pxa2x0_setipl(spl_save);
    371  1.1      bsh 	}
    372  1.1      bsh #endif
    373  1.1      bsh 
    374  1.1      bsh 	__cpu_simple_unlock(&processing);
    375  1.1      bsh 
    376  1.1      bsh 	restore_interrupts(oldirqstate);
    377  1.1      bsh }
    378  1.1      bsh 
    379  1.1      bsh 
    380  1.1      bsh #undef splx
    381  1.1      bsh void
    382  1.1      bsh splx(int ipl)
    383  1.1      bsh {
    384  1.3      scw 
    385  1.1      bsh 	pxa2x0_splx(ipl);
    386  1.1      bsh }
    387  1.1      bsh 
    388  1.1      bsh #undef _splraise
    389  1.1      bsh int
    390  1.1      bsh _splraise(int ipl)
    391  1.1      bsh {
    392  1.3      scw 
    393  1.1      bsh 	return pxa2x0_splraise(ipl);
    394  1.1      bsh }
    395  1.1      bsh 
    396  1.1      bsh #undef _spllower
    397  1.1      bsh int
    398  1.1      bsh _spllower(int ipl)
    399  1.1      bsh {
    400  1.3      scw 
    401  1.1      bsh 	return pxa2x0_spllower(ipl);
    402  1.1      bsh }
    403  1.1      bsh 
    404  1.1      bsh #undef _setsoftintr
    405  1.1      bsh void
    406  1.1      bsh _setsoftintr(int si)
    407  1.1      bsh {
    408  1.3      scw 
    409  1.1      bsh 	return pxa2x0_setsoftintr(si);
    410  1.1      bsh }
    411  1.1      bsh 
    412  1.1      bsh void *
    413  1.1      bsh pxa2x0_intr_establish(int irqno, int level,
    414  1.3      scw     int (*func)(void *), void *cookie)
    415  1.1      bsh {
    416  1.1      bsh 	int psw;
    417  1.1      bsh 
    418  1.3      scw 	if (irqno < PXA2X0_IRQ_MIN || irqno >= ICU_LEN)
    419  1.1      bsh 		panic("intr_establish: bogus irq number %d", irqno);
    420  1.1      bsh 
    421  1.1      bsh 	psw = disable_interrupts(I32_bit);
    422  1.1      bsh 
    423  1.1      bsh 	handler[irqno].cookie = cookie;
    424  1.1      bsh 	handler[irqno].func = func;
    425  1.1      bsh 	extirq_level[irqno] = level;
    426  1.3      scw 	pxa2x0_update_intr_masks(irqno, level);
    427  1.1      bsh 
    428  1.1      bsh 	intr_mask = pxa2x0_imask[current_spl_level];
    429  1.1      bsh 
    430  1.1      bsh 	restore_interrupts(psw);
    431  1.1      bsh 
    432  1.3      scw 	return (&handler[irqno]);
    433  1.1      bsh }
    434  1.1      bsh 
    435  1.1      bsh /*
    436  1.1      bsh  * Glue for drivers of sa11x0 compatible integrated logics.
    437  1.1      bsh  */
    438  1.1      bsh void *
    439  1.1      bsh sa11x0_intr_establish(sa11x0_chipset_tag_t ic, int irq, int type, int level,
    440  1.3      scw     int (*ih_fun)(void *), void *ih_arg)
    441  1.1      bsh {
    442  1.3      scw 
    443  1.3      scw 	return pxa2x0_intr_establish(irq, level, ih_fun, ih_arg);
    444  1.1      bsh }
    445