pxa2x0_intr.c revision 1.12 1 /* $NetBSD: pxa2x0_intr.c,v 1.12 2007/12/03 15:33:20 ad Exp $ */
2
3 /*
4 * Copyright (c) 2002 Genetec Corporation. All rights reserved.
5 * Written by Hiroyuki Bessho for Genetec Corporation.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed for the NetBSD Project by
18 * Genetec Corporation.
19 * 4. The name of Genetec Corporation may not be used to endorse or
20 * promote products derived from this software without specific prior
21 * written permission.
22 *
23 * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
24 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
27 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 * POSSIBILITY OF SUCH DAMAGE.
34 */
35
36 /*
37 * IRQ handler for the Intel PXA2X0 processor.
38 * It has integrated interrupt controller.
39 */
40
41 #include <sys/cdefs.h>
42 __KERNEL_RCSID(0, "$NetBSD: pxa2x0_intr.c,v 1.12 2007/12/03 15:33:20 ad Exp $");
43
44 #include <sys/param.h>
45 #include <sys/systm.h>
46 #include <sys/malloc.h>
47
48 #include <machine/bus.h>
49 #include <machine/intr.h>
50 #include <machine/lock.h>
51
52 #include <arm/xscale/pxa2x0cpu.h>
53 #include <arm/xscale/pxa2x0reg.h>
54 #include <arm/xscale/pxa2x0var.h>
55 #include <arm/xscale/pxa2x0_intr.h>
56 #include <arm/sa11x0/sa11x0_var.h>
57
58 /*
59 * INTC autoconf glue
60 */
61 static int pxaintc_match(struct device *, struct cfdata *, void *);
62 static void pxaintc_attach(struct device *, struct device *, void *);
63
64 CFATTACH_DECL(pxaintc, sizeof(struct device),
65 pxaintc_match, pxaintc_attach, NULL, NULL);
66
67 static int pxaintc_attached;
68
69 static int stray_interrupt(void *);
70 static void init_interrupt_masks(void);
71
72 /*
73 * interrupt dispatch table.
74 */
75 #ifdef MULTIPLE_HANDLERS_ON_ONE_IRQ
76 struct intrhand {
77 TAILQ_ENTRY(intrhand) ih_list; /* link on intrq list */
78 int (*ih_func)(void *); /* handler */
79 void *ih_arg; /* arg for handler */
80 };
81 #endif
82
83 static struct intrhandler {
84 #ifdef MULTIPLE_HANDLERS_ON_ONE_IRQ
85 TAILQ_HEAD(,intrhand) list;
86 #else
87 pxa2x0_irq_handler_t func;
88 #endif
89 void *cookie; /* NULL for stackframe */
90 /* struct evbnt ev; */
91 } handler[ICU_LEN];
92
93 volatile int softint_pending;
94 volatile int current_spl_level;
95 volatile int intr_mask;
96 /* interrupt masks for each level */
97 int pxa2x0_imask[NIPL];
98 static int extirq_level[ICU_LEN];
99
100
101 static int
102 pxaintc_match(struct device *parent, struct cfdata *cf, void *aux)
103 {
104 struct pxaip_attach_args *pxa = aux;
105
106 if (pxaintc_attached || pxa->pxa_addr != PXA2X0_INTCTL_BASE)
107 return (0);
108
109 return (1);
110 }
111
112 void
113 pxaintc_attach(struct device *parent, struct device *self, void *args)
114 {
115 int i;
116
117 pxaintc_attached = 1;
118
119 aprint_normal(": Interrupt Controller\n");
120
121 #define SAIPIC_ICCR 0x14
122
123 write_icu(SAIPIC_ICCR, 1);
124 write_icu(SAIPIC_MR, 0);
125
126 for(i = 0; i < sizeof handler / sizeof handler[0]; ++i){
127 handler[i].func = stray_interrupt;
128 handler[i].cookie = (void *)(intptr_t) i;
129 extirq_level[i] = IPL_SERIAL;
130 }
131
132 init_interrupt_masks();
133
134 _splraise(IPL_SERIAL);
135 enable_interrupts(I32_bit);
136 }
137
138 /*
139 * Invoked very early on from the board-specific initarm(), in order to
140 * inform us the virtual address of the interrupt controller's registers.
141 */
142 void
143 pxa2x0_intr_bootstrap(vaddr_t addr)
144 {
145
146 pxaic_base = addr;
147 }
148
149 static inline void
150 __raise(int ipl)
151 {
152
153 if (current_spl_level < ipl)
154 pxa2x0_setipl(ipl);
155 }
156
157
158 /*
159 * Map a software interrupt queue to an interrupt priority level.
160 */
161 static const int si_to_ipl[SI_NQUEUES] = {
162 IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
163 IPL_SOFTBIO, /* SI_SOFTBIO */
164 IPL_SOFTNET, /* SI_SOFTNET */
165 IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
166 };
167
168 /*
169 * called from irq_entry.
170 */
171 void
172 pxa2x0_irq_handler(void *arg)
173 {
174 struct clockframe *frame = arg;
175 uint32_t irqbits;
176 int irqno;
177 int saved_spl_level;
178
179 saved_spl_level = current_spl_level;
180
181 /* get pending IRQs */
182 irqbits = read_icu(SAIPIC_IP);
183
184 while ((irqno = find_first_bit(irqbits)) >= 0) {
185 /* XXX: Shuould we handle IRQs in priority order? */
186
187 /* raise spl to stop interrupts of lower priorities */
188 if (saved_spl_level < extirq_level[irqno])
189 pxa2x0_setipl(extirq_level[irqno]);
190
191 #ifdef notyet
192 /* Enable interrupt */
193 #endif
194 #ifndef MULTIPLE_HANDLERS_ON_ONE_IRQ
195 (* handler[irqno].func)(
196 handler[irqno].cookie == 0
197 ? frame : handler[irqno].cookie );
198 #else
199 /* process all handlers for this interrupt.
200 XXX not yet */
201 #endif
202
203 #ifdef notyet
204 /* Disable interrupt */
205 #endif
206
207 irqbits &= ~(1<<irqno);
208 }
209
210 /* restore spl to that was when this interrupt happen */
211 pxa2x0_setipl(saved_spl_level);
212
213 if(softint_pending & intr_mask)
214 pxa2x0_do_pending();
215 }
216
217 static int
218 stray_interrupt(void *cookie)
219 {
220 int irqno = (int)cookie;
221 printf("stray interrupt %d\n", irqno);
222
223 if (PXA270_IRQ_MIN <= irqno && irqno < ICU_LEN){
224 int save = disable_interrupts(I32_bit);
225 write_icu(SAIPIC_MR,
226 read_icu(SAIPIC_MR) & ~(1U<<irqno));
227 restore_interrupts(save);
228 }
229
230 return 0;
231 }
232
233
234
235 /*
236 * Interrupt Mask Handling
237 */
238
239 void
240 pxa2x0_update_intr_masks(int irqno, int level)
241 {
242 int mask = 1U<<irqno;
243 int psw = disable_interrupts(I32_bit);
244 int i;
245
246 for(i = 0; i < level; ++i)
247 pxa2x0_imask[i] |= mask; /* Enable interrupt at lower level */
248
249 for( ; i < NIPL-1; ++i)
250 pxa2x0_imask[i] &= ~mask; /* Disable itnerrupt at upper level */
251
252 /*
253 * Enforce a hierarchy that gives "slow" device (or devices with
254 * limited input buffer space/"real-time" requirements) a better
255 * chance at not dropping data.
256 */
257 pxa2x0_imask[IPL_SOFTBIO] &= pxa2x0_imask[IPL_SOFTCLOCK];
258 pxa2x0_imask[IPL_SOFTNET] &= pxa2x0_imask[IPL_SOFTBIO];
259 pxa2x0_imask[IPL_SOFTSERIAL] &= pxa2x0_imask[IPL_SOFTNET];
260 pxa2x0_imask[IPL_VM] &= pxa2x0_imask[IPL_SOFTSERIAL];
261 pxa2x0_imask[IPL_SCHED] &= pxa2x0_imask[IPL_VM];
262 pxa2x0_imask[IPL_HIGH] &= pxa2x0_imask[IPL_SCHED];
263
264 write_icu(SAIPIC_MR, pxa2x0_imask[current_spl_level]);
265
266 restore_interrupts(psw);
267 }
268
269
270 static void
271 init_interrupt_masks(void)
272 {
273
274 memset(pxa2x0_imask, 0, sizeof(pxa2x0_imask));
275
276 /*
277 * IPL_NONE has soft interrupts enabled only, at least until
278 * hardware handlers are installed.
279 */
280 pxa2x0_imask[IPL_NONE] =
281 SI_TO_IRQBIT(SI_SOFTCLOCK) |
282 SI_TO_IRQBIT(SI_SOFTBIO) |
283 SI_TO_IRQBIT(SI_SOFTNET) |
284 SI_TO_IRQBIT(SI_SOFTSERIAL);
285
286 /*
287 * Initialize the soft interrupt masks to block themselves.
288 */
289 pxa2x0_imask[IPL_SOFTCLOCK] = ~SI_TO_IRQBIT(SI_SOFTCLOCK);
290 pxa2x0_imask[IPL_SOFTBIO] = ~SI_TO_IRQBIT(SI_SOFTBIO);
291 pxa2x0_imask[IPL_SOFTNET] = ~SI_TO_IRQBIT(SI_SOFTNET);
292 pxa2x0_imask[IPL_SOFTSERIAL] = ~SI_TO_IRQBIT(SI_SOFTSERIAL);
293
294 pxa2x0_imask[IPL_SOFTCLOCK] &= pxa2x0_imask[IPL_NONE];
295 pxa2x0_imask[IPL_SOFTBIO] &= pxa2x0_imask[IPL_SOFTCLOCK];
296 pxa2x0_imask[IPL_SOFTNET] &= pxa2x0_imask[IPL_SOFTBIO];
297 pxa2x0_imask[IPL_SOFTSERIAL] &= pxa2x0_imask[IPL_SOFTNET];
298 }
299
300 void
301 pxa2x0_do_pending(void)
302 {
303 #ifdef __HAVE_FAST_SOFTINTS
304 static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
305 int oldirqstate, spl_save;
306
307 if (__cpu_simple_lock_try(&processing) == 0)
308 return;
309
310 spl_save = current_spl_level;
311
312 oldirqstate = disable_interrupts(I32_bit);
313
314 #if 1
315 #define DO_SOFTINT(si,ipl) \
316 if ((softint_pending & intr_mask) & SI_TO_IRQBIT(si)) { \
317 softint_pending &= ~SI_TO_IRQBIT(si); \
318 __raise(ipl); \
319 restore_interrupts(oldirqstate); \
320 softintr_dispatch(si); \
321 oldirqstate = disable_interrupts(I32_bit); \
322 pxa2x0_setipl(spl_save); \
323 }
324
325 do {
326 DO_SOFTINT(SI_SOFTSERIAL,IPL_SOFTSERIAL);
327 DO_SOFTINT(SI_SOFTNET, IPL_SOFTNET);
328 DO_SOFTINT(SI_SOFTCLOCK, IPL_SOFTCLOCK);
329 DO_SOFTINT(SI_SOFT, IPL_SOFT);
330 } while( softint_pending & intr_mask );
331 #else
332 while( (si = find_first_bit(softint_pending & intr_mask)) >= 0 ){
333 softint_pending &= ~SI_TO_IRQBIT(si);
334 __raise(si_to_ipl(si));
335 restore_interrupts(oldirqstate);
336 softintr_dispatch(si);
337 oldirqstate = disable_interrupts(I32_bit);
338 pxa2x0_setipl(spl_save);
339 }
340 #endif
341
342 __cpu_simple_unlock(&processing);
343
344 restore_interrupts(oldirqstate);
345 #endif
346 }
347
348
349 #undef splx
350 void
351 splx(int ipl)
352 {
353
354 pxa2x0_splx(ipl);
355 }
356
357 #undef _splraise
358 int
359 _splraise(int ipl)
360 {
361
362 return pxa2x0_splraise(ipl);
363 }
364
365 #undef _spllower
366 int
367 _spllower(int ipl)
368 {
369
370 return pxa2x0_spllower(ipl);
371 }
372
373 #undef _setsoftintr
374 void
375 _setsoftintr(int si)
376 {
377
378 return pxa2x0_setsoftintr(si);
379 }
380
381 void *
382 pxa2x0_intr_establish(int irqno, int level,
383 int (*func)(void *), void *cookie)
384 {
385 int psw;
386 int irqmin = CPU_IS_PXA250 ? PXA250_IRQ_MIN : PXA270_IRQ_MIN;
387
388 if (irqno < irqmin || irqno >= ICU_LEN)
389 panic("intr_establish: bogus irq number %d", irqno);
390
391 psw = disable_interrupts(I32_bit);
392
393 handler[irqno].cookie = cookie;
394 handler[irqno].func = func;
395 extirq_level[irqno] = level;
396 pxa2x0_update_intr_masks(irqno, level);
397
398 intr_mask = pxa2x0_imask[current_spl_level];
399
400 restore_interrupts(psw);
401
402 return (&handler[irqno]);
403 }
404
405 void
406 pxa2x0_intr_disestablish(void *cookie)
407 {
408 struct intrhandler *lhandler = cookie, *ih;
409 int irqmin = CPU_IS_PXA250 ? PXA250_IRQ_MIN : PXA270_IRQ_MIN;
410 int irqno = lhandler - handler;
411 int psw;
412
413 if (irqno < irqmin || irqno >= ICU_LEN)
414 panic("intr_disestablish: bogus irq number %d", irqno);
415
416 psw = disable_interrupts(I32_bit);
417
418 ih = &handler[irqno];
419 ih->func = stray_interrupt;
420 ih->cookie = (void *)(intptr_t)irqno;
421 extirq_level[irqno] = IPL_SERIAL;
422 pxa2x0_update_intr_masks(irqno, IPL_SERIAL);
423
424 restore_interrupts(psw);
425 }
426
427 /*
428 * Glue for drivers of sa11x0 compatible integrated logics.
429 */
430 void *
431 sa11x0_intr_establish(sa11x0_chipset_tag_t ic, int irq, int type, int level,
432 int (*ih_fun)(void *), void *ih_arg)
433 {
434
435 return pxa2x0_intr_establish(irq, level, ih_fun, ih_arg);
436 }
437